1 /* tc-sparc.c -- Assemble for the SPARC
2 Copyright 1989, 1990, 1991, 1992, 1993, 1994, 1995, 1996, 1997, 1998,
3 1999, 2000, 2001, 2002, 2003
4 Free Software Foundation, Inc.
5 This file is part of GAS, the GNU Assembler.
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public
18 License along with GAS; see the file COPYING. If not, write
19 to the Free Software Foundation, 59 Temple Place - Suite 330,
20 Boston, MA 02111-1307, USA. */
25 #include "safe-ctype.h"
28 #include "opcode/sparc.h"
31 #include "elf/sparc.h"
32 #include "dwarf2dbg.h"
35 /* Some ancient Sun C compilers would not take such hex constants as
36 unsigned, and would end up sign-extending them to form an offsetT,
37 so use these constants instead. */
38 #define U0xffffffff ((((unsigned long) 1 << 16) << 16) - 1)
39 #define U0x80000000 ((((unsigned long) 1 << 16) << 15))
41 static struct sparc_arch
*lookup_arch
PARAMS ((char *));
42 static void init_default_arch
PARAMS ((void));
43 static int sparc_ip
PARAMS ((char *, const struct sparc_opcode
**));
44 static int in_signed_range
PARAMS ((bfd_signed_vma
, bfd_signed_vma
));
45 static int in_unsigned_range
PARAMS ((bfd_vma
, bfd_vma
));
46 static int in_bitfield_range
PARAMS ((bfd_signed_vma
, bfd_signed_vma
));
47 static int sparc_ffs
PARAMS ((unsigned int));
48 static void synthetize_setuw
PARAMS ((const struct sparc_opcode
*));
49 static void synthetize_setsw
PARAMS ((const struct sparc_opcode
*));
50 static void synthetize_setx
PARAMS ((const struct sparc_opcode
*));
51 static bfd_vma BSR
PARAMS ((bfd_vma
, int));
52 static int cmp_reg_entry
PARAMS ((const PTR
, const PTR
));
53 static int parse_keyword_arg
PARAMS ((int (*) (const char *), char **, int *));
54 static int parse_const_expr_arg
PARAMS ((char **, int *));
55 static int get_expression
PARAMS ((char *str
));
57 /* Default architecture. */
58 /* ??? The default value should be V8, but sparclite support was added
59 by making it the default. GCC now passes -Asparclite, so maybe sometime in
60 the future we can set this to V8. */
62 #define DEFAULT_ARCH "sparclite"
64 static char *default_arch
= DEFAULT_ARCH
;
66 /* Non-zero if the initial values of `max_architecture' and `sparc_arch_size'
68 static int default_init_p
;
70 /* Current architecture. We don't bump up unless necessary. */
71 static enum sparc_opcode_arch_val current_architecture
= SPARC_OPCODE_ARCH_V6
;
73 /* The maximum architecture level we can bump up to.
74 In a 32 bit environment, don't allow bumping up to v9 by default.
75 The native assembler works this way. The user is required to pass
76 an explicit argument before we'll create v9 object files. However, if
77 we don't see any v9 insns, a v8plus object file is not created. */
78 static enum sparc_opcode_arch_val max_architecture
;
80 /* Either 32 or 64, selects file format. */
81 static int sparc_arch_size
;
82 /* Initial (default) value, recorded separately in case a user option
83 changes the value before md_show_usage is called. */
84 static int default_arch_size
;
87 /* The currently selected v9 memory model. Currently only used for
89 static enum { MM_TSO
, MM_PSO
, MM_RMO
} sparc_memory_model
= MM_RMO
;
92 static int architecture_requested
;
93 static int warn_on_bump
;
95 /* If warn_on_bump and the needed architecture is higher than this
96 architecture, issue a warning. */
97 static enum sparc_opcode_arch_val warn_after_architecture
;
99 /* Non-zero if as should generate error if an undeclared g[23] register
100 has been used in -64. */
101 static int no_undeclared_regs
;
103 /* Non-zero if we should try to relax jumps and calls. */
104 static int sparc_relax
;
106 /* Non-zero if we are generating PIC code. */
109 /* Non-zero if we should give an error when misaligned data is seen. */
110 static int enforce_aligned_data
;
112 extern int target_big_endian
;
114 static int target_little_endian_data
;
116 /* Symbols for global registers on v9. */
117 static symbolS
*globals
[8];
119 /* V9 and 86x have big and little endian data, but instructions are always big
120 endian. The sparclet has bi-endian support but both data and insns have
121 the same endianness. Global `target_big_endian' is used for data.
122 The following macro is used for instructions. */
123 #ifndef INSN_BIG_ENDIAN
124 #define INSN_BIG_ENDIAN (target_big_endian \
125 || default_arch_type == sparc86x \
126 || SPARC_OPCODE_ARCH_V9_P (max_architecture))
129 /* Handle of the OPCODE hash table. */
130 static struct hash_control
*op_hash
;
132 static int log2
PARAMS ((int));
133 static void s_data1
PARAMS ((void));
134 static void s_seg
PARAMS ((int));
135 static void s_proc
PARAMS ((int));
136 static void s_reserve
PARAMS ((int));
137 static void s_common
PARAMS ((int));
138 static void s_empty
PARAMS ((int));
139 static void s_uacons
PARAMS ((int));
140 static void s_ncons
PARAMS ((int));
142 static void s_register
PARAMS ((int));
145 const pseudo_typeS md_pseudo_table
[] =
147 {"align", s_align_bytes
, 0}, /* Defaulting is invalid (0). */
148 {"common", s_common
, 0},
149 {"empty", s_empty
, 0},
150 {"global", s_globl
, 0},
152 {"nword", s_ncons
, 0},
153 {"optim", s_ignore
, 0},
155 {"reserve", s_reserve
, 0},
157 {"skip", s_space
, 0},
160 {"uahalf", s_uacons
, 2},
161 {"uaword", s_uacons
, 4},
162 {"uaxword", s_uacons
, 8},
164 /* These are specific to sparc/svr4. */
165 {"2byte", s_uacons
, 2},
166 {"4byte", s_uacons
, 4},
167 {"8byte", s_uacons
, 8},
168 {"register", s_register
, 0},
173 /* Size of relocation record. */
174 const int md_reloc_size
= 12;
176 /* This array holds the chars that always start a comment. If the
177 pre-processor is disabled, these aren't very useful. */
178 const char comment_chars
[] = "!"; /* JF removed '|' from
181 /* This array holds the chars that only start a comment at the beginning of
182 a line. If the line seems to have the form '# 123 filename'
183 .line and .file directives will appear in the pre-processed output. */
184 /* Note that input_file.c hand checks for '#' at the beginning of the
185 first line of the input file. This is because the compiler outputs
186 #NO_APP at the beginning of its output. */
187 /* Also note that comments started like this one will always
188 work if '/' isn't otherwise defined. */
189 const char line_comment_chars
[] = "#";
191 const char line_separator_chars
[] = ";";
193 /* Chars that can be used to separate mant from exp in floating point
195 const char EXP_CHARS
[] = "eE";
197 /* Chars that mean this number is a floating point constant.
200 const char FLT_CHARS
[] = "rRsSfFdDxXpP";
202 /* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be
203 changed in read.c. Ideally it shouldn't have to know about it at all,
204 but nothing is ideal around here. */
206 #define isoctal(c) ((unsigned) ((c) - '0') < '8')
211 unsigned long opcode
;
212 struct nlist
*nlistp
;
216 bfd_reloc_code_real_type reloc
;
219 struct sparc_it the_insn
, set_insn
;
221 static void output_insn
222 PARAMS ((const struct sparc_opcode
*, struct sparc_it
*));
224 /* Table of arguments to -A.
225 The sparc_opcode_arch table in sparc-opc.c is insufficient and incorrect
226 for this use. That table is for opcodes only. This table is for opcodes
229 enum sparc_arch_types
{v6
, v7
, v8
, sparclet
, sparclite
, sparc86x
, v8plus
,
230 v8plusa
, v9
, v9a
, v9b
, v9_64
};
232 static struct sparc_arch
{
235 enum sparc_arch_types arch_type
;
236 /* Default word size, as specified during configuration.
237 A value of zero means can't be used to specify default architecture. */
238 int default_arch_size
;
239 /* Allowable arg to -A? */
241 } sparc_arch_table
[] = {
242 { "v6", "v6", v6
, 0, 1 },
243 { "v7", "v7", v7
, 0, 1 },
244 { "v8", "v8", v8
, 32, 1 },
245 { "sparclet", "sparclet", sparclet
, 32, 1 },
246 { "sparclite", "sparclite", sparclite
, 32, 1 },
247 { "sparc86x", "sparclite", sparc86x
, 32, 1 },
248 { "v8plus", "v9", v9
, 0, 1 },
249 { "v8plusa", "v9a", v9
, 0, 1 },
250 { "v8plusb", "v9b", v9
, 0, 1 },
251 { "v9", "v9", v9
, 0, 1 },
252 { "v9a", "v9a", v9
, 0, 1 },
253 { "v9b", "v9b", v9
, 0, 1 },
254 /* This exists to allow configure.in/Makefile.in to pass one
255 value to specify both the default machine and default word size. */
256 { "v9-64", "v9", v9
, 64, 0 },
257 { NULL
, NULL
, v8
, 0, 0 }
260 /* Variant of default_arch */
261 static enum sparc_arch_types default_arch_type
;
263 static struct sparc_arch
*
267 struct sparc_arch
*sa
;
269 for (sa
= &sparc_arch_table
[0]; sa
->name
!= NULL
; sa
++)
270 if (strcmp (sa
->name
, name
) == 0)
272 if (sa
->name
== NULL
)
277 /* Initialize the default opcode arch and word size from the default
278 architecture name. */
283 struct sparc_arch
*sa
= lookup_arch (default_arch
);
286 || sa
->default_arch_size
== 0)
287 as_fatal (_("Invalid default architecture, broken assembler."));
289 max_architecture
= sparc_opcode_lookup_arch (sa
->opcode_arch
);
290 if (max_architecture
== SPARC_OPCODE_ARCH_BAD
)
291 as_fatal (_("Bad opcode table, broken assembler."));
292 default_arch_size
= sparc_arch_size
= sa
->default_arch_size
;
294 default_arch_type
= sa
->arch_type
;
297 /* Called by TARGET_FORMAT. */
300 sparc_target_format ()
302 /* We don't get a chance to initialize anything before we're called,
303 so handle that now. */
304 if (! default_init_p
)
305 init_default_arch ();
309 return "a.out-sparc-netbsd";
312 if (target_big_endian
)
313 return "a.out-sunos-big";
314 else if (default_arch_type
== sparc86x
&& target_little_endian_data
)
315 return "a.out-sunos-big";
317 return "a.out-sparc-little";
319 return "a.out-sunos-big";
330 return "coff-sparc-lynx";
337 return sparc_arch_size
== 64 ? "elf64-sparc" : "elf32-sparc";
344 * Invocation line includes a switch not recognized by the base assembler.
345 * See if it's a processor-specific option. These are:
348 * Warn on architecture bumps. See also -A.
350 * -Av6, -Av7, -Av8, -Asparclite, -Asparclet
351 * Standard 32 bit architectures.
353 * Sparc64 in either a 32 or 64 bit world (-32/-64 says which).
354 * This used to only mean 64 bits, but properly specifying it
355 * complicated gcc's ASM_SPECs, so now opcode selection is
356 * specified orthogonally to word size (except when specifying
357 * the default, but that is an internal implementation detail).
358 * -Av8plus, -Av8plusa, -Av8plusb
359 * Same as -Av9{,a,b}.
360 * -xarch=v8plus, -xarch=v8plusa, -xarch=v8plusb
361 * Same as -Av8plus{,a,b} -32, for compatibility with Sun's
363 * -xarch=v9, -xarch=v9a, -xarch=v9b
364 * Same as -Av9{,a,b} -64, for compatibility with Sun's
367 * Select the architecture and possibly the file format.
368 * Instructions or features not supported by the selected
369 * architecture cause fatal errors.
371 * The default is to start at v6, and bump the architecture up
372 * whenever an instruction is seen at a higher level. In 32 bit
373 * environments, v9 is not bumped up to, the user must pass
376 * If -bump is specified, a warning is printing when bumping to
379 * If an architecture is specified, all instructions must match
380 * that architecture. Any higher level instructions are flagged
381 * as errors. Note that in the 32 bit environment specifying
382 * -Av8plus does not automatically create a v8plus object file, a
383 * v9 insn must be seen.
385 * If both an architecture and -bump are specified, the
386 * architecture starts at the specified level, but bumps are
387 * warnings. Note that we can't set `current_architecture' to
388 * the requested level in this case: in the 32 bit environment,
389 * we still must avoid creating v8plus object files unless v9
393 * Bumping between incompatible architectures is always an
394 * error. For example, from sparclite to v9.
398 const char *md_shortopts
= "A:K:VQ:sq";
401 const char *md_shortopts
= "A:k";
403 const char *md_shortopts
= "A:";
406 struct option md_longopts
[] = {
407 #define OPTION_BUMP (OPTION_MD_BASE)
408 {"bump", no_argument
, NULL
, OPTION_BUMP
},
409 #define OPTION_SPARC (OPTION_MD_BASE + 1)
410 {"sparc", no_argument
, NULL
, OPTION_SPARC
},
411 #define OPTION_XARCH (OPTION_MD_BASE + 2)
412 {"xarch", required_argument
, NULL
, OPTION_XARCH
},
414 #define OPTION_32 (OPTION_MD_BASE + 3)
415 {"32", no_argument
, NULL
, OPTION_32
},
416 #define OPTION_64 (OPTION_MD_BASE + 4)
417 {"64", no_argument
, NULL
, OPTION_64
},
418 #define OPTION_TSO (OPTION_MD_BASE + 5)
419 {"TSO", no_argument
, NULL
, OPTION_TSO
},
420 #define OPTION_PSO (OPTION_MD_BASE + 6)
421 {"PSO", no_argument
, NULL
, OPTION_PSO
},
422 #define OPTION_RMO (OPTION_MD_BASE + 7)
423 {"RMO", no_argument
, NULL
, OPTION_RMO
},
425 #ifdef SPARC_BIENDIAN
426 #define OPTION_LITTLE_ENDIAN (OPTION_MD_BASE + 8)
427 {"EL", no_argument
, NULL
, OPTION_LITTLE_ENDIAN
},
428 #define OPTION_BIG_ENDIAN (OPTION_MD_BASE + 9)
429 {"EB", no_argument
, NULL
, OPTION_BIG_ENDIAN
},
431 #define OPTION_ENFORCE_ALIGNED_DATA (OPTION_MD_BASE + 10)
432 {"enforce-aligned-data", no_argument
, NULL
, OPTION_ENFORCE_ALIGNED_DATA
},
433 #define OPTION_LITTLE_ENDIAN_DATA (OPTION_MD_BASE + 11)
434 {"little-endian-data", no_argument
, NULL
, OPTION_LITTLE_ENDIAN_DATA
},
436 #define OPTION_NO_UNDECLARED_REGS (OPTION_MD_BASE + 12)
437 {"no-undeclared-regs", no_argument
, NULL
, OPTION_NO_UNDECLARED_REGS
},
438 #define OPTION_UNDECLARED_REGS (OPTION_MD_BASE + 13)
439 {"undeclared-regs", no_argument
, NULL
, OPTION_UNDECLARED_REGS
},
441 #define OPTION_RELAX (OPTION_MD_BASE + 14)
442 {"relax", no_argument
, NULL
, OPTION_RELAX
},
443 #define OPTION_NO_RELAX (OPTION_MD_BASE + 15)
444 {"no-relax", no_argument
, NULL
, OPTION_NO_RELAX
},
445 {NULL
, no_argument
, NULL
, 0}
448 size_t md_longopts_size
= sizeof (md_longopts
);
451 md_parse_option (c
, arg
)
455 /* We don't get a chance to initialize anything before we're called,
456 so handle that now. */
457 if (! default_init_p
)
458 init_default_arch ();
464 warn_after_architecture
= SPARC_OPCODE_ARCH_V6
;
469 if (strncmp (arg
, "v9", 2) != 0)
470 md_parse_option (OPTION_32
, NULL
);
472 md_parse_option (OPTION_64
, NULL
);
478 struct sparc_arch
*sa
;
479 enum sparc_opcode_arch_val opcode_arch
;
481 sa
= lookup_arch (arg
);
483 || ! sa
->user_option_p
)
485 if (c
== OPTION_XARCH
)
486 as_bad (_("invalid architecture -xarch=%s"), arg
);
488 as_bad (_("invalid architecture -A%s"), arg
);
492 opcode_arch
= sparc_opcode_lookup_arch (sa
->opcode_arch
);
493 if (opcode_arch
== SPARC_OPCODE_ARCH_BAD
)
494 as_fatal (_("Bad opcode table, broken assembler."));
496 max_architecture
= opcode_arch
;
497 architecture_requested
= 1;
502 /* Ignore -sparc, used by SunOS make default .s.o rule. */
505 case OPTION_ENFORCE_ALIGNED_DATA
:
506 enforce_aligned_data
= 1;
509 #ifdef SPARC_BIENDIAN
510 case OPTION_LITTLE_ENDIAN
:
511 target_big_endian
= 0;
512 if (default_arch_type
!= sparclet
)
513 as_fatal ("This target does not support -EL");
515 case OPTION_LITTLE_ENDIAN_DATA
:
516 target_little_endian_data
= 1;
517 target_big_endian
= 0;
518 if (default_arch_type
!= sparc86x
519 && default_arch_type
!= v9
)
520 as_fatal ("This target does not support --little-endian-data");
522 case OPTION_BIG_ENDIAN
:
523 target_big_endian
= 1;
537 const char **list
, **l
;
539 sparc_arch_size
= c
== OPTION_32
? 32 : 64;
540 list
= bfd_target_list ();
541 for (l
= list
; *l
!= NULL
; l
++)
543 if (sparc_arch_size
== 32)
545 if (strcmp (*l
, "elf32-sparc") == 0)
550 if (strcmp (*l
, "elf64-sparc") == 0)
555 as_fatal (_("No compiled in support for %d bit object file format"),
562 sparc_memory_model
= MM_TSO
;
566 sparc_memory_model
= MM_PSO
;
570 sparc_memory_model
= MM_RMO
;
578 /* Qy - do emit .comment
579 Qn - do not emit .comment. */
583 /* Use .stab instead of .stab.excl. */
587 /* quick -- Native assembler does fewer checks. */
591 if (strcmp (arg
, "PIC") != 0)
592 as_warn (_("Unrecognized option following -K"));
597 case OPTION_NO_UNDECLARED_REGS
:
598 no_undeclared_regs
= 1;
601 case OPTION_UNDECLARED_REGS
:
602 no_undeclared_regs
= 0;
610 case OPTION_NO_RELAX
:
622 md_show_usage (stream
)
625 const struct sparc_arch
*arch
;
628 /* We don't get a chance to initialize anything before we're called,
629 so handle that now. */
630 if (! default_init_p
)
631 init_default_arch ();
633 fprintf (stream
, _("SPARC options:\n"));
635 for (arch
= &sparc_arch_table
[0]; arch
->name
; arch
++)
637 if (!arch
->user_option_p
)
639 if (arch
!= &sparc_arch_table
[0])
640 fprintf (stream
, " | ");
641 if (column
+ strlen (arch
->name
) > 70)
644 fputc ('\n', stream
);
646 column
+= 5 + 2 + strlen (arch
->name
);
647 fprintf (stream
, "-A%s", arch
->name
);
649 for (arch
= &sparc_arch_table
[0]; arch
->name
; arch
++)
651 if (!arch
->user_option_p
)
653 fprintf (stream
, " | ");
654 if (column
+ strlen (arch
->name
) > 65)
657 fputc ('\n', stream
);
659 column
+= 5 + 7 + strlen (arch
->name
);
660 fprintf (stream
, "-xarch=%s", arch
->name
);
662 fprintf (stream
, _("\n\
663 specify variant of SPARC architecture\n\
664 -bump warn when assembler switches architectures\n\
666 --enforce-aligned-data force .long, etc., to be aligned correctly\n\
667 -relax relax jumps and branches (default)\n\
668 -no-relax avoid changing any jumps and branches\n"));
670 fprintf (stream
, _("\
671 -k generate PIC\n"));
674 fprintf (stream
, _("\
675 -32 create 32 bit object file\n\
676 -64 create 64 bit object file\n"));
677 fprintf (stream
, _("\
678 [default is %d]\n"), default_arch_size
);
679 fprintf (stream
, _("\
680 -TSO use Total Store Ordering\n\
681 -PSO use Partial Store Ordering\n\
682 -RMO use Relaxed Memory Ordering\n"));
683 fprintf (stream
, _("\
684 [default is %s]\n"), (default_arch_size
== 64) ? "RMO" : "TSO");
685 fprintf (stream
, _("\
686 -KPIC generate PIC\n\
687 -V print assembler version number\n\
688 -undeclared-regs ignore application global register usage without\n\
689 appropriate .register directive (default)\n\
690 -no-undeclared-regs force error on application global register usage\n\
691 without appropriate .register directive\n\
696 #ifdef SPARC_BIENDIAN
697 fprintf (stream
, _("\
698 -EL generate code for a little endian machine\n\
699 -EB generate code for a big endian machine\n\
700 --little-endian-data generate code for a machine having big endian\n\
701 instructions and little endian data.\n"));
705 /* Native operand size opcode translation. */
711 } native_op_table
[] =
713 {"ldn", "ld", "ldx"},
714 {"ldna", "lda", "ldxa"},
715 {"stn", "st", "stx"},
716 {"stna", "sta", "stxa"},
717 {"slln", "sll", "sllx"},
718 {"srln", "srl", "srlx"},
719 {"sran", "sra", "srax"},
720 {"casn", "cas", "casx"},
721 {"casna", "casa", "casxa"},
722 {"clrn", "clr", "clrx"},
726 /* sparc64 priviledged registers. */
728 struct priv_reg_entry
734 struct priv_reg_entry priv_reg_table
[] =
753 {"", -1}, /* End marker. */
756 /* v9a specific asrs. */
758 struct priv_reg_entry v9a_asr_table
[] =
761 {"sys_tick_cmpr", 25},
769 {"clear_softint", 21},
770 {"", -1}, /* End marker. */
774 cmp_reg_entry (parg
, qarg
)
778 const struct priv_reg_entry
*p
= (const struct priv_reg_entry
*) parg
;
779 const struct priv_reg_entry
*q
= (const struct priv_reg_entry
*) qarg
;
781 return strcmp (q
->name
, p
->name
);
784 /* This function is called once, at assembler startup time. It should
785 set up all the tables, etc. that the MD part of the assembler will
791 register const char *retval
= NULL
;
793 register unsigned int i
= 0;
795 /* We don't get a chance to initialize anything before md_parse_option
796 is called, and it may not be called, so handle default initialization
797 now if not already done. */
798 if (! default_init_p
)
799 init_default_arch ();
801 op_hash
= hash_new ();
803 while (i
< (unsigned int) sparc_num_opcodes
)
805 const char *name
= sparc_opcodes
[i
].name
;
806 retval
= hash_insert (op_hash
, name
, (PTR
) &sparc_opcodes
[i
]);
809 as_bad (_("Internal error: can't hash `%s': %s\n"),
810 sparc_opcodes
[i
].name
, retval
);
815 if (sparc_opcodes
[i
].match
& sparc_opcodes
[i
].lose
)
817 as_bad (_("Internal error: losing opcode: `%s' \"%s\"\n"),
818 sparc_opcodes
[i
].name
, sparc_opcodes
[i
].args
);
823 while (i
< (unsigned int) sparc_num_opcodes
824 && !strcmp (sparc_opcodes
[i
].name
, name
));
827 for (i
= 0; native_op_table
[i
].name
; i
++)
829 const struct sparc_opcode
*insn
;
830 char *name
= ((sparc_arch_size
== 32)
831 ? native_op_table
[i
].name32
832 : native_op_table
[i
].name64
);
833 insn
= (struct sparc_opcode
*) hash_find (op_hash
, name
);
836 as_bad (_("Internal error: can't find opcode `%s' for `%s'\n"),
837 name
, native_op_table
[i
].name
);
842 retval
= hash_insert (op_hash
, native_op_table
[i
].name
, (PTR
) insn
);
845 as_bad (_("Internal error: can't hash `%s': %s\n"),
846 sparc_opcodes
[i
].name
, retval
);
853 as_fatal (_("Broken assembler. No assembly attempted."));
855 qsort (priv_reg_table
, sizeof (priv_reg_table
) / sizeof (priv_reg_table
[0]),
856 sizeof (priv_reg_table
[0]), cmp_reg_entry
);
858 /* If -bump, record the architecture level at which we start issuing
859 warnings. The behaviour is different depending upon whether an
860 architecture was explicitly specified. If it wasn't, we issue warnings
861 for all upwards bumps. If it was, we don't start issuing warnings until
862 we need to bump beyond the requested architecture or when we bump between
863 conflicting architectures. */
866 && architecture_requested
)
868 /* `max_architecture' records the requested architecture.
869 Issue warnings if we go above it. */
870 warn_after_architecture
= max_architecture
;
872 /* Find the highest architecture level that doesn't conflict with
873 the requested one. */
874 for (max_architecture
= SPARC_OPCODE_ARCH_MAX
;
875 max_architecture
> warn_after_architecture
;
877 if (! SPARC_OPCODE_CONFLICT_P (max_architecture
,
878 warn_after_architecture
))
883 /* Called after all assembly has been done. */
888 unsigned long mach
= bfd_mach_sparc
;
890 if (sparc_arch_size
== 64)
891 switch (current_architecture
)
893 case SPARC_OPCODE_ARCH_V9A
: mach
= bfd_mach_sparc_v9a
; break;
894 case SPARC_OPCODE_ARCH_V9B
: mach
= bfd_mach_sparc_v9b
; break;
895 default: mach
= bfd_mach_sparc_v9
; break;
898 switch (current_architecture
)
900 case SPARC_OPCODE_ARCH_SPARCLET
: mach
= bfd_mach_sparc_sparclet
; break;
901 case SPARC_OPCODE_ARCH_V9
: mach
= bfd_mach_sparc_v8plus
; break;
902 case SPARC_OPCODE_ARCH_V9A
: mach
= bfd_mach_sparc_v8plusa
; break;
903 case SPARC_OPCODE_ARCH_V9B
: mach
= bfd_mach_sparc_v8plusb
; break;
904 /* The sparclite is treated like a normal sparc. Perhaps it shouldn't
905 be but for now it is (since that's the way it's always been
909 bfd_set_arch_mach (stdoutput
, bfd_arch_sparc
, mach
);
912 /* Return non-zero if VAL is in the range -(MAX+1) to MAX. */
915 in_signed_range (val
, max
)
916 bfd_signed_vma val
, max
;
920 /* Sign-extend the value from the architecture word size, so that
921 0xffffffff is always considered -1 on sparc32. */
922 if (sparc_arch_size
== 32)
924 bfd_signed_vma sign
= (bfd_signed_vma
) 1 << 31;
925 val
= ((val
& U0xffffffff
) ^ sign
) - sign
;
934 /* Return non-zero if VAL is in the range 0 to MAX. */
937 in_unsigned_range (val
, max
)
945 /* Return non-zero if VAL is in the range -(MAX/2+1) to MAX.
946 (e.g. -15 to +31). */
949 in_bitfield_range (val
, max
)
950 bfd_signed_vma val
, max
;
956 if (val
< ~(max
>> 1))
970 for (i
= 0; (mask
& 1) == 0; ++i
)
975 /* Implement big shift right. */
981 if (sizeof (bfd_vma
) <= 4 && amount
>= 32)
982 as_fatal (_("Support for 64-bit arithmetic not compiled in."));
983 return val
>> amount
;
986 /* For communication between sparc_ip and get_expression. */
987 static char *expr_end
;
989 /* Values for `special_case'.
990 Instructions that require wierd handling because they're longer than
992 #define SPECIAL_CASE_NONE 0
993 #define SPECIAL_CASE_SET 1
994 #define SPECIAL_CASE_SETSW 2
995 #define SPECIAL_CASE_SETX 3
996 /* FIXME: sparc-opc.c doesn't have necessary "S" trigger to enable this. */
997 #define SPECIAL_CASE_FDIV 4
999 /* Bit masks of various insns. */
1000 #define NOP_INSN 0x01000000
1001 #define OR_INSN 0x80100000
1002 #define XOR_INSN 0x80180000
1003 #define FMOVS_INSN 0x81A00020
1004 #define SETHI_INSN 0x01000000
1005 #define SLLX_INSN 0x81281000
1006 #define SRA_INSN 0x81380000
1008 /* The last instruction to be assembled. */
1009 static const struct sparc_opcode
*last_insn
;
1010 /* The assembled opcode of `last_insn'. */
1011 static unsigned long last_opcode
;
1013 /* Handle the set and setuw synthetic instructions. */
1016 synthetize_setuw (insn
)
1017 const struct sparc_opcode
*insn
;
1019 int need_hi22_p
= 0;
1020 int rd
= (the_insn
.opcode
& RD (~0)) >> 25;
1022 if (the_insn
.exp
.X_op
== O_constant
)
1024 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
))
1026 if (sizeof (offsetT
) > 4
1027 && (the_insn
.exp
.X_add_number
< 0
1028 || the_insn
.exp
.X_add_number
> (offsetT
) U0xffffffff
))
1029 as_warn (_("set: number not in 0..4294967295 range"));
1033 if (sizeof (offsetT
) > 4
1034 && (the_insn
.exp
.X_add_number
< -(offsetT
) U0x80000000
1035 || the_insn
.exp
.X_add_number
> (offsetT
) U0xffffffff
))
1036 as_warn (_("set: number not in -2147483648..4294967295 range"));
1037 the_insn
.exp
.X_add_number
= (int) the_insn
.exp
.X_add_number
;
1041 /* See if operand is absolute and small; skip sethi if so. */
1042 if (the_insn
.exp
.X_op
!= O_constant
1043 || the_insn
.exp
.X_add_number
>= (1 << 12)
1044 || the_insn
.exp
.X_add_number
< -(1 << 12))
1046 the_insn
.opcode
= (SETHI_INSN
| RD (rd
)
1047 | ((the_insn
.exp
.X_add_number
>> 10)
1048 & (the_insn
.exp
.X_op
== O_constant
1050 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1051 ? BFD_RELOC_HI22
: BFD_RELOC_NONE
);
1052 output_insn (insn
, &the_insn
);
1056 /* See if operand has no low-order bits; skip OR if so. */
1057 if (the_insn
.exp
.X_op
!= O_constant
1058 || (need_hi22_p
&& (the_insn
.exp
.X_add_number
& 0x3FF) != 0)
1061 the_insn
.opcode
= (OR_INSN
| (need_hi22_p
? RS1 (rd
) : 0)
1063 | (the_insn
.exp
.X_add_number
1064 & (the_insn
.exp
.X_op
!= O_constant
1065 ? 0 : need_hi22_p
? 0x3ff : 0x1fff)));
1066 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1067 ? BFD_RELOC_LO10
: BFD_RELOC_NONE
);
1068 output_insn (insn
, &the_insn
);
1072 /* Handle the setsw synthetic instruction. */
1075 synthetize_setsw (insn
)
1076 const struct sparc_opcode
*insn
;
1080 rd
= (the_insn
.opcode
& RD (~0)) >> 25;
1082 if (the_insn
.exp
.X_op
!= O_constant
)
1084 synthetize_setuw (insn
);
1086 /* Need to sign extend it. */
1087 the_insn
.opcode
= (SRA_INSN
| RS1 (rd
) | RD (rd
));
1088 the_insn
.reloc
= BFD_RELOC_NONE
;
1089 output_insn (insn
, &the_insn
);
1093 if (sizeof (offsetT
) > 4
1094 && (the_insn
.exp
.X_add_number
< -(offsetT
) U0x80000000
1095 || the_insn
.exp
.X_add_number
> (offsetT
) U0xffffffff
))
1096 as_warn (_("setsw: number not in -2147483648..4294967295 range"));
1098 low32
= the_insn
.exp
.X_add_number
;
1102 synthetize_setuw (insn
);
1108 the_insn
.reloc
= BFD_RELOC_NONE
;
1109 /* See if operand is absolute and small; skip sethi if so. */
1110 if (low32
< -(1 << 12))
1112 the_insn
.opcode
= (SETHI_INSN
| RD (rd
)
1113 | (((~the_insn
.exp
.X_add_number
) >> 10) & 0x3fffff));
1114 output_insn (insn
, &the_insn
);
1115 low32
= 0x1c00 | (low32
& 0x3ff);
1116 opc
= RS1 (rd
) | XOR_INSN
;
1119 the_insn
.opcode
= (opc
| RD (rd
) | IMMED
1120 | (low32
& 0x1fff));
1121 output_insn (insn
, &the_insn
);
1124 /* Handle the setsw synthetic instruction. */
1127 synthetize_setx (insn
)
1128 const struct sparc_opcode
*insn
;
1130 int upper32
, lower32
;
1131 int tmpreg
= (the_insn
.opcode
& RS1 (~0)) >> 14;
1132 int dstreg
= (the_insn
.opcode
& RD (~0)) >> 25;
1134 int need_hh22_p
= 0, need_hm10_p
= 0, need_hi22_p
= 0, need_lo10_p
= 0;
1135 int need_xor10_p
= 0;
1137 #define SIGNEXT32(x) ((((x) & U0xffffffff) ^ U0x80000000) - U0x80000000)
1138 lower32
= SIGNEXT32 (the_insn
.exp
.X_add_number
);
1139 upper32
= SIGNEXT32 (BSR (the_insn
.exp
.X_add_number
, 32));
1142 upper_dstreg
= tmpreg
;
1143 /* The tmp reg should not be the dst reg. */
1144 if (tmpreg
== dstreg
)
1145 as_warn (_("setx: temporary register same as destination register"));
1147 /* ??? Obviously there are other optimizations we can do
1148 (e.g. sethi+shift for 0x1f0000000) and perhaps we shouldn't be
1149 doing some of these. Later. If you do change things, try to
1150 change all of this to be table driven as well. */
1151 /* What to output depends on the number if it's constant.
1152 Compute that first, then output what we've decided upon. */
1153 if (the_insn
.exp
.X_op
!= O_constant
)
1155 if (sparc_arch_size
== 32)
1157 /* When arch size is 32, we want setx to be equivalent
1158 to setuw for anything but constants. */
1159 the_insn
.exp
.X_add_number
&= 0xffffffff;
1160 synthetize_setuw (insn
);
1163 need_hh22_p
= need_hm10_p
= need_hi22_p
= need_lo10_p
= 1;
1169 /* Reset X_add_number, we've extracted it as upper32/lower32.
1170 Otherwise fixup_segment will complain about not being able to
1171 write an 8 byte number in a 4 byte field. */
1172 the_insn
.exp
.X_add_number
= 0;
1174 /* Only need hh22 if `or' insn can't handle constant. */
1175 if (upper32
< -(1 << 12) || upper32
>= (1 << 12))
1178 /* Does bottom part (after sethi) have bits? */
1179 if ((need_hh22_p
&& (upper32
& 0x3ff) != 0)
1180 /* No hh22, but does upper32 still have bits we can't set
1182 || (! need_hh22_p
&& upper32
!= 0 && upper32
!= -1))
1185 /* If the lower half is all zero, we build the upper half directly
1186 into the dst reg. */
1188 /* Need lower half if number is zero or 0xffffffff00000000. */
1189 || (! need_hh22_p
&& ! need_hm10_p
))
1191 /* No need for sethi if `or' insn can handle constant. */
1192 if (lower32
< -(1 << 12) || lower32
>= (1 << 12)
1193 /* Note that we can't use a negative constant in the `or'
1194 insn unless the upper 32 bits are all ones. */
1195 || (lower32
< 0 && upper32
!= -1)
1196 || (lower32
>= 0 && upper32
== -1))
1199 if (need_hi22_p
&& upper32
== -1)
1202 /* Does bottom part (after sethi) have bits? */
1203 else if ((need_hi22_p
&& (lower32
& 0x3ff) != 0)
1205 || (! need_hi22_p
&& (lower32
& 0x1fff) != 0)
1206 /* Need `or' if we didn't set anything else. */
1207 || (! need_hi22_p
&& ! need_hh22_p
&& ! need_hm10_p
))
1211 /* Output directly to dst reg if lower 32 bits are all zero. */
1212 upper_dstreg
= dstreg
;
1215 if (!upper_dstreg
&& dstreg
)
1216 as_warn (_("setx: illegal temporary register g0"));
1220 the_insn
.opcode
= (SETHI_INSN
| RD (upper_dstreg
)
1221 | ((upper32
>> 10) & 0x3fffff));
1222 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1223 ? BFD_RELOC_SPARC_HH22
: BFD_RELOC_NONE
);
1224 output_insn (insn
, &the_insn
);
1229 the_insn
.opcode
= (SETHI_INSN
| RD (dstreg
)
1230 | (((need_xor10_p
? ~lower32
: lower32
)
1231 >> 10) & 0x3fffff));
1232 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1233 ? BFD_RELOC_SPARC_LM22
: BFD_RELOC_NONE
);
1234 output_insn (insn
, &the_insn
);
1239 the_insn
.opcode
= (OR_INSN
1240 | (need_hh22_p
? RS1 (upper_dstreg
) : 0)
1243 | (upper32
& (need_hh22_p
? 0x3ff : 0x1fff)));
1244 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1245 ? BFD_RELOC_SPARC_HM10
: BFD_RELOC_NONE
);
1246 output_insn (insn
, &the_insn
);
1251 /* FIXME: One nice optimization to do here is to OR the low part
1252 with the highpart if hi22 isn't needed and the low part is
1254 the_insn
.opcode
= (OR_INSN
| (need_hi22_p
? RS1 (dstreg
) : 0)
1257 | (lower32
& (need_hi22_p
? 0x3ff : 0x1fff)));
1258 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1259 ? BFD_RELOC_LO10
: BFD_RELOC_NONE
);
1260 output_insn (insn
, &the_insn
);
1263 /* If we needed to build the upper part, shift it into place. */
1264 if (need_hh22_p
|| need_hm10_p
)
1266 the_insn
.opcode
= (SLLX_INSN
| RS1 (upper_dstreg
) | RD (upper_dstreg
)
1268 the_insn
.reloc
= BFD_RELOC_NONE
;
1269 output_insn (insn
, &the_insn
);
1272 /* To get -1 in upper32, we do sethi %hi(~x), r; xor r, -0x400 | x, r. */
1275 the_insn
.opcode
= (XOR_INSN
| RS1 (dstreg
) | RD (dstreg
) | IMMED
1276 | 0x1c00 | (lower32
& 0x3ff));
1277 the_insn
.reloc
= BFD_RELOC_NONE
;
1278 output_insn (insn
, &the_insn
);
1281 /* If we needed to build both upper and lower parts, OR them together. */
1282 else if ((need_hh22_p
|| need_hm10_p
) && (need_hi22_p
|| need_lo10_p
))
1284 the_insn
.opcode
= (OR_INSN
| RS1 (dstreg
) | RS2 (upper_dstreg
)
1286 the_insn
.reloc
= BFD_RELOC_NONE
;
1287 output_insn (insn
, &the_insn
);
1291 /* Main entry point to assemble one instruction. */
1297 const struct sparc_opcode
*insn
;
1301 special_case
= sparc_ip (str
, &insn
);
1303 /* We warn about attempts to put a floating point branch in a delay slot,
1304 unless the delay slot has been annulled. */
1306 && last_insn
!= NULL
1307 && (insn
->flags
& F_FBR
) != 0
1308 && (last_insn
->flags
& F_DELAYED
) != 0
1309 /* ??? This test isn't completely accurate. We assume anything with
1310 F_{UNBR,CONDBR,FBR} set is annullable. */
1311 && ((last_insn
->flags
& (F_UNBR
| F_CONDBR
| F_FBR
)) == 0
1312 || (last_opcode
& ANNUL
) == 0))
1313 as_warn (_("FP branch in delay slot"));
1315 /* SPARC before v9 requires a nop instruction between a floating
1316 point instruction and a floating point branch. We insert one
1317 automatically, with a warning. */
1318 if (max_architecture
< SPARC_OPCODE_ARCH_V9
1320 && last_insn
!= NULL
1321 && (insn
->flags
& F_FBR
) != 0
1322 && (last_insn
->flags
& F_FLOAT
) != 0)
1324 struct sparc_it nop_insn
;
1326 nop_insn
.opcode
= NOP_INSN
;
1327 nop_insn
.reloc
= BFD_RELOC_NONE
;
1328 output_insn (insn
, &nop_insn
);
1329 as_warn (_("FP branch preceded by FP instruction; NOP inserted"));
1332 switch (special_case
)
1334 case SPECIAL_CASE_NONE
:
1336 output_insn (insn
, &the_insn
);
1339 case SPECIAL_CASE_SETSW
:
1340 synthetize_setsw (insn
);
1343 case SPECIAL_CASE_SET
:
1344 synthetize_setuw (insn
);
1347 case SPECIAL_CASE_SETX
:
1348 synthetize_setx (insn
);
1351 case SPECIAL_CASE_FDIV
:
1353 int rd
= (the_insn
.opcode
>> 25) & 0x1f;
1355 output_insn (insn
, &the_insn
);
1357 /* According to information leaked from Sun, the "fdiv" instructions
1358 on early SPARC machines would produce incorrect results sometimes.
1359 The workaround is to add an fmovs of the destination register to
1360 itself just after the instruction. This was true on machines
1361 with Weitek 1165 float chips, such as the Sun-4/260 and /280. */
1362 assert (the_insn
.reloc
== BFD_RELOC_NONE
);
1363 the_insn
.opcode
= FMOVS_INSN
| rd
| RD (rd
);
1364 output_insn (insn
, &the_insn
);
1369 as_fatal (_("failed special case insn sanity check"));
1373 /* Subroutine of md_assemble to do the actual parsing. */
1376 sparc_ip (str
, pinsn
)
1378 const struct sparc_opcode
**pinsn
;
1380 char *error_message
= "";
1384 const struct sparc_opcode
*insn
;
1386 unsigned long opcode
;
1387 unsigned int mask
= 0;
1391 int special_case
= SPECIAL_CASE_NONE
;
1398 while (ISLOWER (*s
) || ISDIGIT (*s
));
1415 as_fatal (_("Unknown opcode: `%s'"), str
);
1417 insn
= (struct sparc_opcode
*) hash_find (op_hash
, str
);
1421 as_bad (_("Unknown opcode: `%s'"), str
);
1422 return special_case
;
1432 opcode
= insn
->match
;
1433 memset (&the_insn
, '\0', sizeof (the_insn
));
1434 the_insn
.reloc
= BFD_RELOC_NONE
;
1437 /* Build the opcode, checking as we go to make sure that the
1439 for (args
= insn
->args
;; ++args
)
1447 /* Parse a series of masks. */
1454 if (! parse_keyword_arg (sparc_encode_membar
, &s
,
1457 error_message
= _(": invalid membar mask name");
1463 if (*s
== '|' || *s
== '+')
1471 if (! parse_const_expr_arg (&s
, &kmask
))
1473 error_message
= _(": invalid membar mask expression");
1476 if (kmask
< 0 || kmask
> 127)
1478 error_message
= _(": invalid membar mask number");
1483 opcode
|= MEMBAR (kmask
);
1491 if (! parse_const_expr_arg (&s
, &smask
))
1493 error_message
= _(": invalid siam mode expression");
1496 if (smask
< 0 || smask
> 7)
1498 error_message
= _(": invalid siam mode number");
1509 /* Parse a prefetch function. */
1512 if (! parse_keyword_arg (sparc_encode_prefetch
, &s
, &fcn
))
1514 error_message
= _(": invalid prefetch function name");
1520 if (! parse_const_expr_arg (&s
, &fcn
))
1522 error_message
= _(": invalid prefetch function expression");
1525 if (fcn
< 0 || fcn
> 31)
1527 error_message
= _(": invalid prefetch function number");
1537 /* Parse a sparc64 privileged register. */
1540 struct priv_reg_entry
*p
= priv_reg_table
;
1541 unsigned int len
= 9999999; /* Init to make gcc happy. */
1544 while (p
->name
[0] > s
[0])
1546 while (p
->name
[0] == s
[0])
1548 len
= strlen (p
->name
);
1549 if (strncmp (p
->name
, s
, len
) == 0)
1553 if (p
->name
[0] != s
[0])
1555 error_message
= _(": unrecognizable privileged register");
1559 opcode
|= (p
->regnum
<< 14);
1561 opcode
|= (p
->regnum
<< 25);
1567 error_message
= _(": unrecognizable privileged register");
1573 /* Parse a v9a/v9b ancillary state register. */
1576 struct priv_reg_entry
*p
= v9a_asr_table
;
1577 unsigned int len
= 9999999; /* Init to make gcc happy. */
1580 while (p
->name
[0] > s
[0])
1582 while (p
->name
[0] == s
[0])
1584 len
= strlen (p
->name
);
1585 if (strncmp (p
->name
, s
, len
) == 0)
1589 if (p
->name
[0] != s
[0])
1591 error_message
= _(": unrecognizable v9a or v9b ancillary state register");
1594 if (*args
== '/' && (p
->regnum
== 20 || p
->regnum
== 21))
1596 error_message
= _(": rd on write only ancillary state register");
1600 && (insn
->architecture
1601 & SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9A
)))
1603 /* %sys_tick and %sys_tick_cmpr are v9bnotv9a */
1604 error_message
= _(": unrecognizable v9a ancillary state register");
1608 opcode
|= (p
->regnum
<< 14);
1610 opcode
|= (p
->regnum
<< 25);
1616 error_message
= _(": unrecognizable v9a or v9b ancillary state register");
1622 if (strncmp (s
, "%asr", 4) == 0)
1630 while (ISDIGIT (*s
))
1632 num
= num
* 10 + *s
- '0';
1636 if (current_architecture
>= SPARC_OPCODE_ARCH_V9
)
1638 if (num
< 16 || 31 < num
)
1640 error_message
= _(": asr number must be between 16 and 31");
1646 if (num
< 0 || 31 < num
)
1648 error_message
= _(": asr number must be between 0 and 31");
1653 opcode
|= (*args
== 'M' ? RS1 (num
) : RD (num
));
1658 error_message
= _(": expecting %asrN");
1665 the_insn
.reloc
= BFD_RELOC_SPARC_11
;
1669 the_insn
.reloc
= BFD_RELOC_SPARC_10
;
1673 /* V8 systems don't understand BFD_RELOC_SPARC_5. */
1674 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
))
1675 the_insn
.reloc
= BFD_RELOC_SPARC_5
;
1677 the_insn
.reloc
= BFD_RELOC_SPARC13
;
1678 /* These fields are unsigned, but for upward compatibility,
1679 allow negative values as well. */
1683 /* V8 systems don't understand BFD_RELOC_SPARC_6. */
1684 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
))
1685 the_insn
.reloc
= BFD_RELOC_SPARC_6
;
1687 the_insn
.reloc
= BFD_RELOC_SPARC13
;
1688 /* These fields are unsigned, but for upward compatibility,
1689 allow negative values as well. */
1693 the_insn
.reloc
= /* RELOC_WDISP2_14 */ BFD_RELOC_SPARC_WDISP16
;
1698 the_insn
.reloc
= BFD_RELOC_SPARC_WDISP19
;
1703 if (*s
== 'p' && s
[1] == 'n')
1711 if (*s
== 'p' && s
[1] == 't')
1723 if (strncmp (s
, "%icc", 4) == 0)
1735 if (strncmp (s
, "%xcc", 4) == 0)
1747 if (strncmp (s
, "%fcc0", 5) == 0)
1759 if (strncmp (s
, "%fcc1", 5) == 0)
1771 if (strncmp (s
, "%fcc2", 5) == 0)
1783 if (strncmp (s
, "%fcc3", 5) == 0)
1791 if (strncmp (s
, "%pc", 3) == 0)
1799 if (strncmp (s
, "%tick", 5) == 0)
1806 case '\0': /* End of args. */
1807 if (s
[0] == ',' && s
[1] == '%')
1809 static const struct tls_ops
{
1810 /* The name as it appears in assembler. */
1812 /* strlen (name), precomputed for speed */
1814 /* The reloc this pseudo-op translates to. */
1819 { "tgd_add", 7, BFD_RELOC_SPARC_TLS_GD_ADD
, 0 },
1820 { "tgd_call", 8, BFD_RELOC_SPARC_TLS_GD_CALL
, 1 },
1821 { "tldm_add", 8, BFD_RELOC_SPARC_TLS_LDM_ADD
, 0 },
1822 { "tldm_call", 9, BFD_RELOC_SPARC_TLS_LDM_CALL
, 1 },
1823 { "tldo_add", 8, BFD_RELOC_SPARC_TLS_LDO_ADD
, 0 },
1824 { "tie_ldx", 7, BFD_RELOC_SPARC_TLS_IE_LDX
, 0 },
1825 { "tie_ld", 6, BFD_RELOC_SPARC_TLS_IE_LD
, 0 },
1826 { "tie_add", 7, BFD_RELOC_SPARC_TLS_IE_ADD
, 0 }
1828 const struct tls_ops
*o
;
1832 for (o
= tls_ops
; o
->name
; o
++)
1833 if (strncmp (s
+ 2, o
->name
, o
->len
) == 0)
1835 if (o
->name
== NULL
)
1838 if (s
[o
->len
+ 2] != '(')
1840 as_bad (_("Illegal operands: %%%s requires arguments in ()"), o
->name
);
1841 return special_case
;
1844 if (! o
->call
&& the_insn
.reloc
!= BFD_RELOC_NONE
)
1846 as_bad (_("Illegal operands: %%%s cannot be used together with other relocs in the insn ()"),
1848 return special_case
;
1852 && (the_insn
.reloc
!= BFD_RELOC_32_PCREL_S2
1853 || the_insn
.exp
.X_add_number
!= 0
1854 || the_insn
.exp
.X_add_symbol
1855 != symbol_find_or_make ("__tls_get_addr")))
1857 as_bad (_("Illegal operands: %%%s can be only used with call __tls_get_addr"),
1859 return special_case
;
1862 the_insn
.reloc
= o
->reloc
;
1863 memset (&the_insn
.exp
, 0, sizeof (the_insn
.exp
));
1866 for (s1
= s
; *s1
&& *s1
!= ',' && *s1
!= ']'; s1
++)
1869 else if (*s1
== ')')
1878 as_bad (_("Illegal operands: %%%s requires arguments in ()"), o
->name
);
1879 return special_case
;
1883 (void) get_expression (s
);
1903 case '[': /* These must match exactly. */
1911 case '#': /* Must be at least one digit. */
1914 while (ISDIGIT (*s
))
1922 case 'C': /* Coprocessor state register. */
1923 if (strncmp (s
, "%csr", 4) == 0)
1930 case 'b': /* Next operand is a coprocessor register. */
1933 if (*s
++ == '%' && *s
++ == 'c' && ISDIGIT (*s
))
1938 mask
= 10 * (mask
- '0') + (*s
++ - '0');
1952 opcode
|= mask
<< 14;
1960 opcode
|= mask
<< 25;
1966 case 'r': /* next operand must be a register */
1976 case 'f': /* frame pointer */
1984 case 'g': /* global register */
1993 case 'i': /* in register */
1997 mask
= c
- '0' + 24;
2002 case 'l': /* local register */
2006 mask
= (c
- '0' + 16);
2011 case 'o': /* out register */
2015 mask
= (c
- '0' + 8);
2020 case 's': /* stack pointer */
2028 case 'r': /* any register */
2029 if (!ISDIGIT ((c
= *s
++)))
2046 if ((c
= 10 * (c
- '0') + (*s
++ - '0')) >= 32)
2062 if ((mask
& ~1) == 2 && sparc_arch_size
== 64
2063 && no_undeclared_regs
&& ! globals
[mask
])
2064 as_bad (_("detected global register use not covered by .register pseudo-op"));
2066 /* Got the register, now figure out where
2067 it goes in the opcode. */
2071 opcode
|= mask
<< 14;
2079 opcode
|= mask
<< 25;
2083 opcode
|= (mask
<< 25) | (mask
<< 14);
2087 opcode
|= (mask
<< 25) | (mask
<< 0);
2093 case 'e': /* next operand is a floating point register */
2108 && ((format
= *s
) == 'f')
2111 for (mask
= 0; ISDIGIT (*s
); ++s
)
2113 mask
= 10 * mask
+ (*s
- '0');
2114 } /* read the number */
2122 } /* register must be even numbered */
2130 } /* register must be multiple of 4 */
2134 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
))
2135 error_message
= _(": There are only 64 f registers; [0-63]");
2137 error_message
= _(": There are only 32 f registers; [0-31]");
2140 else if (mask
>= 32)
2142 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
))
2145 mask
-= 31; /* wrap high bit */
2149 error_message
= _(": There are only 32 f registers; [0-31]");
2157 } /* if not an 'f' register. */
2164 opcode
|= RS1 (mask
);
2170 opcode
|= RS2 (mask
);
2176 opcode
|= RD (mask
);
2185 if (strncmp (s
, "%fsr", 4) == 0)
2192 case '0': /* 64 bit immediate (set, setsw, setx insn) */
2193 the_insn
.reloc
= BFD_RELOC_NONE
; /* reloc handled elsewhere */
2196 case 'l': /* 22 bit PC relative immediate */
2197 the_insn
.reloc
= BFD_RELOC_SPARC_WDISP22
;
2201 case 'L': /* 30 bit immediate */
2202 the_insn
.reloc
= BFD_RELOC_32_PCREL_S2
;
2207 case 'n': /* 22 bit immediate */
2208 the_insn
.reloc
= BFD_RELOC_SPARC22
;
2211 case 'i': /* 13 bit immediate */
2212 the_insn
.reloc
= BFD_RELOC_SPARC13
;
2222 char *op_arg
= NULL
;
2224 bfd_reloc_code_real_type old_reloc
= the_insn
.reloc
;
2226 /* Check for %hi, etc. */
2229 static const struct ops
{
2230 /* The name as it appears in assembler. */
2232 /* strlen (name), precomputed for speed */
2234 /* The reloc this pseudo-op translates to. */
2236 /* Non-zero if for v9 only. */
2238 /* Non-zero if can be used in pc-relative contexts. */
2239 int pcrel_p
;/*FIXME:wip*/
2241 /* hix/lox must appear before hi/lo so %hix won't be
2242 mistaken for %hi. */
2243 { "hix", 3, BFD_RELOC_SPARC_HIX22
, 1, 0 },
2244 { "lox", 3, BFD_RELOC_SPARC_LOX10
, 1, 0 },
2245 { "hi", 2, BFD_RELOC_HI22
, 0, 1 },
2246 { "lo", 2, BFD_RELOC_LO10
, 0, 1 },
2247 { "hh", 2, BFD_RELOC_SPARC_HH22
, 1, 1 },
2248 { "hm", 2, BFD_RELOC_SPARC_HM10
, 1, 1 },
2249 { "lm", 2, BFD_RELOC_SPARC_LM22
, 1, 1 },
2250 { "h44", 3, BFD_RELOC_SPARC_H44
, 1, 0 },
2251 { "m44", 3, BFD_RELOC_SPARC_M44
, 1, 0 },
2252 { "l44", 3, BFD_RELOC_SPARC_L44
, 1, 0 },
2253 { "uhi", 3, BFD_RELOC_SPARC_HH22
, 1, 0 },
2254 { "ulo", 3, BFD_RELOC_SPARC_HM10
, 1, 0 },
2255 { "tgd_hi22", 8, BFD_RELOC_SPARC_TLS_GD_HI22
, 0, 0 },
2256 { "tgd_lo10", 8, BFD_RELOC_SPARC_TLS_GD_LO10
, 0, 0 },
2257 { "tldm_hi22", 9, BFD_RELOC_SPARC_TLS_LDM_HI22
, 0, 0 },
2258 { "tldm_lo10", 9, BFD_RELOC_SPARC_TLS_LDM_LO10
, 0, 0 },
2259 { "tldo_hix22", 10, BFD_RELOC_SPARC_TLS_LDO_HIX22
, 0,
2261 { "tldo_lox10", 10, BFD_RELOC_SPARC_TLS_LDO_LOX10
, 0,
2263 { "tie_hi22", 8, BFD_RELOC_SPARC_TLS_IE_HI22
, 0, 0 },
2264 { "tie_lo10", 8, BFD_RELOC_SPARC_TLS_IE_LO10
, 0, 0 },
2265 { "tle_hix22", 9, BFD_RELOC_SPARC_TLS_LE_HIX22
, 0, 0 },
2266 { "tle_lox10", 9, BFD_RELOC_SPARC_TLS_LE_LOX10
, 0, 0 },
2267 { NULL
, 0, 0, 0, 0 }
2269 const struct ops
*o
;
2271 for (o
= ops
; o
->name
; o
++)
2272 if (strncmp (s
+ 1, o
->name
, o
->len
) == 0)
2274 if (o
->name
== NULL
)
2277 if (s
[o
->len
+ 1] != '(')
2279 as_bad (_("Illegal operands: %%%s requires arguments in ()"), o
->name
);
2280 return special_case
;
2284 the_insn
.reloc
= o
->reloc
;
2289 /* Note that if the get_expression() fails, we will still
2290 have created U entries in the symbol table for the
2291 'symbols' in the input string. Try not to create U
2292 symbols for registers, etc. */
2294 /* This stuff checks to see if the expression ends in
2295 +%reg. If it does, it removes the register from
2296 the expression, and re-sets 's' to point to the
2303 for (s1
= s
; *s1
&& *s1
!= ',' && *s1
!= ']'; s1
++)
2306 else if (*s1
== ')')
2315 as_bad (_("Illegal operands: %%%s requires arguments in ()"), op_arg
);
2316 return special_case
;
2320 (void) get_expression (s
);
2323 if (*s
== ',' || *s
== ']' || !*s
)
2325 if (*s
!= '+' && *s
!= '-')
2327 as_bad (_("Illegal operands: Can't do arithmetics other than + and - involving %%%s()"), op_arg
);
2328 return special_case
;
2332 op_exp
= the_insn
.exp
;
2333 memset (&the_insn
.exp
, 0, sizeof (the_insn
.exp
));
2336 for (s1
= s
; *s1
&& *s1
!= ',' && *s1
!= ']'; s1
++)
2339 if (s1
!= s
&& ISDIGIT (s1
[-1]))
2341 if (s1
[-2] == '%' && s1
[-3] == '+')
2343 else if (strchr ("goli0123456789", s1
[-2]) && s1
[-3] == '%' && s1
[-4] == '+')
2350 if (op_arg
&& s1
== s
+ 1)
2351 the_insn
.exp
.X_op
= O_absent
;
2353 (void) get_expression (s
);
2365 (void) get_expression (s
);
2373 the_insn
.exp2
= the_insn
.exp
;
2374 the_insn
.exp
= op_exp
;
2375 if (the_insn
.exp2
.X_op
== O_absent
)
2376 the_insn
.exp2
.X_op
= O_illegal
;
2377 else if (the_insn
.exp
.X_op
== O_absent
)
2379 the_insn
.exp
= the_insn
.exp2
;
2380 the_insn
.exp2
.X_op
= O_illegal
;
2382 else if (the_insn
.exp
.X_op
== O_constant
)
2384 valueT val
= the_insn
.exp
.X_add_number
;
2385 switch (the_insn
.reloc
)
2390 case BFD_RELOC_SPARC_HH22
:
2391 val
= BSR (val
, 32);
2394 case BFD_RELOC_SPARC_LM22
:
2395 case BFD_RELOC_HI22
:
2396 val
= (val
>> 10) & 0x3fffff;
2399 case BFD_RELOC_SPARC_HM10
:
2400 val
= BSR (val
, 32);
2403 case BFD_RELOC_LO10
:
2407 case BFD_RELOC_SPARC_H44
:
2412 case BFD_RELOC_SPARC_M44
:
2417 case BFD_RELOC_SPARC_L44
:
2421 case BFD_RELOC_SPARC_HIX22
:
2423 val
= (val
>> 10) & 0x3fffff;
2426 case BFD_RELOC_SPARC_LOX10
:
2427 val
= (val
& 0x3ff) | 0x1c00;
2430 the_insn
.exp
= the_insn
.exp2
;
2431 the_insn
.exp
.X_add_number
+= val
;
2432 the_insn
.exp2
.X_op
= O_illegal
;
2433 the_insn
.reloc
= old_reloc
;
2435 else if (the_insn
.exp2
.X_op
!= O_constant
)
2437 as_bad (_("Illegal operands: Can't add non-constant expression to %%%s()"), op_arg
);
2438 return special_case
;
2442 if (old_reloc
!= BFD_RELOC_SPARC13
2443 || the_insn
.reloc
!= BFD_RELOC_LO10
2444 || sparc_arch_size
!= 64
2447 as_bad (_("Illegal operands: Can't do arithmetics involving %%%s() of a relocatable symbol"), op_arg
);
2448 return special_case
;
2450 the_insn
.reloc
= BFD_RELOC_SPARC_OLO10
;
2454 /* Check for constants that don't require emitting a reloc. */
2455 if (the_insn
.exp
.X_op
== O_constant
2456 && the_insn
.exp
.X_add_symbol
== 0
2457 && the_insn
.exp
.X_op_symbol
== 0)
2459 /* For pc-relative call instructions, we reject
2460 constants to get better code. */
2462 && the_insn
.reloc
== BFD_RELOC_32_PCREL_S2
2463 && in_signed_range (the_insn
.exp
.X_add_number
, 0x3fff))
2465 error_message
= _(": PC-relative operand can't be a constant");
2469 if (the_insn
.reloc
>= BFD_RELOC_SPARC_TLS_GD_HI22
2470 && the_insn
.reloc
<= BFD_RELOC_SPARC_TLS_TPOFF64
)
2472 error_message
= _(": TLS operand can't be a constant");
2476 /* Constants that won't fit are checked in md_apply_fix3
2477 and bfd_install_relocation.
2478 ??? It would be preferable to install the constants
2479 into the insn here and save having to create a fixS
2480 for each one. There already exists code to handle
2481 all the various cases (e.g. in md_apply_fix3 and
2482 bfd_install_relocation) so duplicating all that code
2483 here isn't right. */
2503 if (! parse_keyword_arg (sparc_encode_asi
, &s
, &asi
))
2505 error_message
= _(": invalid ASI name");
2511 if (! parse_const_expr_arg (&s
, &asi
))
2513 error_message
= _(": invalid ASI expression");
2516 if (asi
< 0 || asi
> 255)
2518 error_message
= _(": invalid ASI number");
2522 opcode
|= ASI (asi
);
2524 } /* Alternate space. */
2527 if (strncmp (s
, "%psr", 4) == 0)
2534 case 'q': /* Floating point queue. */
2535 if (strncmp (s
, "%fq", 3) == 0)
2542 case 'Q': /* Coprocessor queue. */
2543 if (strncmp (s
, "%cq", 3) == 0)
2551 if (strcmp (str
, "set") == 0
2552 || strcmp (str
, "setuw") == 0)
2554 special_case
= SPECIAL_CASE_SET
;
2557 else if (strcmp (str
, "setsw") == 0)
2559 special_case
= SPECIAL_CASE_SETSW
;
2562 else if (strcmp (str
, "setx") == 0)
2564 special_case
= SPECIAL_CASE_SETX
;
2567 else if (strncmp (str
, "fdiv", 4) == 0)
2569 special_case
= SPECIAL_CASE_FDIV
;
2575 if (strncmp (s
, "%asi", 4) != 0)
2581 if (strncmp (s
, "%fprs", 5) != 0)
2587 if (strncmp (s
, "%ccr", 4) != 0)
2593 if (strncmp (s
, "%tbr", 4) != 0)
2599 if (strncmp (s
, "%wim", 4) != 0)
2606 char *push
= input_line_pointer
;
2609 input_line_pointer
= s
;
2611 if (e
.X_op
== O_constant
)
2613 int n
= e
.X_add_number
;
2614 if (n
!= e
.X_add_number
|| (n
& ~0x1ff) != 0)
2615 as_bad (_("OPF immediate operand out of range (0-0x1ff)"));
2617 opcode
|= e
.X_add_number
<< 5;
2620 as_bad (_("non-immediate OPF operand, ignored"));
2621 s
= input_line_pointer
;
2622 input_line_pointer
= push
;
2627 if (strncmp (s
, "%y", 2) != 0)
2635 /* Parse a sparclet cpreg. */
2637 if (! parse_keyword_arg (sparc_encode_sparclet_cpreg
, &s
, &cpreg
))
2639 error_message
= _(": invalid cpreg name");
2642 opcode
|= (*args
== 'U' ? RS1 (cpreg
) : RD (cpreg
));
2647 as_fatal (_("failed sanity check."));
2648 } /* switch on arg code. */
2650 /* Break out of for() loop. */
2652 } /* For each arg that we expect. */
2657 /* Args don't match. */
2658 if (&insn
[1] - sparc_opcodes
< sparc_num_opcodes
2659 && (insn
->name
== insn
[1].name
2660 || !strcmp (insn
->name
, insn
[1].name
)))
2668 as_bad (_("Illegal operands%s"), error_message
);
2669 return special_case
;
2674 /* We have a match. Now see if the architecture is OK. */
2675 int needed_arch_mask
= insn
->architecture
;
2680 ~(SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9
) - 1);
2681 if (! needed_arch_mask
)
2683 SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9
);
2686 if (needed_arch_mask
2687 & SPARC_OPCODE_SUPPORTED (current_architecture
))
2690 /* Can we bump up the architecture? */
2691 else if (needed_arch_mask
2692 & SPARC_OPCODE_SUPPORTED (max_architecture
))
2694 enum sparc_opcode_arch_val needed_architecture
=
2695 sparc_ffs (SPARC_OPCODE_SUPPORTED (max_architecture
)
2696 & needed_arch_mask
);
2698 assert (needed_architecture
<= SPARC_OPCODE_ARCH_MAX
);
2700 && needed_architecture
> warn_after_architecture
)
2702 as_warn (_("architecture bumped from \"%s\" to \"%s\" on \"%s\""),
2703 sparc_opcode_archs
[current_architecture
].name
,
2704 sparc_opcode_archs
[needed_architecture
].name
,
2706 warn_after_architecture
= needed_architecture
;
2708 current_architecture
= needed_architecture
;
2711 /* ??? This seems to be a bit fragile. What if the next entry in
2712 the opcode table is the one we want and it is supported?
2713 It is possible to arrange the table today so that this can't
2714 happen but what about tomorrow? */
2717 int arch
, printed_one_p
= 0;
2719 char required_archs
[SPARC_OPCODE_ARCH_MAX
* 16];
2721 /* Create a list of the architectures that support the insn. */
2722 needed_arch_mask
&= ~SPARC_OPCODE_SUPPORTED (max_architecture
);
2724 arch
= sparc_ffs (needed_arch_mask
);
2725 while ((1 << arch
) <= needed_arch_mask
)
2727 if ((1 << arch
) & needed_arch_mask
)
2731 strcpy (p
, sparc_opcode_archs
[arch
].name
);
2738 as_bad (_("Architecture mismatch on \"%s\"."), str
);
2739 as_tsktsk (_(" (Requires %s; requested architecture is %s.)"),
2741 sparc_opcode_archs
[max_architecture
].name
);
2742 return special_case
;
2744 } /* If no match. */
2747 } /* Forever looking for a match. */
2749 the_insn
.opcode
= opcode
;
2750 return special_case
;
2753 /* Parse an argument that can be expressed as a keyword.
2754 (eg: #StoreStore or %ccfr).
2755 The result is a boolean indicating success.
2756 If successful, INPUT_POINTER is updated. */
2759 parse_keyword_arg (lookup_fn
, input_pointerP
, valueP
)
2760 int (*lookup_fn
) PARAMS ((const char *));
2761 char **input_pointerP
;
2767 p
= *input_pointerP
;
2768 for (q
= p
+ (*p
== '#' || *p
== '%');
2769 ISALNUM (*q
) || *q
== '_';
2774 value
= (*lookup_fn
) (p
);
2779 *input_pointerP
= q
;
2783 /* Parse an argument that is a constant expression.
2784 The result is a boolean indicating success. */
2787 parse_const_expr_arg (input_pointerP
, valueP
)
2788 char **input_pointerP
;
2791 char *save
= input_line_pointer
;
2794 input_line_pointer
= *input_pointerP
;
2795 /* The next expression may be something other than a constant
2796 (say if we're not processing the right variant of the insn).
2797 Don't call expression unless we're sure it will succeed as it will
2798 signal an error (which we want to defer until later). */
2799 /* FIXME: It might be better to define md_operand and have it recognize
2800 things like %asi, etc. but continuing that route through to the end
2801 is a lot of work. */
2802 if (*input_line_pointer
== '%')
2804 input_line_pointer
= save
;
2808 *input_pointerP
= input_line_pointer
;
2809 input_line_pointer
= save
;
2810 if (exp
.X_op
!= O_constant
)
2812 *valueP
= exp
.X_add_number
;
2816 /* Subroutine of sparc_ip to parse an expression. */
2819 get_expression (str
)
2825 save_in
= input_line_pointer
;
2826 input_line_pointer
= str
;
2827 seg
= expression (&the_insn
.exp
);
2828 if (seg
!= absolute_section
2829 && seg
!= text_section
2830 && seg
!= data_section
2831 && seg
!= bss_section
2832 && seg
!= undefined_section
)
2834 the_insn
.error
= _("bad segment");
2835 expr_end
= input_line_pointer
;
2836 input_line_pointer
= save_in
;
2839 expr_end
= input_line_pointer
;
2840 input_line_pointer
= save_in
;
2844 /* Subroutine of md_assemble to output one insn. */
2847 output_insn (insn
, the_insn
)
2848 const struct sparc_opcode
*insn
;
2849 struct sparc_it
*the_insn
;
2851 char *toP
= frag_more (4);
2853 /* Put out the opcode. */
2854 if (INSN_BIG_ENDIAN
)
2855 number_to_chars_bigendian (toP
, (valueT
) the_insn
->opcode
, 4);
2857 number_to_chars_littleendian (toP
, (valueT
) the_insn
->opcode
, 4);
2859 /* Put out the symbol-dependent stuff. */
2860 if (the_insn
->reloc
!= BFD_RELOC_NONE
)
2862 fixS
*fixP
= fix_new_exp (frag_now
, /* Which frag. */
2863 (toP
- frag_now
->fr_literal
), /* Where. */
2868 /* Turn off overflow checking in fixup_segment. We'll do our
2869 own overflow checking in md_apply_fix3. This is necessary because
2870 the insn size is 4 and fixup_segment will signal an overflow for
2871 large 8 byte quantities. */
2872 fixP
->fx_no_overflow
= 1;
2873 if (the_insn
->reloc
== BFD_RELOC_SPARC_OLO10
)
2874 fixP
->tc_fix_data
= the_insn
->exp2
.X_add_number
;
2878 last_opcode
= the_insn
->opcode
;
2881 dwarf2_emit_insn (4);
2885 /* This is identical to the md_atof in m68k.c. I think this is right,
2888 Turn a string in input_line_pointer into a floating point constant
2889 of type TYPE, and store the appropriate bytes in *LITP. The number
2890 of LITTLENUMS emitted is stored in *SIZEP. An error message is
2891 returned, or NULL on OK. */
2893 /* Equal to MAX_PRECISION in atof-ieee.c. */
2894 #define MAX_LITTLENUMS 6
2897 md_atof (type
, litP
, sizeP
)
2903 LITTLENUM_TYPE words
[MAX_LITTLENUMS
];
2934 return _("Bad call to MD_ATOF()");
2937 t
= atof_ieee (input_line_pointer
, type
, words
);
2939 input_line_pointer
= t
;
2940 *sizeP
= prec
* sizeof (LITTLENUM_TYPE
);
2942 if (target_big_endian
)
2944 for (i
= 0; i
< prec
; i
++)
2946 md_number_to_chars (litP
, (valueT
) words
[i
],
2947 sizeof (LITTLENUM_TYPE
));
2948 litP
+= sizeof (LITTLENUM_TYPE
);
2953 for (i
= prec
- 1; i
>= 0; i
--)
2955 md_number_to_chars (litP
, (valueT
) words
[i
],
2956 sizeof (LITTLENUM_TYPE
));
2957 litP
+= sizeof (LITTLENUM_TYPE
);
2964 /* Write a value out to the object file, using the appropriate
2968 md_number_to_chars (buf
, val
, n
)
2973 if (target_big_endian
)
2974 number_to_chars_bigendian (buf
, val
, n
);
2975 else if (target_little_endian_data
2976 && ((n
== 4 || n
== 2) && ~now_seg
->flags
& SEC_ALLOC
))
2977 /* Output debug words, which are not in allocated sections, as big
2979 number_to_chars_bigendian (buf
, val
, n
);
2980 else if (target_little_endian_data
|| ! target_big_endian
)
2981 number_to_chars_littleendian (buf
, val
, n
);
2984 /* Apply a fixS to the frags, now that we know the value it ought to
2988 md_apply_fix3 (fixP
, valP
, segment
)
2991 segT segment ATTRIBUTE_UNUSED
;
2993 char *buf
= fixP
->fx_where
+ fixP
->fx_frag
->fr_literal
;
2994 offsetT val
= * (offsetT
*) valP
;
2997 assert (fixP
->fx_r_type
< BFD_RELOC_UNUSED
);
2999 fixP
->fx_addnumber
= val
; /* Remember value for emit_reloc. */
3002 /* SPARC ELF relocations don't use an addend in the data field. */
3003 if (fixP
->fx_addsy
!= NULL
)
3007 /* This is a hack. There should be a better way to
3008 handle this. Probably in terms of howto fields, once
3009 we can look at these fixups in terms of howtos. */
3010 if (fixP
->fx_r_type
== BFD_RELOC_32_PCREL_S2
&& fixP
->fx_addsy
)
3011 val
+= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
3014 /* FIXME: More ridiculous gas reloc hacking. If we are going to
3015 generate a reloc, then we just want to let the reloc addend set
3016 the value. We do not want to also stuff the addend into the
3017 object file. Including the addend in the object file works when
3018 doing a static link, because the linker will ignore the object
3019 file contents. However, the dynamic linker does not ignore the
3020 object file contents. */
3021 if (fixP
->fx_addsy
!= NULL
3022 && fixP
->fx_r_type
!= BFD_RELOC_32_PCREL_S2
)
3025 /* When generating PIC code, we do not want an addend for a reloc
3026 against a local symbol. We adjust fx_addnumber to cancel out the
3027 value already included in val, and to also cancel out the
3028 adjustment which bfd_install_relocation will create. */
3030 && fixP
->fx_r_type
!= BFD_RELOC_32_PCREL_S2
3031 && fixP
->fx_addsy
!= NULL
3032 && ! S_IS_COMMON (fixP
->fx_addsy
)
3033 && symbol_section_p (fixP
->fx_addsy
))
3034 fixP
->fx_addnumber
-= 2 * S_GET_VALUE (fixP
->fx_addsy
);
3036 /* When generating PIC code, we need to fiddle to get
3037 bfd_install_relocation to do the right thing for a PC relative
3038 reloc against a local symbol which we are going to keep. */
3040 && fixP
->fx_r_type
== BFD_RELOC_32_PCREL_S2
3041 && fixP
->fx_addsy
!= NULL
3042 && (S_IS_EXTERNAL (fixP
->fx_addsy
)
3043 || S_IS_WEAK (fixP
->fx_addsy
))
3044 && S_IS_DEFINED (fixP
->fx_addsy
)
3045 && ! S_IS_COMMON (fixP
->fx_addsy
))
3048 fixP
->fx_addnumber
-= 2 * S_GET_VALUE (fixP
->fx_addsy
);
3052 /* If this is a data relocation, just output VAL. */
3054 if (fixP
->fx_r_type
== BFD_RELOC_16
3055 || fixP
->fx_r_type
== BFD_RELOC_SPARC_UA16
)
3057 md_number_to_chars (buf
, val
, 2);
3059 else if (fixP
->fx_r_type
== BFD_RELOC_32
3060 || fixP
->fx_r_type
== BFD_RELOC_SPARC_UA32
3061 || fixP
->fx_r_type
== BFD_RELOC_SPARC_REV32
)
3063 md_number_to_chars (buf
, val
, 4);
3065 else if (fixP
->fx_r_type
== BFD_RELOC_64
3066 || fixP
->fx_r_type
== BFD_RELOC_SPARC_UA64
)
3068 md_number_to_chars (buf
, val
, 8);
3070 else if (fixP
->fx_r_type
== BFD_RELOC_VTABLE_INHERIT
3071 || fixP
->fx_r_type
== BFD_RELOC_VTABLE_ENTRY
)
3078 /* It's a relocation against an instruction. */
3080 if (INSN_BIG_ENDIAN
)
3081 insn
= bfd_getb32 ((unsigned char *) buf
);
3083 insn
= bfd_getl32 ((unsigned char *) buf
);
3085 switch (fixP
->fx_r_type
)
3087 case BFD_RELOC_32_PCREL_S2
:
3089 /* FIXME: This increment-by-one deserves a comment of why it's
3091 if (! sparc_pic_code
3092 || fixP
->fx_addsy
== NULL
3093 || symbol_section_p (fixP
->fx_addsy
))
3096 insn
|= val
& 0x3fffffff;
3098 /* See if we have a delay slot. */
3099 if (sparc_relax
&& fixP
->fx_where
+ 8 <= fixP
->fx_frag
->fr_fix
)
3103 #define XCC (2 << 20)
3104 #define COND(x) (((x)&0xf)<<25)
3105 #define CONDA COND(0x8)
3106 #define INSN_BPA (F2(0,1) | CONDA | BPRED | XCC)
3107 #define INSN_BA (F2(0,2) | CONDA)
3108 #define INSN_OR F3(2, 0x2, 0)
3109 #define INSN_NOP F2(0,4)
3113 /* If the instruction is a call with either:
3115 arithmetic instruction with rd == %o7
3116 where rs1 != %o7 and rs2 if it is register != %o7
3117 then we can optimize if the call destination is near
3118 by changing the call into a branch always. */
3119 if (INSN_BIG_ENDIAN
)
3120 delay
= bfd_getb32 ((unsigned char *) buf
+ 4);
3122 delay
= bfd_getl32 ((unsigned char *) buf
+ 4);
3123 if ((insn
& OP (~0)) != OP (1) || (delay
& OP (~0)) != OP (2))
3125 if ((delay
& OP3 (~0)) != OP3 (0x3d) /* Restore. */
3126 && ((delay
& OP3 (0x28)) != 0 /* Arithmetic. */
3127 || ((delay
& RD (~0)) != RD (O7
))))
3129 if ((delay
& RS1 (~0)) == RS1 (O7
)
3130 || ((delay
& F3I (~0)) == 0
3131 && (delay
& RS2 (~0)) == RS2 (O7
)))
3133 /* Ensure the branch will fit into simm22. */
3134 if ((val
& 0x3fe00000)
3135 && (val
& 0x3fe00000) != 0x3fe00000)
3137 /* Check if the arch is v9 and branch will fit
3139 if (((val
& 0x3c0000) == 0
3140 || (val
& 0x3c0000) == 0x3c0000)
3141 && (sparc_arch_size
== 64
3142 || current_architecture
>= SPARC_OPCODE_ARCH_V9
))
3144 insn
= INSN_BPA
| (val
& 0x7ffff);
3147 insn
= INSN_BA
| (val
& 0x3fffff);
3148 if (fixP
->fx_where
>= 4
3149 && ((delay
& (0xffffffff ^ RS1 (~0)))
3150 == (INSN_OR
| RD (O7
) | RS2 (G0
))))
3155 if (INSN_BIG_ENDIAN
)
3156 setter
= bfd_getb32 ((unsigned char *) buf
- 4);
3158 setter
= bfd_getl32 ((unsigned char *) buf
- 4);
3159 if ((setter
& (0xffffffff ^ RD (~0)))
3160 != (INSN_OR
| RS1 (O7
) | RS2 (G0
)))
3167 If call foo was replaced with ba, replace
3168 or %rN, %g0, %o7 with nop. */
3169 reg
= (delay
& RS1 (~0)) >> 14;
3170 if (reg
!= ((setter
& RD (~0)) >> 25)
3171 || reg
== G0
|| reg
== O7
)
3174 if (INSN_BIG_ENDIAN
)
3175 bfd_putb32 (INSN_NOP
, (unsigned char *) buf
+ 4);
3177 bfd_putl32 (INSN_NOP
, (unsigned char *) buf
+ 4);
3182 case BFD_RELOC_SPARC_11
:
3183 if (! in_signed_range (val
, 0x7ff))
3184 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3185 _("relocation overflow"));
3186 insn
|= val
& 0x7ff;
3189 case BFD_RELOC_SPARC_10
:
3190 if (! in_signed_range (val
, 0x3ff))
3191 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3192 _("relocation overflow"));
3193 insn
|= val
& 0x3ff;
3196 case BFD_RELOC_SPARC_7
:
3197 if (! in_bitfield_range (val
, 0x7f))
3198 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3199 _("relocation overflow"));
3203 case BFD_RELOC_SPARC_6
:
3204 if (! in_bitfield_range (val
, 0x3f))
3205 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3206 _("relocation overflow"));
3210 case BFD_RELOC_SPARC_5
:
3211 if (! in_bitfield_range (val
, 0x1f))
3212 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3213 _("relocation overflow"));
3217 case BFD_RELOC_SPARC_WDISP16
:
3218 /* FIXME: simplify. */
3219 if (((val
> 0) && (val
& ~0x3fffc))
3220 || ((val
< 0) && (~(val
- 1) & ~0x3fffc)))
3221 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3222 _("relocation overflow"));
3223 /* FIXME: The +1 deserves a comment. */
3224 val
= (val
>> 2) + 1;
3225 insn
|= ((val
& 0xc000) << 6) | (val
& 0x3fff);
3228 case BFD_RELOC_SPARC_WDISP19
:
3229 /* FIXME: simplify. */
3230 if (((val
> 0) && (val
& ~0x1ffffc))
3231 || ((val
< 0) && (~(val
- 1) & ~0x1ffffc)))
3232 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3233 _("relocation overflow"));
3234 /* FIXME: The +1 deserves a comment. */
3235 val
= (val
>> 2) + 1;
3236 insn
|= val
& 0x7ffff;
3239 case BFD_RELOC_SPARC_HH22
:
3240 val
= BSR (val
, 32);
3243 case BFD_RELOC_SPARC_LM22
:
3244 case BFD_RELOC_HI22
:
3245 if (!fixP
->fx_addsy
)
3246 insn
|= (val
>> 10) & 0x3fffff;
3248 /* FIXME: Need comment explaining why we do this. */
3252 case BFD_RELOC_SPARC22
:
3253 if (val
& ~0x003fffff)
3254 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3255 _("relocation overflow"));
3256 insn
|= (val
& 0x3fffff);
3259 case BFD_RELOC_SPARC_HM10
:
3260 val
= BSR (val
, 32);
3263 case BFD_RELOC_LO10
:
3264 if (!fixP
->fx_addsy
)
3265 insn
|= val
& 0x3ff;
3267 /* FIXME: Need comment explaining why we do this. */
3271 case BFD_RELOC_SPARC_OLO10
:
3273 val
+= fixP
->tc_fix_data
;
3276 case BFD_RELOC_SPARC13
:
3277 if (! in_signed_range (val
, 0x1fff))
3278 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3279 _("relocation overflow"));
3280 insn
|= val
& 0x1fff;
3283 case BFD_RELOC_SPARC_WDISP22
:
3284 val
= (val
>> 2) + 1;
3286 case BFD_RELOC_SPARC_BASE22
:
3287 insn
|= val
& 0x3fffff;
3290 case BFD_RELOC_SPARC_H44
:
3291 if (!fixP
->fx_addsy
)
3295 insn
|= tval
& 0x3fffff;
3299 case BFD_RELOC_SPARC_M44
:
3300 if (!fixP
->fx_addsy
)
3301 insn
|= (val
>> 12) & 0x3ff;
3304 case BFD_RELOC_SPARC_L44
:
3305 if (!fixP
->fx_addsy
)
3306 insn
|= val
& 0xfff;
3309 case BFD_RELOC_SPARC_HIX22
:
3310 if (!fixP
->fx_addsy
)
3312 val
^= ~(offsetT
) 0;
3313 insn
|= (val
>> 10) & 0x3fffff;
3317 case BFD_RELOC_SPARC_LOX10
:
3318 if (!fixP
->fx_addsy
)
3319 insn
|= 0x1c00 | (val
& 0x3ff);
3322 case BFD_RELOC_NONE
:
3324 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3325 _("bad or unhandled relocation type: 0x%02x"),
3330 if (INSN_BIG_ENDIAN
)
3331 bfd_putb32 (insn
, (unsigned char *) buf
);
3333 bfd_putl32 (insn
, (unsigned char *) buf
);
3336 /* Are we finished with this relocation now? */
3337 if (fixP
->fx_addsy
== 0 && !fixP
->fx_pcrel
)
3341 /* Translate internal representation of relocation info to BFD target
3345 tc_gen_reloc (section
, fixp
)
3346 asection
*section ATTRIBUTE_UNUSED
;
3349 static arelent
*relocs
[3];
3351 bfd_reloc_code_real_type code
;
3353 relocs
[0] = reloc
= (arelent
*) xmalloc (sizeof (arelent
));
3356 reloc
->sym_ptr_ptr
= (asymbol
**) xmalloc (sizeof (asymbol
*));
3357 *reloc
->sym_ptr_ptr
= symbol_get_bfdsym (fixp
->fx_addsy
);
3358 reloc
->address
= fixp
->fx_frag
->fr_address
+ fixp
->fx_where
;
3360 switch (fixp
->fx_r_type
)
3364 case BFD_RELOC_HI22
:
3365 case BFD_RELOC_LO10
:
3366 case BFD_RELOC_32_PCREL_S2
:
3367 case BFD_RELOC_SPARC13
:
3368 case BFD_RELOC_SPARC22
:
3369 case BFD_RELOC_SPARC_BASE13
:
3370 case BFD_RELOC_SPARC_WDISP16
:
3371 case BFD_RELOC_SPARC_WDISP19
:
3372 case BFD_RELOC_SPARC_WDISP22
:
3374 case BFD_RELOC_SPARC_5
:
3375 case BFD_RELOC_SPARC_6
:
3376 case BFD_RELOC_SPARC_7
:
3377 case BFD_RELOC_SPARC_10
:
3378 case BFD_RELOC_SPARC_11
:
3379 case BFD_RELOC_SPARC_HH22
:
3380 case BFD_RELOC_SPARC_HM10
:
3381 case BFD_RELOC_SPARC_LM22
:
3382 case BFD_RELOC_SPARC_PC_HH22
:
3383 case BFD_RELOC_SPARC_PC_HM10
:
3384 case BFD_RELOC_SPARC_PC_LM22
:
3385 case BFD_RELOC_SPARC_H44
:
3386 case BFD_RELOC_SPARC_M44
:
3387 case BFD_RELOC_SPARC_L44
:
3388 case BFD_RELOC_SPARC_HIX22
:
3389 case BFD_RELOC_SPARC_LOX10
:
3390 case BFD_RELOC_SPARC_REV32
:
3391 case BFD_RELOC_SPARC_OLO10
:
3392 case BFD_RELOC_SPARC_UA16
:
3393 case BFD_RELOC_SPARC_UA32
:
3394 case BFD_RELOC_SPARC_UA64
:
3395 case BFD_RELOC_8_PCREL
:
3396 case BFD_RELOC_16_PCREL
:
3397 case BFD_RELOC_32_PCREL
:
3398 case BFD_RELOC_64_PCREL
:
3399 case BFD_RELOC_SPARC_PLT32
:
3400 case BFD_RELOC_SPARC_PLT64
:
3401 case BFD_RELOC_VTABLE_ENTRY
:
3402 case BFD_RELOC_VTABLE_INHERIT
:
3403 case BFD_RELOC_SPARC_TLS_GD_HI22
:
3404 case BFD_RELOC_SPARC_TLS_GD_LO10
:
3405 case BFD_RELOC_SPARC_TLS_GD_ADD
:
3406 case BFD_RELOC_SPARC_TLS_GD_CALL
:
3407 case BFD_RELOC_SPARC_TLS_LDM_HI22
:
3408 case BFD_RELOC_SPARC_TLS_LDM_LO10
:
3409 case BFD_RELOC_SPARC_TLS_LDM_ADD
:
3410 case BFD_RELOC_SPARC_TLS_LDM_CALL
:
3411 case BFD_RELOC_SPARC_TLS_LDO_HIX22
:
3412 case BFD_RELOC_SPARC_TLS_LDO_LOX10
:
3413 case BFD_RELOC_SPARC_TLS_LDO_ADD
:
3414 case BFD_RELOC_SPARC_TLS_IE_HI22
:
3415 case BFD_RELOC_SPARC_TLS_IE_LO10
:
3416 case BFD_RELOC_SPARC_TLS_IE_LD
:
3417 case BFD_RELOC_SPARC_TLS_IE_LDX
:
3418 case BFD_RELOC_SPARC_TLS_IE_ADD
:
3419 case BFD_RELOC_SPARC_TLS_LE_HIX22
:
3420 case BFD_RELOC_SPARC_TLS_LE_LOX10
:
3421 case BFD_RELOC_SPARC_TLS_DTPOFF32
:
3422 case BFD_RELOC_SPARC_TLS_DTPOFF64
:
3423 code
= fixp
->fx_r_type
;
3430 #if defined (OBJ_ELF) || defined (OBJ_AOUT)
3431 /* If we are generating PIC code, we need to generate a different
3435 #define GOT_NAME "_GLOBAL_OFFSET_TABLE_"
3437 #define GOT_NAME "__GLOBAL_OFFSET_TABLE_"
3440 /* This code must be parallel to the OBJ_ELF tc_fix_adjustable. */
3446 case BFD_RELOC_32_PCREL_S2
:
3447 if (generic_force_reloc (fixp
))
3448 code
= BFD_RELOC_SPARC_WPLT30
;
3450 case BFD_RELOC_HI22
:
3451 if (fixp
->fx_addsy
!= NULL
3452 && strcmp (S_GET_NAME (fixp
->fx_addsy
), GOT_NAME
) == 0)
3453 code
= BFD_RELOC_SPARC_PC22
;
3455 code
= BFD_RELOC_SPARC_GOT22
;
3457 case BFD_RELOC_LO10
:
3458 if (fixp
->fx_addsy
!= NULL
3459 && strcmp (S_GET_NAME (fixp
->fx_addsy
), GOT_NAME
) == 0)
3460 code
= BFD_RELOC_SPARC_PC10
;
3462 code
= BFD_RELOC_SPARC_GOT10
;
3464 case BFD_RELOC_SPARC13
:
3465 code
= BFD_RELOC_SPARC_GOT13
;
3471 #endif /* defined (OBJ_ELF) || defined (OBJ_AOUT) */
3473 if (code
== BFD_RELOC_SPARC_OLO10
)
3474 reloc
->howto
= bfd_reloc_type_lookup (stdoutput
, BFD_RELOC_LO10
);
3476 reloc
->howto
= bfd_reloc_type_lookup (stdoutput
, code
);
3477 if (reloc
->howto
== 0)
3479 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
3480 _("internal error: can't export reloc type %d (`%s')"),
3481 fixp
->fx_r_type
, bfd_get_reloc_code_name (code
));
3487 /* @@ Why fx_addnumber sometimes and fx_offset other times? */
3490 if (reloc
->howto
->pc_relative
== 0
3491 || code
== BFD_RELOC_SPARC_PC10
3492 || code
== BFD_RELOC_SPARC_PC22
)
3493 reloc
->addend
= fixp
->fx_addnumber
;
3494 else if (sparc_pic_code
3495 && fixp
->fx_r_type
== BFD_RELOC_32_PCREL_S2
3496 && fixp
->fx_addsy
!= NULL
3497 && (S_IS_EXTERNAL (fixp
->fx_addsy
)
3498 || S_IS_WEAK (fixp
->fx_addsy
))
3499 && S_IS_DEFINED (fixp
->fx_addsy
)
3500 && ! S_IS_COMMON (fixp
->fx_addsy
))
3501 reloc
->addend
= fixp
->fx_addnumber
;
3503 reloc
->addend
= fixp
->fx_offset
- reloc
->address
;
3505 #else /* elf or coff */
3507 if (code
!= BFD_RELOC_32_PCREL_S2
3508 && code
!= BFD_RELOC_SPARC_WDISP22
3509 && code
!= BFD_RELOC_SPARC_WDISP16
3510 && code
!= BFD_RELOC_SPARC_WDISP19
3511 && code
!= BFD_RELOC_SPARC_WPLT30
3512 && code
!= BFD_RELOC_SPARC_TLS_GD_CALL
3513 && code
!= BFD_RELOC_SPARC_TLS_LDM_CALL
)
3514 reloc
->addend
= fixp
->fx_addnumber
;
3515 else if (symbol_section_p (fixp
->fx_addsy
))
3516 reloc
->addend
= (section
->vma
3517 + fixp
->fx_addnumber
3518 + md_pcrel_from (fixp
));
3520 reloc
->addend
= fixp
->fx_offset
;
3523 /* We expand R_SPARC_OLO10 to R_SPARC_LO10 and R_SPARC_13
3524 on the same location. */
3525 if (code
== BFD_RELOC_SPARC_OLO10
)
3527 relocs
[1] = reloc
= (arelent
*) xmalloc (sizeof (arelent
));
3530 reloc
->sym_ptr_ptr
= (asymbol
**) xmalloc (sizeof (asymbol
*));
3532 = symbol_get_bfdsym (section_symbol (absolute_section
));
3533 reloc
->address
= fixp
->fx_frag
->fr_address
+ fixp
->fx_where
;
3534 reloc
->howto
= bfd_reloc_type_lookup (stdoutput
, BFD_RELOC_SPARC13
);
3535 reloc
->addend
= fixp
->tc_fix_data
;
3541 /* We have no need to default values of symbols. */
3544 md_undefined_symbol (name
)
3545 char *name ATTRIBUTE_UNUSED
;
3550 /* Round up a section size to the appropriate boundary. */
3553 md_section_align (segment
, size
)
3554 segT segment ATTRIBUTE_UNUSED
;
3558 /* This is not right for ELF; a.out wants it, and COFF will force
3559 the alignment anyways. */
3560 valueT align
= ((valueT
) 1
3561 << (valueT
) bfd_get_section_alignment (stdoutput
, segment
));
3564 /* Turn alignment value into a mask. */
3566 newsize
= (size
+ align
) & ~align
;
3573 /* Exactly what point is a PC-relative offset relative TO?
3574 On the sparc, they're relative to the address of the offset, plus
3575 its size. This gets us to the following instruction.
3576 (??? Is this right? FIXME-SOON) */
3578 md_pcrel_from (fixP
)
3583 ret
= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
3584 if (! sparc_pic_code
3585 || fixP
->fx_addsy
== NULL
3586 || symbol_section_p (fixP
->fx_addsy
))
3587 ret
+= fixP
->fx_size
;
3591 /* Return log2 (VALUE), or -1 if VALUE is not an exact positive power
3603 for (shift
= 0; (value
& 1) == 0; value
>>= 1)
3606 return (value
== 1) ? shift
: -1;
3609 /* Sort of like s_lcomm. */
3612 static int max_alignment
= 15;
3617 int ignore ATTRIBUTE_UNUSED
;
3627 name
= input_line_pointer
;
3628 c
= get_symbol_end ();
3629 p
= input_line_pointer
;
3633 if (*input_line_pointer
!= ',')
3635 as_bad (_("Expected comma after name"));
3636 ignore_rest_of_line ();
3640 ++input_line_pointer
;
3642 if ((size
= get_absolute_expression ()) < 0)
3644 as_bad (_("BSS length (%d.) <0! Ignored."), size
);
3645 ignore_rest_of_line ();
3650 symbolP
= symbol_find_or_make (name
);
3653 if (strncmp (input_line_pointer
, ",\"bss\"", 6) != 0
3654 && strncmp (input_line_pointer
, ",\".bss\"", 7) != 0)
3656 as_bad (_("bad .reserve segment -- expected BSS segment"));
3660 if (input_line_pointer
[2] == '.')
3661 input_line_pointer
+= 7;
3663 input_line_pointer
+= 6;
3666 if (*input_line_pointer
== ',')
3668 ++input_line_pointer
;
3671 if (*input_line_pointer
== '\n')
3673 as_bad (_("missing alignment"));
3674 ignore_rest_of_line ();
3678 align
= (int) get_absolute_expression ();
3681 if (align
> max_alignment
)
3683 align
= max_alignment
;
3684 as_warn (_("alignment too large; assuming %d"), align
);
3690 as_bad (_("negative alignment"));
3691 ignore_rest_of_line ();
3697 temp
= log2 (align
);
3700 as_bad (_("alignment not a power of 2"));
3701 ignore_rest_of_line ();
3708 record_alignment (bss_section
, align
);
3713 if (!S_IS_DEFINED (symbolP
)
3715 && S_GET_OTHER (symbolP
) == 0
3716 && S_GET_DESC (symbolP
) == 0
3723 segT current_seg
= now_seg
;
3724 subsegT current_subseg
= now_subseg
;
3726 /* Switch to bss. */
3727 subseg_set (bss_section
, 1);
3731 frag_align (align
, 0, 0);
3733 /* Detach from old frag. */
3734 if (S_GET_SEGMENT (symbolP
) == bss_section
)
3735 symbol_get_frag (symbolP
)->fr_symbol
= NULL
;
3737 symbol_set_frag (symbolP
, frag_now
);
3738 pfrag
= frag_var (rs_org
, 1, 1, (relax_substateT
) 0, symbolP
,
3739 (offsetT
) size
, (char *) 0);
3742 S_SET_SEGMENT (symbolP
, bss_section
);
3744 subseg_set (current_seg
, current_subseg
);
3747 S_SET_SIZE (symbolP
, size
);
3753 as_warn ("Ignoring attempt to re-define symbol %s",
3754 S_GET_NAME (symbolP
));
3755 } /* if not redefining. */
3757 demand_empty_rest_of_line ();
3762 int ignore ATTRIBUTE_UNUSED
;
3770 name
= input_line_pointer
;
3771 c
= get_symbol_end ();
3772 /* Just after name is now '\0'. */
3773 p
= input_line_pointer
;
3776 if (*input_line_pointer
!= ',')
3778 as_bad (_("Expected comma after symbol-name"));
3779 ignore_rest_of_line ();
3784 input_line_pointer
++;
3786 if ((temp
= get_absolute_expression ()) < 0)
3788 as_bad (_(".COMMon length (%lu) out of range ignored"),
3789 (unsigned long) temp
);
3790 ignore_rest_of_line ();
3795 symbolP
= symbol_find_or_make (name
);
3797 if (S_IS_DEFINED (symbolP
) && ! S_IS_COMMON (symbolP
))
3799 as_bad (_("Ignoring attempt to re-define symbol"));
3800 ignore_rest_of_line ();
3803 if (S_GET_VALUE (symbolP
) != 0)
3805 if (S_GET_VALUE (symbolP
) != (valueT
) size
)
3807 as_warn (_("Length of .comm \"%s\" is already %ld. Not changed to %d."),
3808 S_GET_NAME (symbolP
), (long) S_GET_VALUE (symbolP
), size
);
3814 S_SET_VALUE (symbolP
, (valueT
) size
);
3815 S_SET_EXTERNAL (symbolP
);
3818 know (symbol_get_frag (symbolP
) == &zero_address_frag
);
3819 if (*input_line_pointer
!= ',')
3821 as_bad (_("Expected comma after common length"));
3822 ignore_rest_of_line ();
3825 input_line_pointer
++;
3827 if (*input_line_pointer
!= '"')
3829 temp
= get_absolute_expression ();
3832 if (temp
> max_alignment
)
3834 temp
= max_alignment
;
3835 as_warn (_("alignment too large; assuming %d"), temp
);
3841 as_bad (_("negative alignment"));
3842 ignore_rest_of_line ();
3847 if (symbol_get_obj (symbolP
)->local
)
3855 old_subsec
= now_subseg
;
3860 align
= log2 (temp
);
3864 as_bad (_("alignment not a power of 2"));
3865 ignore_rest_of_line ();
3869 record_alignment (bss_section
, align
);
3870 subseg_set (bss_section
, 0);
3872 frag_align (align
, 0, 0);
3873 if (S_GET_SEGMENT (symbolP
) == bss_section
)
3874 symbol_get_frag (symbolP
)->fr_symbol
= 0;
3875 symbol_set_frag (symbolP
, frag_now
);
3876 p
= frag_var (rs_org
, 1, 1, (relax_substateT
) 0, symbolP
,
3877 (offsetT
) size
, (char *) 0);
3879 S_SET_SEGMENT (symbolP
, bss_section
);
3880 S_CLEAR_EXTERNAL (symbolP
);
3881 S_SET_SIZE (symbolP
, size
);
3882 subseg_set (old_sec
, old_subsec
);
3885 #endif /* OBJ_ELF */
3888 S_SET_VALUE (symbolP
, (valueT
) size
);
3890 S_SET_ALIGN (symbolP
, temp
);
3891 S_SET_SIZE (symbolP
, size
);
3893 S_SET_EXTERNAL (symbolP
);
3894 S_SET_SEGMENT (symbolP
, bfd_com_section_ptr
);
3899 input_line_pointer
++;
3900 /* @@ Some use the dot, some don't. Can we get some consistency?? */
3901 if (*input_line_pointer
== '.')
3902 input_line_pointer
++;
3903 /* @@ Some say data, some say bss. */
3904 if (strncmp (input_line_pointer
, "bss\"", 4)
3905 && strncmp (input_line_pointer
, "data\"", 5))
3907 while (*--input_line_pointer
!= '"')
3909 input_line_pointer
--;
3910 goto bad_common_segment
;
3912 while (*input_line_pointer
++ != '"')
3914 goto allocate_common
;
3917 #ifdef BFD_ASSEMBLER
3918 symbol_get_bfdsym (symbolP
)->flags
|= BSF_OBJECT
;
3921 demand_empty_rest_of_line ();
3926 p
= input_line_pointer
;
3927 while (*p
&& *p
!= '\n')
3931 as_bad (_("bad .common segment %s"), input_line_pointer
+ 1);
3933 input_line_pointer
= p
;
3934 ignore_rest_of_line ();
3939 /* Handle the .empty pseudo-op. This supresses the warnings about
3940 invalid delay slot usage. */
3944 int ignore ATTRIBUTE_UNUSED
;
3946 /* The easy way to implement is to just forget about the last
3953 int ignore ATTRIBUTE_UNUSED
;
3956 if (strncmp (input_line_pointer
, "\"text\"", 6) == 0)
3958 input_line_pointer
+= 6;
3962 if (strncmp (input_line_pointer
, "\"data\"", 6) == 0)
3964 input_line_pointer
+= 6;
3968 if (strncmp (input_line_pointer
, "\"data1\"", 7) == 0)
3970 input_line_pointer
+= 7;
3974 if (strncmp (input_line_pointer
, "\"bss\"", 5) == 0)
3976 input_line_pointer
+= 5;
3977 /* We only support 2 segments -- text and data -- for now, so
3978 things in the "bss segment" will have to go into data for now.
3979 You can still allocate SEG_BSS stuff with .lcomm or .reserve. */
3980 subseg_set (data_section
, 255); /* FIXME-SOMEDAY. */
3983 as_bad (_("Unknown segment type"));
3984 demand_empty_rest_of_line ();
3990 subseg_set (data_section
, 1);
3991 demand_empty_rest_of_line ();
3996 int ignore ATTRIBUTE_UNUSED
;
3998 while (!is_end_of_line
[(unsigned char) *input_line_pointer
])
4000 ++input_line_pointer
;
4002 ++input_line_pointer
;
4005 /* This static variable is set by s_uacons to tell sparc_cons_align
4006 that the expession does not need to be aligned. */
4008 static int sparc_no_align_cons
= 0;
4010 /* This static variable is set by sparc_cons to emit requested types
4011 of relocations in cons_fix_new_sparc. */
4013 static const char *sparc_cons_special_reloc
;
4015 /* This handles the unaligned space allocation pseudo-ops, such as
4016 .uaword. .uaword is just like .word, but the value does not need
4023 /* Tell sparc_cons_align not to align this value. */
4024 sparc_no_align_cons
= 1;
4026 sparc_no_align_cons
= 0;
4029 /* This handles the native word allocation pseudo-op .nword.
4030 For sparc_arch_size 32 it is equivalent to .word, for
4031 sparc_arch_size 64 it is equivalent to .xword. */
4035 int bytes ATTRIBUTE_UNUSED
;
4037 cons (sparc_arch_size
== 32 ? 4 : 8);
4041 /* Handle the SPARC ELF .register pseudo-op. This sets the binding of a
4045 .register %g[2367],{#scratch|symbolname|#ignore}
4050 int ignore ATTRIBUTE_UNUSED
;
4055 const char *regname
;
4057 if (input_line_pointer
[0] != '%'
4058 || input_line_pointer
[1] != 'g'
4059 || ((input_line_pointer
[2] & ~1) != '2'
4060 && (input_line_pointer
[2] & ~1) != '6')
4061 || input_line_pointer
[3] != ',')
4062 as_bad (_("register syntax is .register %%g[2367],{#scratch|symbolname|#ignore}"));
4063 reg
= input_line_pointer
[2] - '0';
4064 input_line_pointer
+= 4;
4066 if (*input_line_pointer
== '#')
4068 ++input_line_pointer
;
4069 regname
= input_line_pointer
;
4070 c
= get_symbol_end ();
4071 if (strcmp (regname
, "scratch") && strcmp (regname
, "ignore"))
4072 as_bad (_("register syntax is .register %%g[2367],{#scratch|symbolname|#ignore}"));
4073 if (regname
[0] == 'i')
4080 regname
= input_line_pointer
;
4081 c
= get_symbol_end ();
4083 if (sparc_arch_size
== 64)
4087 if ((regname
&& globals
[reg
] != (symbolS
*) 1
4088 && strcmp (S_GET_NAME (globals
[reg
]), regname
))
4089 || ((regname
!= NULL
) ^ (globals
[reg
] != (symbolS
*) 1)))
4090 as_bad (_("redefinition of global register"));
4094 if (regname
== NULL
)
4095 globals
[reg
] = (symbolS
*) 1;
4100 if (symbol_find (regname
))
4101 as_bad (_("Register symbol %s already defined."),
4104 globals
[reg
] = symbol_make (regname
);
4105 flags
= symbol_get_bfdsym (globals
[reg
])->flags
;
4107 flags
= flags
& ~(BSF_GLOBAL
|BSF_LOCAL
|BSF_WEAK
);
4108 if (! (flags
& (BSF_GLOBAL
|BSF_LOCAL
|BSF_WEAK
)))
4109 flags
|= BSF_GLOBAL
;
4110 symbol_get_bfdsym (globals
[reg
])->flags
= flags
;
4111 S_SET_VALUE (globals
[reg
], (valueT
) reg
);
4112 S_SET_ALIGN (globals
[reg
], reg
);
4113 S_SET_SIZE (globals
[reg
], 0);
4114 /* Although we actually want undefined_section here,
4115 we have to use absolute_section, because otherwise
4116 generic as code will make it a COM section.
4117 We fix this up in sparc_adjust_symtab. */
4118 S_SET_SEGMENT (globals
[reg
], absolute_section
);
4119 S_SET_OTHER (globals
[reg
], 0);
4120 elf_symbol (symbol_get_bfdsym (globals
[reg
]))
4121 ->internal_elf_sym
.st_info
=
4122 ELF_ST_INFO(STB_GLOBAL
, STT_REGISTER
);
4123 elf_symbol (symbol_get_bfdsym (globals
[reg
]))
4124 ->internal_elf_sym
.st_shndx
= SHN_UNDEF
;
4129 *input_line_pointer
= c
;
4131 demand_empty_rest_of_line ();
4134 /* Adjust the symbol table. We set undefined sections for STT_REGISTER
4135 symbols which need it. */
4138 sparc_adjust_symtab ()
4142 for (sym
= symbol_rootP
; sym
!= NULL
; sym
= symbol_next (sym
))
4144 if (ELF_ST_TYPE (elf_symbol (symbol_get_bfdsym (sym
))
4145 ->internal_elf_sym
.st_info
) != STT_REGISTER
)
4148 if (ELF_ST_TYPE (elf_symbol (symbol_get_bfdsym (sym
))
4149 ->internal_elf_sym
.st_shndx
!= SHN_UNDEF
))
4152 S_SET_SEGMENT (sym
, undefined_section
);
4157 /* If the --enforce-aligned-data option is used, we require .word,
4158 et. al., to be aligned correctly. We do it by setting up an
4159 rs_align_code frag, and checking in HANDLE_ALIGN to make sure that
4160 no unexpected alignment was introduced.
4162 The SunOS and Solaris native assemblers enforce aligned data by
4163 default. We don't want to do that, because gcc can deliberately
4164 generate misaligned data if the packed attribute is used. Instead,
4165 we permit misaligned data by default, and permit the user to set an
4166 option to check for it. */
4169 sparc_cons_align (nbytes
)
4175 /* Only do this if we are enforcing aligned data. */
4176 if (! enforce_aligned_data
)
4179 /* Don't align if this is an unaligned pseudo-op. */
4180 if (sparc_no_align_cons
)
4183 nalign
= log2 (nbytes
);
4187 assert (nalign
> 0);
4189 if (now_seg
== absolute_section
)
4191 if ((abs_section_offset
& ((1 << nalign
) - 1)) != 0)
4192 as_bad (_("misaligned data"));
4196 p
= frag_var (rs_align_test
, 1, 1, (relax_substateT
) 0,
4197 (symbolS
*) NULL
, (offsetT
) nalign
, (char *) NULL
);
4199 record_alignment (now_seg
, nalign
);
4202 /* This is called from HANDLE_ALIGN in tc-sparc.h. */
4205 sparc_handle_align (fragp
)
4211 count
= fragp
->fr_next
->fr_address
- fragp
->fr_address
- fragp
->fr_fix
;
4213 switch (fragp
->fr_type
)
4217 as_bad_where (fragp
->fr_file
, fragp
->fr_line
, _("misaligned data"));
4221 p
= fragp
->fr_literal
+ fragp
->fr_fix
;
4232 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
) && count
> 8)
4234 unsigned wval
= (0x30680000 | count
>> 2); /* ba,a,pt %xcc, 1f */
4235 if (INSN_BIG_ENDIAN
)
4236 number_to_chars_bigendian (p
, wval
, 4);
4238 number_to_chars_littleendian (p
, wval
, 4);
4244 if (INSN_BIG_ENDIAN
)
4245 number_to_chars_bigendian (p
, 0x01000000, 4);
4247 number_to_chars_littleendian (p
, 0x01000000, 4);
4249 fragp
->fr_fix
+= fix
;
4259 /* Some special processing for a Sparc ELF file. */
4262 sparc_elf_final_processing ()
4264 /* Set the Sparc ELF flag bits. FIXME: There should probably be some
4265 sort of BFD interface for this. */
4266 if (sparc_arch_size
== 64)
4268 switch (sparc_memory_model
)
4271 elf_elfheader (stdoutput
)->e_flags
|= EF_SPARCV9_RMO
;
4274 elf_elfheader (stdoutput
)->e_flags
|= EF_SPARCV9_PSO
;
4280 else if (current_architecture
>= SPARC_OPCODE_ARCH_V9
)
4281 elf_elfheader (stdoutput
)->e_flags
|= EF_SPARC_32PLUS
;
4282 if (current_architecture
== SPARC_OPCODE_ARCH_V9A
)
4283 elf_elfheader (stdoutput
)->e_flags
|= EF_SPARC_SUN_US1
;
4284 else if (current_architecture
== SPARC_OPCODE_ARCH_V9B
)
4285 elf_elfheader (stdoutput
)->e_flags
|= EF_SPARC_SUN_US1
|EF_SPARC_SUN_US3
;
4289 sparc_cons (exp
, size
)
4296 sparc_cons_special_reloc
= NULL
;
4297 save
= input_line_pointer
;
4298 if (input_line_pointer
[0] == '%'
4299 && input_line_pointer
[1] == 'r'
4300 && input_line_pointer
[2] == '_')
4302 if (strncmp (input_line_pointer
+ 3, "disp", 4) == 0)
4304 input_line_pointer
+= 7;
4305 sparc_cons_special_reloc
= "disp";
4307 else if (strncmp (input_line_pointer
+ 3, "plt", 3) == 0)
4309 if (size
!= 4 && size
!= 8)
4310 as_bad (_("Illegal operands: %%r_plt in %d-byte data field"), size
);
4313 input_line_pointer
+= 6;
4314 sparc_cons_special_reloc
= "plt";
4317 else if (strncmp (input_line_pointer
+ 3, "tls_dtpoff", 10) == 0)
4319 if (size
!= 4 && size
!= 8)
4320 as_bad (_("Illegal operands: %%r_tls_dtpoff in %d-byte data field"), size
);
4323 input_line_pointer
+= 13;
4324 sparc_cons_special_reloc
= "tls_dtpoff";
4327 if (sparc_cons_special_reloc
)
4334 if (*input_line_pointer
!= '8')
4336 input_line_pointer
--;
4339 if (input_line_pointer
[0] != '1' || input_line_pointer
[1] != '6')
4343 if (input_line_pointer
[0] != '3' || input_line_pointer
[1] != '2')
4347 if (input_line_pointer
[0] != '6' || input_line_pointer
[1] != '4')
4357 as_bad (_("Illegal operands: Only %%r_%s%d allowed in %d-byte data fields"),
4358 sparc_cons_special_reloc
, size
* 8, size
);
4362 input_line_pointer
+= 2;
4363 if (*input_line_pointer
!= '(')
4365 as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"),
4366 sparc_cons_special_reloc
, size
* 8);
4373 input_line_pointer
= save
;
4374 sparc_cons_special_reloc
= NULL
;
4379 char *end
= ++input_line_pointer
;
4382 while (! is_end_of_line
[(c
= *end
)])
4396 as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"),
4397 sparc_cons_special_reloc
, size
* 8);
4403 if (input_line_pointer
!= end
)
4405 as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"),
4406 sparc_cons_special_reloc
, size
* 8);
4410 input_line_pointer
++;
4412 c
= *input_line_pointer
;
4413 if (! is_end_of_line
[c
] && c
!= ',')
4414 as_bad (_("Illegal operands: garbage after %%r_%s%d()"),
4415 sparc_cons_special_reloc
, size
* 8);
4421 if (sparc_cons_special_reloc
== NULL
)
4427 /* This is called by emit_expr via TC_CONS_FIX_NEW when creating a
4428 reloc for a cons. We could use the definition there, except that
4429 we want to handle little endian relocs specially. */
4432 cons_fix_new_sparc (frag
, where
, nbytes
, exp
)
4435 unsigned int nbytes
;
4438 bfd_reloc_code_real_type r
;
4440 r
= (nbytes
== 1 ? BFD_RELOC_8
:
4441 (nbytes
== 2 ? BFD_RELOC_16
:
4442 (nbytes
== 4 ? BFD_RELOC_32
: BFD_RELOC_64
)));
4444 if (target_little_endian_data
4446 && now_seg
->flags
& SEC_ALLOC
)
4447 r
= BFD_RELOC_SPARC_REV32
;
4449 if (sparc_cons_special_reloc
)
4451 if (*sparc_cons_special_reloc
== 'd')
4454 case 1: r
= BFD_RELOC_8_PCREL
; break;
4455 case 2: r
= BFD_RELOC_16_PCREL
; break;
4456 case 4: r
= BFD_RELOC_32_PCREL
; break;
4457 case 8: r
= BFD_RELOC_64_PCREL
; break;
4460 else if (*sparc_cons_special_reloc
== 'p')
4463 case 4: r
= BFD_RELOC_SPARC_PLT32
; break;
4464 case 8: r
= BFD_RELOC_SPARC_PLT64
; break;
4469 case 4: r
= BFD_RELOC_SPARC_TLS_DTPOFF32
; break;
4470 case 8: r
= BFD_RELOC_SPARC_TLS_DTPOFF64
; break;
4473 else if (sparc_no_align_cons
)
4477 case 2: r
= BFD_RELOC_SPARC_UA16
; break;
4478 case 4: r
= BFD_RELOC_SPARC_UA32
; break;
4479 case 8: r
= BFD_RELOC_SPARC_UA64
; break;
4484 fix_new_exp (frag
, where
, (int) nbytes
, exp
, 0, r
);