1 2011-05-10 Quentin Neill <quentin.neill@amd.com>
3 * i386-gen.c (cpu_flag_init): Add new CPU_BDVER2_FLAGS.
4 * i386-init.h: Regenerated.
6 2011-04-27 Nick Clifton <nickc@redhat.com>
8 * po/da.po: Updated Danish translation.
10 2011-04-26 Anton Blanchard <anton@samba.org>
12 * ppc-opc.c: (powerpc_opcodes): Enable icswx for POWER7.
14 2011-04-21 DJ Delorie <dj@redhat.com>
16 * rx-decode.opc (rx_decode_opcode): Set the syntax for multi-byte NOPs.
17 * rx-decode.c: Regenerate.
19 2011-04-20 H.J. Lu <hongjiu.lu@intel.com>
21 * i386-init.h: Regenerated.
23 2011-04-19 Quentin Neill <quentin.neill@amd.com>
25 * i386-gen.c (cpu_flag_init): Remove 3dnow and 3dnowa bits
28 2011-04-13 Nick Clifton <nickc@redhat.com>
30 * v850-dis.c (disassemble): Always print a closing square brace if
31 an opening square brace was printed.
33 2011-04-12 Nick Clifton <nickc@redhat.com>
36 * arm-dis.c (thumb32_opcodes): Add %L suffix to LDRD and STRD insn
38 (print_insn_thumb32): Handle %L.
40 2011-04-11 Julian Brown <julian@codesourcery.com>
42 * arm-dis.c (psr_name): Fix typo for BASEPRI_MAX.
43 (print_insn_thumb32): Add APSR bitmask support.
45 2011-04-07 Paul Carroll<pcarroll@codesourcery.com>
47 * arm-dis.c (print_insn): init vars moved into private_data structure.
49 2011-03-24 Mike Frysinger <vapier@gentoo.org>
51 * bfin-dis.c (decode_dsp32mac_0): Move MM zeroing down to MAC0 logic.
53 2011-03-22 Eric B. Weddington <eric.weddington@atmel.com>
55 * avr-dis.c (avr_operand): Add opcode_str parameter. Check for
56 post-increment to support LPM Z+ instruction. Add support for 'E'
57 constraint for DES instruction.
58 (print_insn_avr): Adjust calls to avr_operand. Rename variable.
60 2011-03-14 Richard Sandiford <richard.sandiford@linaro.org>
62 * arm-dis.c (get_sym_code_type): Treat STT_GNU_IFUNCs as code.
64 2011-03-14 Richard Sandiford <richard.sandiford@linaro.org>
66 * arm-dis.c (get_sym_code_type): Don't check for STT_ARM_TFUNC.
67 Use branch types instead.
68 (print_insn): Likewise.
70 2011-02-28 Maciej W. Rozycki <macro@codesourcery.com>
72 * mips-opc.c (mips_builtin_opcodes): Correct register use
73 annotation of "alnv.ps".
75 2011-02-28 Maciej W. Rozycki <macro@codesourcery.com>
77 * mips-opc.c (mips_builtin_opcodes): Add "pref" macro.
79 2011-02-22 Mike Frysinger <vapier@gentoo.org>
81 * bfin-dis.c (OUTS): Remove p NULL check and txt NUL check.
83 2011-02-22 Mike Frysinger <vapier@gentoo.org>
85 * bfin-dis.c (print_insn_bfin): Change outf->fprintf_func to OUTS.
87 2011-02-19 Mike Frysinger <vapier@gentoo.org>
89 * bfin-dis.c (saved_state): Mark static. Change a[01]x to ax[] and
90 a[01]w to aw[]. Delete ac0, ac0_copy, ac1, an, aq, av0, av0s, av1,
91 av1s, az, cc, v, v_copy, vs, rnd_mod, v_internal, pc, ticks, insts,
92 exception, end_of_registers, msize, memory, bfd_mach.
93 (CCREG, PCREG, A0XREG, A0WREG, A1XREG, A1WREG, LC0REG, LT0REG,
94 LB0REG, LC1REG, LT1REG, LB1REG): Delete
95 (AXREG, AWREG, LCREG, LTREG, LBREG): Define.
96 (get_allreg): Change to new defines. Fallback to abort().
98 2011-02-14 Mike Frysinger <vapier@gentoo.org>
100 * bfin-dis.c: Add whitespace/parenthesis where needed.
102 2011-02-14 Mike Frysinger <vapier@gentoo.org>
104 * bfin-dis.c (decode_LoopSetup_0): Return when reg is greater
107 2011-02-13 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
109 * configure: Regenerate.
111 2011-02-13 Mike Frysinger <vapier@gentoo.org>
113 * bfin-dis.c (decode_dsp32alu_0): Fix typo with A1 reg.
115 2011-02-13 Mike Frysinger <vapier@gentoo.org>
117 * bfin-dis.c (decode_dsp32mult_0): Add 1 to dst for mac1. Output
118 dregs only when P is set, and dregs_lo otherwise.
120 2011-02-13 Mike Frysinger <vapier@gentoo.org>
122 * bfin-dis.c (decode_dsp32alu_0): Delete BYTEOP2M code.
124 2011-02-12 Mike Frysinger <vapier@gentoo.org>
126 * bfin-dis.c (decode_pseudoDEBUG_0): Add space after PRNT.
128 2011-02-12 Mike Frysinger <vapier@gentoo.org>
130 * bfin-dis.c (machine_registers): Delete REG_GP.
131 (reg_names): Delete "GP".
132 (decode_allregs): Change REG_GP to REG_LASTREG.
134 2011-02-12 Mike Frysinger <vapier@gentoo.org>
136 * bfin-dis.c (M_S2RND, M_T, M_W32, M_FU, M_TFU, M_IS, M_ISS2,
139 2011-02-11 Mike Frysinger <vapier@gentoo.org>
141 * bfin-dis.c (reg_names): Add const.
142 (decode_dregs_lo, decode_dregs_hi, decode_dregs, decode_dregs_byte,
143 decode_pregs, decode_iregs, decode_mregs, decode_dpregs, decode_gregs,
144 decode_regs, decode_regs_lo, decode_regs_hi, decode_statbits,
145 decode_counters, decode_allregs): Likewise.
147 2011-02-09 Michael Snyder <msnyder@vmware.com>
149 * i386-dis.c (OP_J): Parenthesize expression to prevent
151 (print_insn): Fix indentation off-by-one.
153 2011-02-01 Nick Clifton <nickc@redhat.com>
155 * po/da.po: Updated Danish translation.
157 2011-01-21 Dave Murphy <davem@devkitpro.org>
159 * ppc-opc.c (NON32, NO371): Remove PPC_OPCODE_PPCPS.
161 2011-01-18 H.J. Lu <hongjiu.lu@intel.com>
163 * i386-dis.c (sIbT): New.
164 (b_T_mode): Likewise.
165 (dis386): Replace sIb with sIbT on "pushT".
166 (x86_64_table): Replace sIb with Ib on "aam" and "aad".
167 (OP_sI): Handle b_T_mode. Properly sign-extend byte.
169 2011-01-18 Jan Kratochvil <jan.kratochvil@redhat.com>
171 * i386-init.h: Regenerated.
172 * i386-tbl.h: Regenerated
174 2011-01-17 Quentin Neill <quentin.neill@amd.com>
176 * i386-dis.c (REG_XOP_TBM_01): New.
177 (REG_XOP_TBM_02): New.
178 (reg_table): Add REG_XOP_TBM_01 and REG_XOP_TBM_02 tables.
179 (xop_table): Redirect to REG_XOP_TBM_01 and REG_XOP_TBM_02
180 entries, and add bextr instruction.
182 * i386-gen.c (cpu_flag_init): Add CPU_TBM_FLAGS, CpuTBM.
183 (cpu_flags): Add CpuTBM.
185 * i386-opc.h (CpuTBM) New.
186 (i386_cpu_flags): Add bit cputbm.
188 * i386-opc.tbl: Add bextr, blcfill, blci, blcic, blcmsk,
189 blcs, blsfill, blsic, t1mskc, and tzmsk.
191 2011-01-12 DJ Delorie <dj@redhat.com>
193 * rx-dis.c (print_insn_rx): Support RX_Operand_TwoReg.
195 2011-01-11 Mingjie Xing <mingjie.xing@gmail.com>
197 * mips-dis.c (print_insn_args): Adjust the value to print the real
198 offset for "+c" argument.
200 2011-01-10 Nick Clifton <nickc@redhat.com>
202 * po/da.po: Updated Danish translation.
204 2011-01-05 Nathan Sidwell <nathan@codesourcery.com>
206 * arm-dis.c (thumb32_opcodes): BLX must have bit zero clear.
208 2011-01-04 H.J. Lu <hongjiu.lu@intel.com>
210 * i386-dis.c (REG_VEX_38F3): New.
211 (PREFIX_0FBC): Likewise.
212 (PREFIX_VEX_38F2): Likewise.
213 (PREFIX_VEX_38F3_REG_1): Likewise.
214 (PREFIX_VEX_38F3_REG_2): Likewise.
215 (PREFIX_VEX_38F3_REG_3): Likewise.
216 (PREFIX_VEX_38F7): Likewise.
217 (VEX_LEN_38F2_P_0): Likewise.
218 (VEX_LEN_38F3_R_1_P_0): Likewise.
219 (VEX_LEN_38F3_R_2_P_0): Likewise.
220 (VEX_LEN_38F3_R_3_P_0): Likewise.
221 (VEX_LEN_38F7_P_0): Likewise.
222 (dis386_twobyte): Use PREFIX_0FBC.
223 (reg_table): Add REG_VEX_38F3.
224 (prefix_table): Add PREFIX_0FBC, PREFIX_VEX_38F2,
225 PREFIX_VEX_38F3_REG_1, PREFIX_VEX_38F3_REG_2,
226 PREFIX_VEX_38F3_REG_3 and PREFIX_VEX_38F7.
227 (vex_table): Use PREFIX_VEX_38F2, REG_VEX_38F3 and
229 (vex_len_table): Add VEX_LEN_38F2_P_0, VEX_LEN_38F3_R_1_P_0,
230 VEX_LEN_38F3_R_2_P_0, VEX_LEN_38F3_R_3_P_0 and
233 * i386-gen.c (cpu_flag_init): Add CPU_BMI_FLAGS.
234 (cpu_flags): Add CpuBMI.
236 * i386-opc.h (CpuBMI): New.
237 (i386_cpu_flags): Add cpubmi.
239 * i386-opc.tbl: Add andn, bextr, blsi, blsmsk, blsr and tzcnt.
240 * i386-init.h: Regenerated.
241 * i386-tbl.h: Likewise.
243 2011-01-04 H.J. Lu <hongjiu.lu@intel.com>
245 * i386-dis.c (VexGdq): New.
246 (OP_VEX): Handle dq_mode.
248 2011-01-01 H.J. Lu <hongjiu.lu@intel.com>
250 * i386-gen.c (process_copyright): Update copyright to 2011.
252 For older changes see ChangeLog-2010
258 version-control: never