1 /* Xtensa configuration-specific ISA information.
2 Copyright 2003, 2004, 2005, 2007 Free Software Foundation, Inc.
4 This file is part of BFD, the Binary File Descriptor library.
6 This program is free software; you can redistribute it and/or
7 modify it under the terms of the GNU General Public License as
8 published by the Free Software Foundation; either version 3 of the
9 License, or (at your option) any later version.
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 General Public License for more details.
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, MA
22 #include <xtensa-isa.h>
23 #include "xtensa-isa-internal.h"
28 static xtensa_sysreg_internal sysregs
[] = {
32 { "PTEVADDR", 83, 0 },
36 { "INTERRUPT", 226, 0 },
37 { "INTCLEAR", 227, 0 },
41 { "CCOMPARE0", 240, 0 },
42 { "CCOMPARE1", 241, 0 },
43 { "CCOMPARE2", 242, 0 },
48 { "EXCSAVE1", 209, 0 },
49 { "EXCSAVE2", 210, 0 },
50 { "EXCSAVE3", 211, 0 },
51 { "EXCSAVE4", 212, 0 },
55 { "EXCCAUSE", 232, 0 },
57 { "EXCVADDR", 238, 0 },
58 { "WINDOWBASE", 72, 0 },
59 { "WINDOWSTART", 73, 0 },
65 { "INTENABLE", 228, 0 },
66 { "DBREAKA0", 144, 0 },
67 { "DBREAKC0", 160, 0 },
68 { "DBREAKA1", 145, 0 },
69 { "DBREAKC1", 161, 0 },
70 { "IBREAKA0", 128, 0 },
71 { "IBREAKA1", 129, 0 },
72 { "IBREAKENABLE", 96, 0 },
73 { "ICOUNTLEVEL", 237, 0 },
74 { "DEBUGCAUSE", 233, 0 },
80 #define NUM_SYSREGS 49
81 #define MAX_SPECIAL_REG 245
82 #define MAX_USER_REG 0
85 /* Processor states. */
87 static xtensa_state_internal states
[] = {
92 { "INTERRUPT", 17, 0 },
99 { "EXCSAVE1", 32, 0 },
100 { "EXCSAVE2", 32, 0 },
101 { "EXCSAVE3", 32, 0 },
102 { "EXCSAVE4", 32, 0 },
106 { "EXCCAUSE", 6, 0 },
107 { "PSINTLEVEL", 4, 0 },
113 { "EXCVADDR", 32, 0 },
114 { "WindowBase", 4, 0 },
115 { "WindowStart", 16, 0 },
116 { "PSCALLINC", 2, 0 },
121 { "LITBADDR", 20, 0 },
125 { "InOCDMode", 1, 0 },
126 { "INTENABLE", 17, 0 },
127 { "DBREAKA0", 32, 0 },
128 { "DBREAKC0", 8, 0 },
129 { "DBREAKA1", 32, 0 },
130 { "DBREAKC1", 8, 0 },
131 { "IBREAKA0", 32, 0 },
132 { "IBREAKA1", 32, 0 },
133 { "IBREAKENABLE", 2, 0 },
134 { "ICOUNTLEVEL", 4, 0 },
135 { "DEBUGCAUSE", 6, 0 },
137 { "CCOMPARE0", 32, 0 },
138 { "CCOMPARE1", 32, 0 },
139 { "CCOMPARE2", 32, 0 },
143 { "INSTPGSZID4", 2, 0 },
144 { "DATAPGSZID4", 2, 0 },
148 #define NUM_STATES 58
150 /* Macros for xtensa_state numbers (for use in iclasses because the
151 state numbers are not available when the iclass table is generated). */
153 #define STATE_LCOUNT 0
155 #define STATE_ICOUNT 2
157 #define STATE_INTERRUPT 4
158 #define STATE_CCOUNT 5
159 #define STATE_XTSYNC 6
163 #define STATE_EPC4 10
164 #define STATE_EXCSAVE1 11
165 #define STATE_EXCSAVE2 12
166 #define STATE_EXCSAVE3 13
167 #define STATE_EXCSAVE4 14
168 #define STATE_EPS2 15
169 #define STATE_EPS3 16
170 #define STATE_EPS4 17
171 #define STATE_EXCCAUSE 18
172 #define STATE_PSINTLEVEL 19
173 #define STATE_PSUM 20
174 #define STATE_PSWOE 21
175 #define STATE_PSRING 22
176 #define STATE_PSEXCM 23
177 #define STATE_DEPC 24
178 #define STATE_EXCVADDR 25
179 #define STATE_WindowBase 26
180 #define STATE_WindowStart 27
181 #define STATE_PSCALLINC 28
182 #define STATE_PSOWB 29
183 #define STATE_LBEG 30
184 #define STATE_LEND 31
186 #define STATE_LITBADDR 33
187 #define STATE_LITBEN 34
188 #define STATE_MISC0 35
189 #define STATE_MISC1 36
190 #define STATE_InOCDMode 37
191 #define STATE_INTENABLE 38
192 #define STATE_DBREAKA0 39
193 #define STATE_DBREAKC0 40
194 #define STATE_DBREAKA1 41
195 #define STATE_DBREAKC1 42
196 #define STATE_IBREAKA0 43
197 #define STATE_IBREAKA1 44
198 #define STATE_IBREAKENABLE 45
199 #define STATE_ICOUNTLEVEL 46
200 #define STATE_DEBUGCAUSE 47
201 #define STATE_DBNUM 48
202 #define STATE_CCOMPARE0 49
203 #define STATE_CCOMPARE1 50
204 #define STATE_CCOMPARE2 51
205 #define STATE_ASID3 52
206 #define STATE_ASID2 53
207 #define STATE_ASID1 54
208 #define STATE_INSTPGSZID4 55
209 #define STATE_DATAPGSZID4 56
210 #define STATE_PTBASE 57
213 /* Field definitions. */
216 Field_t_Slot_inst_get (const xtensa_insnbuf insn
)
219 tie_t
= (tie_t
<< 4) | ((insn
[0] << 12) >> 28);
224 Field_t_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
227 tie_t
= (val
<< 28) >> 28;
228 insn
[0] = (insn
[0] & ~0xf0000) | (tie_t
<< 16);
232 Field_s_Slot_inst_get (const xtensa_insnbuf insn
)
235 tie_t
= (tie_t
<< 4) | ((insn
[0] << 16) >> 28);
240 Field_s_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
243 tie_t
= (val
<< 28) >> 28;
244 insn
[0] = (insn
[0] & ~0xf000) | (tie_t
<< 12);
248 Field_r_Slot_inst_get (const xtensa_insnbuf insn
)
251 tie_t
= (tie_t
<< 4) | ((insn
[0] << 20) >> 28);
256 Field_r_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
259 tie_t
= (val
<< 28) >> 28;
260 insn
[0] = (insn
[0] & ~0xf00) | (tie_t
<< 8);
264 Field_op2_Slot_inst_get (const xtensa_insnbuf insn
)
267 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
272 Field_op2_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
275 tie_t
= (val
<< 28) >> 28;
276 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
280 Field_op1_Slot_inst_get (const xtensa_insnbuf insn
)
283 tie_t
= (tie_t
<< 4) | ((insn
[0] << 24) >> 28);
288 Field_op1_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
291 tie_t
= (val
<< 28) >> 28;
292 insn
[0] = (insn
[0] & ~0xf0) | (tie_t
<< 4);
296 Field_op0_Slot_inst_get (const xtensa_insnbuf insn
)
299 tie_t
= (tie_t
<< 4) | ((insn
[0] << 8) >> 28);
304 Field_op0_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
307 tie_t
= (val
<< 28) >> 28;
308 insn
[0] = (insn
[0] & ~0xf00000) | (tie_t
<< 20);
312 Field_n_Slot_inst_get (const xtensa_insnbuf insn
)
315 tie_t
= (tie_t
<< 2) | ((insn
[0] << 12) >> 30);
320 Field_n_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
323 tie_t
= (val
<< 30) >> 30;
324 insn
[0] = (insn
[0] & ~0xc0000) | (tie_t
<< 18);
328 Field_m_Slot_inst_get (const xtensa_insnbuf insn
)
331 tie_t
= (tie_t
<< 2) | ((insn
[0] << 14) >> 30);
336 Field_m_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
339 tie_t
= (val
<< 30) >> 30;
340 insn
[0] = (insn
[0] & ~0x30000) | (tie_t
<< 16);
344 Field_sr_Slot_inst_get (const xtensa_insnbuf insn
)
347 tie_t
= (tie_t
<< 4) | ((insn
[0] << 16) >> 28);
348 tie_t
= (tie_t
<< 4) | ((insn
[0] << 20) >> 28);
353 Field_sr_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
356 tie_t
= (val
<< 28) >> 28;
357 insn
[0] = (insn
[0] & ~0xf00) | (tie_t
<< 8);
358 tie_t
= (val
<< 24) >> 28;
359 insn
[0] = (insn
[0] & ~0xf000) | (tie_t
<< 12);
363 Field_thi3_Slot_inst_get (const xtensa_insnbuf insn
)
366 tie_t
= (tie_t
<< 3) | ((insn
[0] << 12) >> 29);
371 Field_thi3_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
374 tie_t
= (val
<< 29) >> 29;
375 insn
[0] = (insn
[0] & ~0xe0000) | (tie_t
<< 17);
379 Field_op0_Slot_inst16a_get (const xtensa_insnbuf insn
)
382 tie_t
= (tie_t
<< 4) | ((insn
[0] << 16) >> 28);
387 Field_op0_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
390 tie_t
= (val
<< 28) >> 28;
391 insn
[0] = (insn
[0] & ~0xf000) | (tie_t
<< 12);
395 Field_t_Slot_inst16b_get (const xtensa_insnbuf insn
)
398 tie_t
= (tie_t
<< 4) | ((insn
[0] << 20) >> 28);
403 Field_t_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
406 tie_t
= (val
<< 28) >> 28;
407 insn
[0] = (insn
[0] & ~0xf00) | (tie_t
<< 8);
411 Field_r_Slot_inst16b_get (const xtensa_insnbuf insn
)
414 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
419 Field_r_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
422 tie_t
= (val
<< 28) >> 28;
423 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
427 Field_op0_Slot_inst16b_get (const xtensa_insnbuf insn
)
430 tie_t
= (tie_t
<< 4) | ((insn
[0] << 16) >> 28);
435 Field_op0_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
438 tie_t
= (val
<< 28) >> 28;
439 insn
[0] = (insn
[0] & ~0xf000) | (tie_t
<< 12);
443 Field_z_Slot_inst16b_get (const xtensa_insnbuf insn
)
446 tie_t
= (tie_t
<< 1) | ((insn
[0] << 21) >> 31);
451 Field_z_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
454 tie_t
= (val
<< 31) >> 31;
455 insn
[0] = (insn
[0] & ~0x400) | (tie_t
<< 10);
459 Field_i_Slot_inst16b_get (const xtensa_insnbuf insn
)
462 tie_t
= (tie_t
<< 1) | ((insn
[0] << 20) >> 31);
467 Field_i_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
470 tie_t
= (val
<< 31) >> 31;
471 insn
[0] = (insn
[0] & ~0x800) | (tie_t
<< 11);
475 Field_s_Slot_inst16b_get (const xtensa_insnbuf insn
)
478 tie_t
= (tie_t
<< 4) | ((insn
[0] << 24) >> 28);
483 Field_s_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
486 tie_t
= (val
<< 28) >> 28;
487 insn
[0] = (insn
[0] & ~0xf0) | (tie_t
<< 4);
491 Field_t_Slot_inst16a_get (const xtensa_insnbuf insn
)
494 tie_t
= (tie_t
<< 4) | ((insn
[0] << 20) >> 28);
499 Field_t_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
502 tie_t
= (val
<< 28) >> 28;
503 insn
[0] = (insn
[0] & ~0xf00) | (tie_t
<< 8);
507 Field_bbi4_Slot_inst_get (const xtensa_insnbuf insn
)
510 tie_t
= (tie_t
<< 1) | ((insn
[0] << 23) >> 31);
515 Field_bbi4_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
518 tie_t
= (val
<< 31) >> 31;
519 insn
[0] = (insn
[0] & ~0x100) | (tie_t
<< 8);
523 Field_bbi_Slot_inst_get (const xtensa_insnbuf insn
)
526 tie_t
= (tie_t
<< 1) | ((insn
[0] << 23) >> 31);
527 tie_t
= (tie_t
<< 4) | ((insn
[0] << 12) >> 28);
532 Field_bbi_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
535 tie_t
= (val
<< 28) >> 28;
536 insn
[0] = (insn
[0] & ~0xf0000) | (tie_t
<< 16);
537 tie_t
= (val
<< 27) >> 31;
538 insn
[0] = (insn
[0] & ~0x100) | (tie_t
<< 8);
542 Field_imm12_Slot_inst_get (const xtensa_insnbuf insn
)
545 tie_t
= (tie_t
<< 12) | ((insn
[0] << 20) >> 20);
550 Field_imm12_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
553 tie_t
= (val
<< 20) >> 20;
554 insn
[0] = (insn
[0] & ~0xfff) | (tie_t
<< 0);
558 Field_imm8_Slot_inst_get (const xtensa_insnbuf insn
)
561 tie_t
= (tie_t
<< 8) | ((insn
[0] << 24) >> 24);
566 Field_imm8_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
569 tie_t
= (val
<< 24) >> 24;
570 insn
[0] = (insn
[0] & ~0xff) | (tie_t
<< 0);
574 Field_s_Slot_inst16a_get (const xtensa_insnbuf insn
)
577 tie_t
= (tie_t
<< 4) | ((insn
[0] << 24) >> 28);
582 Field_s_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
585 tie_t
= (val
<< 28) >> 28;
586 insn
[0] = (insn
[0] & ~0xf0) | (tie_t
<< 4);
590 Field_imm12b_Slot_inst_get (const xtensa_insnbuf insn
)
593 tie_t
= (tie_t
<< 4) | ((insn
[0] << 16) >> 28);
594 tie_t
= (tie_t
<< 8) | ((insn
[0] << 24) >> 24);
599 Field_imm12b_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
602 tie_t
= (val
<< 24) >> 24;
603 insn
[0] = (insn
[0] & ~0xff) | (tie_t
<< 0);
604 tie_t
= (val
<< 20) >> 28;
605 insn
[0] = (insn
[0] & ~0xf000) | (tie_t
<< 12);
609 Field_imm16_Slot_inst_get (const xtensa_insnbuf insn
)
612 tie_t
= (tie_t
<< 16) | ((insn
[0] << 16) >> 16);
617 Field_imm16_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
620 tie_t
= (val
<< 16) >> 16;
621 insn
[0] = (insn
[0] & ~0xffff) | (tie_t
<< 0);
625 Field_offset_Slot_inst_get (const xtensa_insnbuf insn
)
628 tie_t
= (tie_t
<< 18) | ((insn
[0] << 14) >> 14);
633 Field_offset_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
636 tie_t
= (val
<< 14) >> 14;
637 insn
[0] = (insn
[0] & ~0x3ffff) | (tie_t
<< 0);
641 Field_r_Slot_inst16a_get (const xtensa_insnbuf insn
)
644 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
649 Field_r_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
652 tie_t
= (val
<< 28) >> 28;
653 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
657 Field_sa4_Slot_inst_get (const xtensa_insnbuf insn
)
660 tie_t
= (tie_t
<< 1) | ((insn
[0] << 31) >> 31);
665 Field_sa4_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
668 tie_t
= (val
<< 31) >> 31;
669 insn
[0] = (insn
[0] & ~0x1) | (tie_t
<< 0);
673 Field_sae4_Slot_inst_get (const xtensa_insnbuf insn
)
676 tie_t
= (tie_t
<< 1) | ((insn
[0] << 27) >> 31);
681 Field_sae4_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
684 tie_t
= (val
<< 31) >> 31;
685 insn
[0] = (insn
[0] & ~0x10) | (tie_t
<< 4);
689 Field_sae_Slot_inst_get (const xtensa_insnbuf insn
)
692 tie_t
= (tie_t
<< 1) | ((insn
[0] << 27) >> 31);
693 tie_t
= (tie_t
<< 4) | ((insn
[0] << 16) >> 28);
698 Field_sae_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
701 tie_t
= (val
<< 28) >> 28;
702 insn
[0] = (insn
[0] & ~0xf000) | (tie_t
<< 12);
703 tie_t
= (val
<< 27) >> 31;
704 insn
[0] = (insn
[0] & ~0x10) | (tie_t
<< 4);
708 Field_sal_Slot_inst_get (const xtensa_insnbuf insn
)
711 tie_t
= (tie_t
<< 1) | ((insn
[0] << 31) >> 31);
712 tie_t
= (tie_t
<< 4) | ((insn
[0] << 12) >> 28);
717 Field_sal_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
720 tie_t
= (val
<< 28) >> 28;
721 insn
[0] = (insn
[0] & ~0xf0000) | (tie_t
<< 16);
722 tie_t
= (val
<< 27) >> 31;
723 insn
[0] = (insn
[0] & ~0x1) | (tie_t
<< 0);
727 Field_sargt_Slot_inst_get (const xtensa_insnbuf insn
)
730 tie_t
= (tie_t
<< 1) | ((insn
[0] << 31) >> 31);
731 tie_t
= (tie_t
<< 4) | ((insn
[0] << 16) >> 28);
736 Field_sargt_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
739 tie_t
= (val
<< 28) >> 28;
740 insn
[0] = (insn
[0] & ~0xf000) | (tie_t
<< 12);
741 tie_t
= (val
<< 27) >> 31;
742 insn
[0] = (insn
[0] & ~0x1) | (tie_t
<< 0);
746 Field_sas4_Slot_inst_get (const xtensa_insnbuf insn
)
749 tie_t
= (tie_t
<< 1) | ((insn
[0] << 15) >> 31);
754 Field_sas4_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
757 tie_t
= (val
<< 31) >> 31;
758 insn
[0] = (insn
[0] & ~0x10000) | (tie_t
<< 16);
762 Field_sas_Slot_inst_get (const xtensa_insnbuf insn
)
765 tie_t
= (tie_t
<< 1) | ((insn
[0] << 15) >> 31);
766 tie_t
= (tie_t
<< 4) | ((insn
[0] << 16) >> 28);
771 Field_sas_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
774 tie_t
= (val
<< 28) >> 28;
775 insn
[0] = (insn
[0] & ~0xf000) | (tie_t
<< 12);
776 tie_t
= (val
<< 27) >> 31;
777 insn
[0] = (insn
[0] & ~0x10000) | (tie_t
<< 16);
781 Field_sr_Slot_inst16a_get (const xtensa_insnbuf insn
)
784 tie_t
= (tie_t
<< 4) | ((insn
[0] << 24) >> 28);
785 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
790 Field_sr_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
793 tie_t
= (val
<< 28) >> 28;
794 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
795 tie_t
= (val
<< 24) >> 28;
796 insn
[0] = (insn
[0] & ~0xf0) | (tie_t
<< 4);
800 Field_sr_Slot_inst16b_get (const xtensa_insnbuf insn
)
803 tie_t
= (tie_t
<< 4) | ((insn
[0] << 24) >> 28);
804 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
809 Field_sr_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
812 tie_t
= (val
<< 28) >> 28;
813 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
814 tie_t
= (val
<< 24) >> 28;
815 insn
[0] = (insn
[0] & ~0xf0) | (tie_t
<< 4);
819 Field_st_Slot_inst_get (const xtensa_insnbuf insn
)
822 tie_t
= (tie_t
<< 4) | ((insn
[0] << 16) >> 28);
823 tie_t
= (tie_t
<< 4) | ((insn
[0] << 12) >> 28);
828 Field_st_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
831 tie_t
= (val
<< 28) >> 28;
832 insn
[0] = (insn
[0] & ~0xf0000) | (tie_t
<< 16);
833 tie_t
= (val
<< 24) >> 28;
834 insn
[0] = (insn
[0] & ~0xf000) | (tie_t
<< 12);
838 Field_st_Slot_inst16a_get (const xtensa_insnbuf insn
)
841 tie_t
= (tie_t
<< 4) | ((insn
[0] << 24) >> 28);
842 tie_t
= (tie_t
<< 4) | ((insn
[0] << 20) >> 28);
847 Field_st_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
850 tie_t
= (val
<< 28) >> 28;
851 insn
[0] = (insn
[0] & ~0xf00) | (tie_t
<< 8);
852 tie_t
= (val
<< 24) >> 28;
853 insn
[0] = (insn
[0] & ~0xf0) | (tie_t
<< 4);
857 Field_st_Slot_inst16b_get (const xtensa_insnbuf insn
)
860 tie_t
= (tie_t
<< 4) | ((insn
[0] << 24) >> 28);
861 tie_t
= (tie_t
<< 4) | ((insn
[0] << 20) >> 28);
866 Field_st_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
869 tie_t
= (val
<< 28) >> 28;
870 insn
[0] = (insn
[0] & ~0xf00) | (tie_t
<< 8);
871 tie_t
= (val
<< 24) >> 28;
872 insn
[0] = (insn
[0] & ~0xf0) | (tie_t
<< 4);
876 Field_imm4_Slot_inst_get (const xtensa_insnbuf insn
)
879 tie_t
= (tie_t
<< 4) | ((insn
[0] << 20) >> 28);
884 Field_imm4_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
887 tie_t
= (val
<< 28) >> 28;
888 insn
[0] = (insn
[0] & ~0xf00) | (tie_t
<< 8);
892 Field_imm4_Slot_inst16a_get (const xtensa_insnbuf insn
)
895 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
900 Field_imm4_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
903 tie_t
= (val
<< 28) >> 28;
904 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
908 Field_imm4_Slot_inst16b_get (const xtensa_insnbuf insn
)
911 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
916 Field_imm4_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
919 tie_t
= (val
<< 28) >> 28;
920 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
924 Field_mn_Slot_inst_get (const xtensa_insnbuf insn
)
927 tie_t
= (tie_t
<< 2) | ((insn
[0] << 12) >> 30);
928 tie_t
= (tie_t
<< 2) | ((insn
[0] << 14) >> 30);
933 Field_mn_Slot_inst_set (xtensa_insnbuf insn
, uint32 val
)
936 tie_t
= (val
<< 30) >> 30;
937 insn
[0] = (insn
[0] & ~0x30000) | (tie_t
<< 16);
938 tie_t
= (val
<< 28) >> 30;
939 insn
[0] = (insn
[0] & ~0xc0000) | (tie_t
<< 18);
943 Field_i_Slot_inst16a_get (const xtensa_insnbuf insn
)
946 tie_t
= (tie_t
<< 1) | ((insn
[0] << 20) >> 31);
951 Field_i_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
954 tie_t
= (val
<< 31) >> 31;
955 insn
[0] = (insn
[0] & ~0x800) | (tie_t
<< 11);
959 Field_imm6lo_Slot_inst16a_get (const xtensa_insnbuf insn
)
962 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
967 Field_imm6lo_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
970 tie_t
= (val
<< 28) >> 28;
971 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
975 Field_imm6lo_Slot_inst16b_get (const xtensa_insnbuf insn
)
978 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
983 Field_imm6lo_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
986 tie_t
= (val
<< 28) >> 28;
987 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
991 Field_imm6hi_Slot_inst16a_get (const xtensa_insnbuf insn
)
994 tie_t
= (tie_t
<< 2) | ((insn
[0] << 22) >> 30);
999 Field_imm6hi_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
1002 tie_t
= (val
<< 30) >> 30;
1003 insn
[0] = (insn
[0] & ~0x300) | (tie_t
<< 8);
1007 Field_imm6hi_Slot_inst16b_get (const xtensa_insnbuf insn
)
1010 tie_t
= (tie_t
<< 2) | ((insn
[0] << 22) >> 30);
1015 Field_imm6hi_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
1018 tie_t
= (val
<< 30) >> 30;
1019 insn
[0] = (insn
[0] & ~0x300) | (tie_t
<< 8);
1023 Field_imm7lo_Slot_inst16a_get (const xtensa_insnbuf insn
)
1026 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
1031 Field_imm7lo_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
1034 tie_t
= (val
<< 28) >> 28;
1035 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
1039 Field_imm7lo_Slot_inst16b_get (const xtensa_insnbuf insn
)
1042 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
1047 Field_imm7lo_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
1050 tie_t
= (val
<< 28) >> 28;
1051 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
1055 Field_imm7hi_Slot_inst16a_get (const xtensa_insnbuf insn
)
1058 tie_t
= (tie_t
<< 3) | ((insn
[0] << 21) >> 29);
1063 Field_imm7hi_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
1066 tie_t
= (val
<< 29) >> 29;
1067 insn
[0] = (insn
[0] & ~0x700) | (tie_t
<< 8);
1071 Field_imm7hi_Slot_inst16b_get (const xtensa_insnbuf insn
)
1074 tie_t
= (tie_t
<< 3) | ((insn
[0] << 21) >> 29);
1079 Field_imm7hi_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
1082 tie_t
= (val
<< 29) >> 29;
1083 insn
[0] = (insn
[0] & ~0x700) | (tie_t
<< 8);
1087 Field_z_Slot_inst16a_get (const xtensa_insnbuf insn
)
1090 tie_t
= (tie_t
<< 1) | ((insn
[0] << 21) >> 31);
1095 Field_z_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
1098 tie_t
= (val
<< 31) >> 31;
1099 insn
[0] = (insn
[0] & ~0x400) | (tie_t
<< 10);
1103 Field_imm6_Slot_inst16a_get (const xtensa_insnbuf insn
)
1106 tie_t
= (tie_t
<< 2) | ((insn
[0] << 22) >> 30);
1107 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
1112 Field_imm6_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
1115 tie_t
= (val
<< 28) >> 28;
1116 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
1117 tie_t
= (val
<< 26) >> 30;
1118 insn
[0] = (insn
[0] & ~0x300) | (tie_t
<< 8);
1122 Field_imm6_Slot_inst16b_get (const xtensa_insnbuf insn
)
1125 tie_t
= (tie_t
<< 2) | ((insn
[0] << 22) >> 30);
1126 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
1131 Field_imm6_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
1134 tie_t
= (val
<< 28) >> 28;
1135 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
1136 tie_t
= (val
<< 26) >> 30;
1137 insn
[0] = (insn
[0] & ~0x300) | (tie_t
<< 8);
1141 Field_imm7_Slot_inst16a_get (const xtensa_insnbuf insn
)
1144 tie_t
= (tie_t
<< 3) | ((insn
[0] << 21) >> 29);
1145 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
1150 Field_imm7_Slot_inst16a_set (xtensa_insnbuf insn
, uint32 val
)
1153 tie_t
= (val
<< 28) >> 28;
1154 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
1155 tie_t
= (val
<< 25) >> 29;
1156 insn
[0] = (insn
[0] & ~0x700) | (tie_t
<< 8);
1160 Field_imm7_Slot_inst16b_get (const xtensa_insnbuf insn
)
1163 tie_t
= (tie_t
<< 3) | ((insn
[0] << 21) >> 29);
1164 tie_t
= (tie_t
<< 4) | ((insn
[0] << 28) >> 28);
1169 Field_imm7_Slot_inst16b_set (xtensa_insnbuf insn
, uint32 val
)
1172 tie_t
= (val
<< 28) >> 28;
1173 insn
[0] = (insn
[0] & ~0xf) | (tie_t
<< 0);
1174 tie_t
= (val
<< 25) >> 29;
1175 insn
[0] = (insn
[0] & ~0x700) | (tie_t
<< 8);
1179 Implicit_Field_set (xtensa_insnbuf insn ATTRIBUTE_UNUSED
,
1180 uint32 val ATTRIBUTE_UNUSED
)
1186 Implicit_Field_ar0_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED
)
1192 Implicit_Field_ar4_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED
)
1198 Implicit_Field_ar8_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED
)
1204 Implicit_Field_ar12_get (const xtensa_insnbuf insn ATTRIBUTE_UNUSED
)
1210 /* Functional units. */
1212 static xtensa_funcUnit_internal funcUnits
[] = {
1217 /* Register files. */
1219 static xtensa_regfile_internal regfiles
[] = {
1220 { "AR", "a", 0, 32, 64 }
1226 static xtensa_interface_internal interfaces
[] = {
1231 /* Constant tables. */
1233 /* constant table ai4c */
1234 static const unsigned CONST_TBL_ai4c_0
[] = {
1254 /* constant table b4c */
1255 static const unsigned CONST_TBL_b4c_0
[] = {
1275 /* constant table b4cu */
1276 static const unsigned CONST_TBL_b4cu_0
[] = {
1297 /* Instruction operands. */
1300 Operand_soffsetx4_decode (uint32
*valp
)
1302 unsigned soffsetx4_0
, offset_0
;
1303 offset_0
= *valp
& 0x3ffff;
1304 soffsetx4_0
= 0x4 + ((((int) offset_0
<< 14) >> 14) << 2);
1305 *valp
= soffsetx4_0
;
1310 Operand_soffsetx4_encode (uint32
*valp
)
1312 unsigned offset_0
, soffsetx4_0
;
1313 soffsetx4_0
= *valp
;
1314 offset_0
= ((soffsetx4_0
- 0x4) >> 2) & 0x3ffff;
1320 Operand_soffsetx4_ator (uint32
*valp
, uint32 pc
)
1322 *valp
-= (pc
& ~0x3);
1327 Operand_soffsetx4_rtoa (uint32
*valp
, uint32 pc
)
1329 *valp
+= (pc
& ~0x3);
1334 Operand_uimm12x8_decode (uint32
*valp
)
1336 unsigned uimm12x8_0
, imm12_0
;
1337 imm12_0
= *valp
& 0xfff;
1338 uimm12x8_0
= imm12_0
<< 3;
1344 Operand_uimm12x8_encode (uint32
*valp
)
1346 unsigned imm12_0
, uimm12x8_0
;
1348 imm12_0
= ((uimm12x8_0
>> 3) & 0xfff);
1354 Operand_simm4_decode (uint32
*valp
)
1356 unsigned simm4_0
, mn_0
;
1358 simm4_0
= ((int) mn_0
<< 28) >> 28;
1364 Operand_simm4_encode (uint32
*valp
)
1366 unsigned mn_0
, simm4_0
;
1368 mn_0
= (simm4_0
& 0xf);
1374 Operand_arr_decode (uint32
*valp ATTRIBUTE_UNUSED
)
1380 Operand_arr_encode (uint32
*valp
)
1383 error
= (*valp
& ~0xf) != 0;
1388 Operand_ars_decode (uint32
*valp ATTRIBUTE_UNUSED
)
1394 Operand_ars_encode (uint32
*valp
)
1397 error
= (*valp
& ~0xf) != 0;
1402 Operand_art_decode (uint32
*valp ATTRIBUTE_UNUSED
)
1408 Operand_art_encode (uint32
*valp
)
1411 error
= (*valp
& ~0xf) != 0;
1416 Operand_ar0_decode (uint32
*valp ATTRIBUTE_UNUSED
)
1422 Operand_ar0_encode (uint32
*valp
)
1425 error
= (*valp
& ~0x3f) != 0;
1430 Operand_ar4_decode (uint32
*valp ATTRIBUTE_UNUSED
)
1436 Operand_ar4_encode (uint32
*valp
)
1439 error
= (*valp
& ~0x3f) != 0;
1444 Operand_ar8_decode (uint32
*valp ATTRIBUTE_UNUSED
)
1450 Operand_ar8_encode (uint32
*valp
)
1453 error
= (*valp
& ~0x3f) != 0;
1458 Operand_ar12_decode (uint32
*valp ATTRIBUTE_UNUSED
)
1464 Operand_ar12_encode (uint32
*valp
)
1467 error
= (*valp
& ~0x3f) != 0;
1472 Operand_ars_entry_decode (uint32
*valp ATTRIBUTE_UNUSED
)
1478 Operand_ars_entry_encode (uint32
*valp
)
1481 error
= (*valp
& ~0x3f) != 0;
1486 Operand_immrx4_decode (uint32
*valp
)
1488 unsigned immrx4_0
, r_0
;
1490 immrx4_0
= ((((0xfffffff)) << 4) | r_0
) << 2;
1496 Operand_immrx4_encode (uint32
*valp
)
1498 unsigned r_0
, immrx4_0
;
1500 r_0
= ((immrx4_0
>> 2) & 0xf);
1506 Operand_lsi4x4_decode (uint32
*valp
)
1508 unsigned lsi4x4_0
, r_0
;
1510 lsi4x4_0
= r_0
<< 2;
1516 Operand_lsi4x4_encode (uint32
*valp
)
1518 unsigned r_0
, lsi4x4_0
;
1520 r_0
= ((lsi4x4_0
>> 2) & 0xf);
1526 Operand_simm7_decode (uint32
*valp
)
1528 unsigned simm7_0
, imm7_0
;
1529 imm7_0
= *valp
& 0x7f;
1530 simm7_0
= ((((-((((imm7_0
>> 6) & 1)) & (((imm7_0
>> 5) & 1)))) & 0x1ffffff)) << 7) | imm7_0
;
1536 Operand_simm7_encode (uint32
*valp
)
1538 unsigned imm7_0
, simm7_0
;
1540 imm7_0
= (simm7_0
& 0x7f);
1546 Operand_uimm6_decode (uint32
*valp
)
1548 unsigned uimm6_0
, imm6_0
;
1549 imm6_0
= *valp
& 0x3f;
1550 uimm6_0
= 0x4 + ((((0)) << 6) | imm6_0
);
1556 Operand_uimm6_encode (uint32
*valp
)
1558 unsigned imm6_0
, uimm6_0
;
1560 imm6_0
= (uimm6_0
- 0x4) & 0x3f;
1566 Operand_uimm6_ator (uint32
*valp
, uint32 pc
)
1573 Operand_uimm6_rtoa (uint32
*valp
, uint32 pc
)
1580 Operand_ai4const_decode (uint32
*valp
)
1582 unsigned ai4const_0
, t_0
;
1584 ai4const_0
= CONST_TBL_ai4c_0
[t_0
& 0xf];
1590 Operand_ai4const_encode (uint32
*valp
)
1592 unsigned t_0
, ai4const_0
;
1596 case 0xffffffff: t_0
= 0; break;
1597 case 0x1: t_0
= 0x1; break;
1598 case 0x2: t_0
= 0x2; break;
1599 case 0x3: t_0
= 0x3; break;
1600 case 0x4: t_0
= 0x4; break;
1601 case 0x5: t_0
= 0x5; break;
1602 case 0x6: t_0
= 0x6; break;
1603 case 0x7: t_0
= 0x7; break;
1604 case 0x8: t_0
= 0x8; break;
1605 case 0x9: t_0
= 0x9; break;
1606 case 0xa: t_0
= 0xa; break;
1607 case 0xb: t_0
= 0xb; break;
1608 case 0xc: t_0
= 0xc; break;
1609 case 0xd: t_0
= 0xd; break;
1610 case 0xe: t_0
= 0xe; break;
1611 default: t_0
= 0xf; break;
1618 Operand_b4const_decode (uint32
*valp
)
1620 unsigned b4const_0
, r_0
;
1622 b4const_0
= CONST_TBL_b4c_0
[r_0
& 0xf];
1628 Operand_b4const_encode (uint32
*valp
)
1630 unsigned r_0
, b4const_0
;
1634 case 0xffffffff: r_0
= 0; break;
1635 case 0x1: r_0
= 0x1; break;
1636 case 0x2: r_0
= 0x2; break;
1637 case 0x3: r_0
= 0x3; break;
1638 case 0x4: r_0
= 0x4; break;
1639 case 0x5: r_0
= 0x5; break;
1640 case 0x6: r_0
= 0x6; break;
1641 case 0x7: r_0
= 0x7; break;
1642 case 0x8: r_0
= 0x8; break;
1643 case 0xa: r_0
= 0x9; break;
1644 case 0xc: r_0
= 0xa; break;
1645 case 0x10: r_0
= 0xb; break;
1646 case 0x20: r_0
= 0xc; break;
1647 case 0x40: r_0
= 0xd; break;
1648 case 0x80: r_0
= 0xe; break;
1649 default: r_0
= 0xf; break;
1656 Operand_b4constu_decode (uint32
*valp
)
1658 unsigned b4constu_0
, r_0
;
1660 b4constu_0
= CONST_TBL_b4cu_0
[r_0
& 0xf];
1666 Operand_b4constu_encode (uint32
*valp
)
1668 unsigned r_0
, b4constu_0
;
1672 case 0x8000: r_0
= 0; break;
1673 case 0x10000: r_0
= 0x1; break;
1674 case 0x2: r_0
= 0x2; break;
1675 case 0x3: r_0
= 0x3; break;
1676 case 0x4: r_0
= 0x4; break;
1677 case 0x5: r_0
= 0x5; break;
1678 case 0x6: r_0
= 0x6; break;
1679 case 0x7: r_0
= 0x7; break;
1680 case 0x8: r_0
= 0x8; break;
1681 case 0xa: r_0
= 0x9; break;
1682 case 0xc: r_0
= 0xa; break;
1683 case 0x10: r_0
= 0xb; break;
1684 case 0x20: r_0
= 0xc; break;
1685 case 0x40: r_0
= 0xd; break;
1686 case 0x80: r_0
= 0xe; break;
1687 default: r_0
= 0xf; break;
1694 Operand_uimm8_decode (uint32
*valp
)
1696 unsigned uimm8_0
, imm8_0
;
1697 imm8_0
= *valp
& 0xff;
1704 Operand_uimm8_encode (uint32
*valp
)
1706 unsigned imm8_0
, uimm8_0
;
1708 imm8_0
= (uimm8_0
& 0xff);
1714 Operand_uimm8x2_decode (uint32
*valp
)
1716 unsigned uimm8x2_0
, imm8_0
;
1717 imm8_0
= *valp
& 0xff;
1718 uimm8x2_0
= imm8_0
<< 1;
1724 Operand_uimm8x2_encode (uint32
*valp
)
1726 unsigned imm8_0
, uimm8x2_0
;
1728 imm8_0
= ((uimm8x2_0
>> 1) & 0xff);
1734 Operand_uimm8x4_decode (uint32
*valp
)
1736 unsigned uimm8x4_0
, imm8_0
;
1737 imm8_0
= *valp
& 0xff;
1738 uimm8x4_0
= imm8_0
<< 2;
1744 Operand_uimm8x4_encode (uint32
*valp
)
1746 unsigned imm8_0
, uimm8x4_0
;
1748 imm8_0
= ((uimm8x4_0
>> 2) & 0xff);
1754 Operand_uimm4x16_decode (uint32
*valp
)
1756 unsigned uimm4x16_0
, op2_0
;
1757 op2_0
= *valp
& 0xf;
1758 uimm4x16_0
= op2_0
<< 4;
1764 Operand_uimm4x16_encode (uint32
*valp
)
1766 unsigned op2_0
, uimm4x16_0
;
1768 op2_0
= ((uimm4x16_0
>> 4) & 0xf);
1774 Operand_simm8_decode (uint32
*valp
)
1776 unsigned simm8_0
, imm8_0
;
1777 imm8_0
= *valp
& 0xff;
1778 simm8_0
= ((int) imm8_0
<< 24) >> 24;
1784 Operand_simm8_encode (uint32
*valp
)
1786 unsigned imm8_0
, simm8_0
;
1788 imm8_0
= (simm8_0
& 0xff);
1794 Operand_simm8x256_decode (uint32
*valp
)
1796 unsigned simm8x256_0
, imm8_0
;
1797 imm8_0
= *valp
& 0xff;
1798 simm8x256_0
= (((int) imm8_0
<< 24) >> 24) << 8;
1799 *valp
= simm8x256_0
;
1804 Operand_simm8x256_encode (uint32
*valp
)
1806 unsigned imm8_0
, simm8x256_0
;
1807 simm8x256_0
= *valp
;
1808 imm8_0
= ((simm8x256_0
>> 8) & 0xff);
1814 Operand_simm12b_decode (uint32
*valp
)
1816 unsigned simm12b_0
, imm12b_0
;
1817 imm12b_0
= *valp
& 0xfff;
1818 simm12b_0
= ((int) imm12b_0
<< 20) >> 20;
1824 Operand_simm12b_encode (uint32
*valp
)
1826 unsigned imm12b_0
, simm12b_0
;
1828 imm12b_0
= (simm12b_0
& 0xfff);
1834 Operand_msalp32_decode (uint32
*valp
)
1836 unsigned msalp32_0
, sal_0
;
1837 sal_0
= *valp
& 0x1f;
1838 msalp32_0
= 0x20 - sal_0
;
1844 Operand_msalp32_encode (uint32
*valp
)
1846 unsigned sal_0
, msalp32_0
;
1848 sal_0
= (0x20 - msalp32_0
) & 0x1f;
1854 Operand_op2p1_decode (uint32
*valp
)
1856 unsigned op2p1_0
, op2_0
;
1857 op2_0
= *valp
& 0xf;
1858 op2p1_0
= op2_0
+ 0x1;
1864 Operand_op2p1_encode (uint32
*valp
)
1866 unsigned op2_0
, op2p1_0
;
1868 op2_0
= (op2p1_0
- 0x1) & 0xf;
1874 Operand_label8_decode (uint32
*valp
)
1876 unsigned label8_0
, imm8_0
;
1877 imm8_0
= *valp
& 0xff;
1878 label8_0
= 0x4 + (((int) imm8_0
<< 24) >> 24);
1884 Operand_label8_encode (uint32
*valp
)
1886 unsigned imm8_0
, label8_0
;
1888 imm8_0
= (label8_0
- 0x4) & 0xff;
1894 Operand_label8_ator (uint32
*valp
, uint32 pc
)
1901 Operand_label8_rtoa (uint32
*valp
, uint32 pc
)
1908 Operand_ulabel8_decode (uint32
*valp
)
1910 unsigned ulabel8_0
, imm8_0
;
1911 imm8_0
= *valp
& 0xff;
1912 ulabel8_0
= 0x4 + ((((0)) << 8) | imm8_0
);
1918 Operand_ulabel8_encode (uint32
*valp
)
1920 unsigned imm8_0
, ulabel8_0
;
1922 imm8_0
= (ulabel8_0
- 0x4) & 0xff;
1928 Operand_ulabel8_ator (uint32
*valp
, uint32 pc
)
1935 Operand_ulabel8_rtoa (uint32
*valp
, uint32 pc
)
1942 Operand_label12_decode (uint32
*valp
)
1944 unsigned label12_0
, imm12_0
;
1945 imm12_0
= *valp
& 0xfff;
1946 label12_0
= 0x4 + (((int) imm12_0
<< 20) >> 20);
1952 Operand_label12_encode (uint32
*valp
)
1954 unsigned imm12_0
, label12_0
;
1956 imm12_0
= (label12_0
- 0x4) & 0xfff;
1962 Operand_label12_ator (uint32
*valp
, uint32 pc
)
1969 Operand_label12_rtoa (uint32
*valp
, uint32 pc
)
1976 Operand_soffset_decode (uint32
*valp
)
1978 unsigned soffset_0
, offset_0
;
1979 offset_0
= *valp
& 0x3ffff;
1980 soffset_0
= 0x4 + (((int) offset_0
<< 14) >> 14);
1986 Operand_soffset_encode (uint32
*valp
)
1988 unsigned offset_0
, soffset_0
;
1990 offset_0
= (soffset_0
- 0x4) & 0x3ffff;
1996 Operand_soffset_ator (uint32
*valp
, uint32 pc
)
2003 Operand_soffset_rtoa (uint32
*valp
, uint32 pc
)
2010 Operand_uimm16x4_decode (uint32
*valp
)
2012 unsigned uimm16x4_0
, imm16_0
;
2013 imm16_0
= *valp
& 0xffff;
2014 uimm16x4_0
= ((((0xffff)) << 16) | imm16_0
) << 2;
2020 Operand_uimm16x4_encode (uint32
*valp
)
2022 unsigned imm16_0
, uimm16x4_0
;
2024 imm16_0
= (uimm16x4_0
>> 2) & 0xffff;
2030 Operand_uimm16x4_ator (uint32
*valp
, uint32 pc
)
2032 *valp
-= ((pc
+ 3) & ~0x3);
2037 Operand_uimm16x4_rtoa (uint32
*valp
, uint32 pc
)
2039 *valp
+= ((pc
+ 3) & ~0x3);
2044 Operand_immt_decode (uint32
*valp
)
2046 unsigned immt_0
, t_0
;
2054 Operand_immt_encode (uint32
*valp
)
2056 unsigned t_0
, immt_0
;
2064 Operand_imms_decode (uint32
*valp
)
2066 unsigned imms_0
, s_0
;
2074 Operand_imms_encode (uint32
*valp
)
2076 unsigned s_0
, imms_0
;
2083 static xtensa_operand_internal operands
[] = {
2084 { "soffsetx4", 10, -1, 0,
2085 XTENSA_OPERAND_IS_PCRELATIVE
,
2086 Operand_soffsetx4_encode
, Operand_soffsetx4_decode
,
2087 Operand_soffsetx4_ator
, Operand_soffsetx4_rtoa
},
2088 { "uimm12x8", 3, -1, 0,
2090 Operand_uimm12x8_encode
, Operand_uimm12x8_decode
,
2092 { "simm4", 26, -1, 0,
2094 Operand_simm4_encode
, Operand_simm4_decode
,
2097 XTENSA_OPERAND_IS_REGISTER
,
2098 Operand_arr_encode
, Operand_arr_decode
,
2101 XTENSA_OPERAND_IS_REGISTER
,
2102 Operand_ars_encode
, Operand_ars_decode
,
2104 { "*ars_invisible", 5, 0, 1,
2105 XTENSA_OPERAND_IS_REGISTER
| XTENSA_OPERAND_IS_INVISIBLE
,
2106 Operand_ars_encode
, Operand_ars_decode
,
2109 XTENSA_OPERAND_IS_REGISTER
,
2110 Operand_art_encode
, Operand_art_decode
,
2113 XTENSA_OPERAND_IS_REGISTER
| XTENSA_OPERAND_IS_INVISIBLE
,
2114 Operand_ar0_encode
, Operand_ar0_decode
,
2117 XTENSA_OPERAND_IS_REGISTER
| XTENSA_OPERAND_IS_INVISIBLE
,
2118 Operand_ar4_encode
, Operand_ar4_decode
,
2121 XTENSA_OPERAND_IS_REGISTER
| XTENSA_OPERAND_IS_INVISIBLE
,
2122 Operand_ar8_encode
, Operand_ar8_decode
,
2125 XTENSA_OPERAND_IS_REGISTER
| XTENSA_OPERAND_IS_INVISIBLE
,
2126 Operand_ar12_encode
, Operand_ar12_decode
,
2128 { "ars_entry", 5, 0, 1,
2129 XTENSA_OPERAND_IS_REGISTER
,
2130 Operand_ars_entry_encode
, Operand_ars_entry_decode
,
2132 { "immrx4", 14, -1, 0,
2134 Operand_immrx4_encode
, Operand_immrx4_decode
,
2136 { "lsi4x4", 14, -1, 0,
2138 Operand_lsi4x4_encode
, Operand_lsi4x4_decode
,
2140 { "simm7", 34, -1, 0,
2142 Operand_simm7_encode
, Operand_simm7_decode
,
2144 { "uimm6", 33, -1, 0,
2145 XTENSA_OPERAND_IS_PCRELATIVE
,
2146 Operand_uimm6_encode
, Operand_uimm6_decode
,
2147 Operand_uimm6_ator
, Operand_uimm6_rtoa
},
2148 { "ai4const", 0, -1, 0,
2150 Operand_ai4const_encode
, Operand_ai4const_decode
,
2152 { "b4const", 14, -1, 0,
2154 Operand_b4const_encode
, Operand_b4const_decode
,
2156 { "b4constu", 14, -1, 0,
2158 Operand_b4constu_encode
, Operand_b4constu_decode
,
2160 { "uimm8", 4, -1, 0,
2162 Operand_uimm8_encode
, Operand_uimm8_decode
,
2164 { "uimm8x2", 4, -1, 0,
2166 Operand_uimm8x2_encode
, Operand_uimm8x2_decode
,
2168 { "uimm8x4", 4, -1, 0,
2170 Operand_uimm8x4_encode
, Operand_uimm8x4_decode
,
2172 { "uimm4x16", 13, -1, 0,
2174 Operand_uimm4x16_encode
, Operand_uimm4x16_decode
,
2176 { "simm8", 4, -1, 0,
2178 Operand_simm8_encode
, Operand_simm8_decode
,
2180 { "simm8x256", 4, -1, 0,
2182 Operand_simm8x256_encode
, Operand_simm8x256_decode
,
2184 { "simm12b", 6, -1, 0,
2186 Operand_simm12b_encode
, Operand_simm12b_decode
,
2188 { "msalp32", 18, -1, 0,
2190 Operand_msalp32_encode
, Operand_msalp32_decode
,
2192 { "op2p1", 13, -1, 0,
2194 Operand_op2p1_encode
, Operand_op2p1_decode
,
2196 { "label8", 4, -1, 0,
2197 XTENSA_OPERAND_IS_PCRELATIVE
,
2198 Operand_label8_encode
, Operand_label8_decode
,
2199 Operand_label8_ator
, Operand_label8_rtoa
},
2200 { "ulabel8", 4, -1, 0,
2201 XTENSA_OPERAND_IS_PCRELATIVE
,
2202 Operand_ulabel8_encode
, Operand_ulabel8_decode
,
2203 Operand_ulabel8_ator
, Operand_ulabel8_rtoa
},
2204 { "label12", 3, -1, 0,
2205 XTENSA_OPERAND_IS_PCRELATIVE
,
2206 Operand_label12_encode
, Operand_label12_decode
,
2207 Operand_label12_ator
, Operand_label12_rtoa
},
2208 { "soffset", 10, -1, 0,
2209 XTENSA_OPERAND_IS_PCRELATIVE
,
2210 Operand_soffset_encode
, Operand_soffset_decode
,
2211 Operand_soffset_ator
, Operand_soffset_rtoa
},
2212 { "uimm16x4", 7, -1, 0,
2213 XTENSA_OPERAND_IS_PCRELATIVE
,
2214 Operand_uimm16x4_encode
, Operand_uimm16x4_decode
,
2215 Operand_uimm16x4_ator
, Operand_uimm16x4_rtoa
},
2218 Operand_immt_encode
, Operand_immt_decode
,
2222 Operand_imms_encode
, Operand_imms_decode
,
2224 { "t", 0, -1, 0, 0, 0, 0, 0, 0 },
2225 { "bbi4", 1, -1, 0, 0, 0, 0, 0, 0 },
2226 { "bbi", 2, -1, 0, 0, 0, 0, 0, 0 },
2227 { "imm12", 3, -1, 0, 0, 0, 0, 0, 0 },
2228 { "imm8", 4, -1, 0, 0, 0, 0, 0, 0 },
2229 { "s", 5, -1, 0, 0, 0, 0, 0, 0 },
2230 { "imm12b", 6, -1, 0, 0, 0, 0, 0, 0 },
2231 { "imm16", 7, -1, 0, 0, 0, 0, 0, 0 },
2232 { "m", 8, -1, 0, 0, 0, 0, 0, 0 },
2233 { "n", 9, -1, 0, 0, 0, 0, 0, 0 },
2234 { "offset", 10, -1, 0, 0, 0, 0, 0, 0 },
2235 { "op0", 11, -1, 0, 0, 0, 0, 0, 0 },
2236 { "op1", 12, -1, 0, 0, 0, 0, 0, 0 },
2237 { "op2", 13, -1, 0, 0, 0, 0, 0, 0 },
2238 { "r", 14, -1, 0, 0, 0, 0, 0, 0 },
2239 { "sa4", 15, -1, 0, 0, 0, 0, 0, 0 },
2240 { "sae4", 16, -1, 0, 0, 0, 0, 0, 0 },
2241 { "sae", 17, -1, 0, 0, 0, 0, 0, 0 },
2242 { "sal", 18, -1, 0, 0, 0, 0, 0, 0 },
2243 { "sargt", 19, -1, 0, 0, 0, 0, 0, 0 },
2244 { "sas4", 20, -1, 0, 0, 0, 0, 0, 0 },
2245 { "sas", 21, -1, 0, 0, 0, 0, 0, 0 },
2246 { "sr", 22, -1, 0, 0, 0, 0, 0, 0 },
2247 { "st", 23, -1, 0, 0, 0, 0, 0, 0 },
2248 { "thi3", 24, -1, 0, 0, 0, 0, 0, 0 },
2249 { "imm4", 25, -1, 0, 0, 0, 0, 0, 0 },
2250 { "mn", 26, -1, 0, 0, 0, 0, 0, 0 },
2251 { "i", 27, -1, 0, 0, 0, 0, 0, 0 },
2252 { "imm6lo", 28, -1, 0, 0, 0, 0, 0, 0 },
2253 { "imm6hi", 29, -1, 0, 0, 0, 0, 0, 0 },
2254 { "imm7lo", 30, -1, 0, 0, 0, 0, 0, 0 },
2255 { "imm7hi", 31, -1, 0, 0, 0, 0, 0, 0 },
2256 { "z", 32, -1, 0, 0, 0, 0, 0, 0 },
2257 { "imm6", 33, -1, 0, 0, 0, 0, 0, 0 },
2258 { "imm7", 34, -1, 0, 0, 0, 0, 0, 0 }
2264 static xtensa_arg_internal Iclass_xt_iclass_rfe_stateArgs
[] = {
2265 { { STATE_PSRING
}, 'i' },
2266 { { STATE_PSEXCM
}, 'm' },
2267 { { STATE_EPC1
}, 'i' }
2270 static xtensa_arg_internal Iclass_xt_iclass_rfde_stateArgs
[] = {
2271 { { STATE_PSEXCM
}, 'i' },
2272 { { STATE_PSRING
}, 'i' },
2273 { { STATE_DEPC
}, 'i' }
2276 static xtensa_arg_internal Iclass_xt_iclass_call12_args
[] = {
2277 { { 0 /* soffsetx4 */ }, 'i' },
2278 { { 10 /* ar12 */ }, 'o' }
2281 static xtensa_arg_internal Iclass_xt_iclass_call12_stateArgs
[] = {
2282 { { STATE_PSCALLINC
}, 'o' }
2285 static xtensa_arg_internal Iclass_xt_iclass_call8_args
[] = {
2286 { { 0 /* soffsetx4 */ }, 'i' },
2287 { { 9 /* ar8 */ }, 'o' }
2290 static xtensa_arg_internal Iclass_xt_iclass_call8_stateArgs
[] = {
2291 { { STATE_PSCALLINC
}, 'o' }
2294 static xtensa_arg_internal Iclass_xt_iclass_call4_args
[] = {
2295 { { 0 /* soffsetx4 */ }, 'i' },
2296 { { 8 /* ar4 */ }, 'o' }
2299 static xtensa_arg_internal Iclass_xt_iclass_call4_stateArgs
[] = {
2300 { { STATE_PSCALLINC
}, 'o' }
2303 static xtensa_arg_internal Iclass_xt_iclass_callx12_args
[] = {
2304 { { 4 /* ars */ }, 'i' },
2305 { { 10 /* ar12 */ }, 'o' }
2308 static xtensa_arg_internal Iclass_xt_iclass_callx12_stateArgs
[] = {
2309 { { STATE_PSCALLINC
}, 'o' }
2312 static xtensa_arg_internal Iclass_xt_iclass_callx8_args
[] = {
2313 { { 4 /* ars */ }, 'i' },
2314 { { 9 /* ar8 */ }, 'o' }
2317 static xtensa_arg_internal Iclass_xt_iclass_callx8_stateArgs
[] = {
2318 { { STATE_PSCALLINC
}, 'o' }
2321 static xtensa_arg_internal Iclass_xt_iclass_callx4_args
[] = {
2322 { { 4 /* ars */ }, 'i' },
2323 { { 8 /* ar4 */ }, 'o' }
2326 static xtensa_arg_internal Iclass_xt_iclass_callx4_stateArgs
[] = {
2327 { { STATE_PSCALLINC
}, 'o' }
2330 static xtensa_arg_internal Iclass_xt_iclass_entry_args
[] = {
2331 { { 11 /* ars_entry */ }, 's' },
2332 { { 4 /* ars */ }, 'i' },
2333 { { 1 /* uimm12x8 */ }, 'i' }
2336 static xtensa_arg_internal Iclass_xt_iclass_entry_stateArgs
[] = {
2337 { { STATE_PSCALLINC
}, 'i' },
2338 { { STATE_PSEXCM
}, 'i' },
2339 { { STATE_PSWOE
}, 'i' },
2340 { { STATE_WindowBase
}, 'm' },
2341 { { STATE_WindowStart
}, 'm' }
2344 static xtensa_arg_internal Iclass_xt_iclass_movsp_args
[] = {
2345 { { 6 /* art */ }, 'o' },
2346 { { 4 /* ars */ }, 'i' }
2349 static xtensa_arg_internal Iclass_xt_iclass_movsp_stateArgs
[] = {
2350 { { STATE_WindowBase
}, 'i' },
2351 { { STATE_WindowStart
}, 'i' }
2354 static xtensa_arg_internal Iclass_xt_iclass_rotw_args
[] = {
2355 { { 2 /* simm4 */ }, 'i' }
2358 static xtensa_arg_internal Iclass_xt_iclass_rotw_stateArgs
[] = {
2359 { { STATE_PSEXCM
}, 'i' },
2360 { { STATE_PSRING
}, 'i' },
2361 { { STATE_WindowBase
}, 'm' }
2364 static xtensa_arg_internal Iclass_xt_iclass_retw_args
[] = {
2365 { { 5 /* *ars_invisible */ }, 'i' }
2368 static xtensa_arg_internal Iclass_xt_iclass_retw_stateArgs
[] = {
2369 { { STATE_WindowBase
}, 'm' },
2370 { { STATE_WindowStart
}, 'm' },
2371 { { STATE_PSEXCM
}, 'i' },
2372 { { STATE_PSWOE
}, 'i' }
2375 static xtensa_arg_internal Iclass_xt_iclass_rfwou_stateArgs
[] = {
2376 { { STATE_EPC1
}, 'i' },
2377 { { STATE_PSEXCM
}, 'm' },
2378 { { STATE_PSRING
}, 'i' },
2379 { { STATE_WindowBase
}, 'm' },
2380 { { STATE_WindowStart
}, 'm' },
2381 { { STATE_PSOWB
}, 'i' }
2384 static xtensa_arg_internal Iclass_xt_iclass_l32e_args
[] = {
2385 { { 6 /* art */ }, 'o' },
2386 { { 4 /* ars */ }, 'i' },
2387 { { 12 /* immrx4 */ }, 'i' }
2390 static xtensa_arg_internal Iclass_xt_iclass_l32e_stateArgs
[] = {
2391 { { STATE_PSEXCM
}, 'i' },
2392 { { STATE_PSRING
}, 'i' }
2395 static xtensa_arg_internal Iclass_xt_iclass_s32e_args
[] = {
2396 { { 6 /* art */ }, 'i' },
2397 { { 4 /* ars */ }, 'i' },
2398 { { 12 /* immrx4 */ }, 'i' }
2401 static xtensa_arg_internal Iclass_xt_iclass_s32e_stateArgs
[] = {
2402 { { STATE_PSEXCM
}, 'i' },
2403 { { STATE_PSRING
}, 'i' }
2406 static xtensa_arg_internal Iclass_xt_iclass_rsr_windowbase_args
[] = {
2407 { { 6 /* art */ }, 'o' }
2410 static xtensa_arg_internal Iclass_xt_iclass_rsr_windowbase_stateArgs
[] = {
2411 { { STATE_PSEXCM
}, 'i' },
2412 { { STATE_PSRING
}, 'i' },
2413 { { STATE_WindowBase
}, 'i' }
2416 static xtensa_arg_internal Iclass_xt_iclass_wsr_windowbase_args
[] = {
2417 { { 6 /* art */ }, 'i' }
2420 static xtensa_arg_internal Iclass_xt_iclass_wsr_windowbase_stateArgs
[] = {
2421 { { STATE_PSEXCM
}, 'i' },
2422 { { STATE_PSRING
}, 'i' },
2423 { { STATE_WindowBase
}, 'o' }
2426 static xtensa_arg_internal Iclass_xt_iclass_xsr_windowbase_args
[] = {
2427 { { 6 /* art */ }, 'm' }
2430 static xtensa_arg_internal Iclass_xt_iclass_xsr_windowbase_stateArgs
[] = {
2431 { { STATE_PSEXCM
}, 'i' },
2432 { { STATE_PSRING
}, 'i' },
2433 { { STATE_WindowBase
}, 'm' }
2436 static xtensa_arg_internal Iclass_xt_iclass_rsr_windowstart_args
[] = {
2437 { { 6 /* art */ }, 'o' }
2440 static xtensa_arg_internal Iclass_xt_iclass_rsr_windowstart_stateArgs
[] = {
2441 { { STATE_PSEXCM
}, 'i' },
2442 { { STATE_PSRING
}, 'i' },
2443 { { STATE_WindowStart
}, 'i' }
2446 static xtensa_arg_internal Iclass_xt_iclass_wsr_windowstart_args
[] = {
2447 { { 6 /* art */ }, 'i' }
2450 static xtensa_arg_internal Iclass_xt_iclass_wsr_windowstart_stateArgs
[] = {
2451 { { STATE_PSEXCM
}, 'i' },
2452 { { STATE_PSRING
}, 'i' },
2453 { { STATE_WindowStart
}, 'o' }
2456 static xtensa_arg_internal Iclass_xt_iclass_xsr_windowstart_args
[] = {
2457 { { 6 /* art */ }, 'm' }
2460 static xtensa_arg_internal Iclass_xt_iclass_xsr_windowstart_stateArgs
[] = {
2461 { { STATE_PSEXCM
}, 'i' },
2462 { { STATE_PSRING
}, 'i' },
2463 { { STATE_WindowStart
}, 'm' }
2466 static xtensa_arg_internal Iclass_xt_iclass_add_n_args
[] = {
2467 { { 3 /* arr */ }, 'o' },
2468 { { 4 /* ars */ }, 'i' },
2469 { { 6 /* art */ }, 'i' }
2472 static xtensa_arg_internal Iclass_xt_iclass_addi_n_args
[] = {
2473 { { 3 /* arr */ }, 'o' },
2474 { { 4 /* ars */ }, 'i' },
2475 { { 16 /* ai4const */ }, 'i' }
2478 static xtensa_arg_internal Iclass_xt_iclass_bz6_args
[] = {
2479 { { 4 /* ars */ }, 'i' },
2480 { { 15 /* uimm6 */ }, 'i' }
2483 static xtensa_arg_internal Iclass_xt_iclass_loadi4_args
[] = {
2484 { { 6 /* art */ }, 'o' },
2485 { { 4 /* ars */ }, 'i' },
2486 { { 13 /* lsi4x4 */ }, 'i' }
2489 static xtensa_arg_internal Iclass_xt_iclass_mov_n_args
[] = {
2490 { { 6 /* art */ }, 'o' },
2491 { { 4 /* ars */ }, 'i' }
2494 static xtensa_arg_internal Iclass_xt_iclass_movi_n_args
[] = {
2495 { { 4 /* ars */ }, 'o' },
2496 { { 14 /* simm7 */ }, 'i' }
2499 static xtensa_arg_internal Iclass_xt_iclass_retn_args
[] = {
2500 { { 5 /* *ars_invisible */ }, 'i' }
2503 static xtensa_arg_internal Iclass_xt_iclass_storei4_args
[] = {
2504 { { 6 /* art */ }, 'i' },
2505 { { 4 /* ars */ }, 'i' },
2506 { { 13 /* lsi4x4 */ }, 'i' }
2509 static xtensa_arg_internal Iclass_xt_iclass_addi_args
[] = {
2510 { { 6 /* art */ }, 'o' },
2511 { { 4 /* ars */ }, 'i' },
2512 { { 23 /* simm8 */ }, 'i' }
2515 static xtensa_arg_internal Iclass_xt_iclass_addmi_args
[] = {
2516 { { 6 /* art */ }, 'o' },
2517 { { 4 /* ars */ }, 'i' },
2518 { { 24 /* simm8x256 */ }, 'i' }
2521 static xtensa_arg_internal Iclass_xt_iclass_addsub_args
[] = {
2522 { { 3 /* arr */ }, 'o' },
2523 { { 4 /* ars */ }, 'i' },
2524 { { 6 /* art */ }, 'i' }
2527 static xtensa_arg_internal Iclass_xt_iclass_bit_args
[] = {
2528 { { 3 /* arr */ }, 'o' },
2529 { { 4 /* ars */ }, 'i' },
2530 { { 6 /* art */ }, 'i' }
2533 static xtensa_arg_internal Iclass_xt_iclass_bsi8_args
[] = {
2534 { { 4 /* ars */ }, 'i' },
2535 { { 17 /* b4const */ }, 'i' },
2536 { { 28 /* label8 */ }, 'i' }
2539 static xtensa_arg_internal Iclass_xt_iclass_bsi8b_args
[] = {
2540 { { 4 /* ars */ }, 'i' },
2541 { { 37 /* bbi */ }, 'i' },
2542 { { 28 /* label8 */ }, 'i' }
2545 static xtensa_arg_internal Iclass_xt_iclass_bsi8u_args
[] = {
2546 { { 4 /* ars */ }, 'i' },
2547 { { 18 /* b4constu */ }, 'i' },
2548 { { 28 /* label8 */ }, 'i' }
2551 static xtensa_arg_internal Iclass_xt_iclass_bst8_args
[] = {
2552 { { 4 /* ars */ }, 'i' },
2553 { { 6 /* art */ }, 'i' },
2554 { { 28 /* label8 */ }, 'i' }
2557 static xtensa_arg_internal Iclass_xt_iclass_bsz12_args
[] = {
2558 { { 4 /* ars */ }, 'i' },
2559 { { 30 /* label12 */ }, 'i' }
2562 static xtensa_arg_internal Iclass_xt_iclass_call0_args
[] = {
2563 { { 0 /* soffsetx4 */ }, 'i' },
2564 { { 7 /* ar0 */ }, 'o' }
2567 static xtensa_arg_internal Iclass_xt_iclass_callx0_args
[] = {
2568 { { 4 /* ars */ }, 'i' },
2569 { { 7 /* ar0 */ }, 'o' }
2572 static xtensa_arg_internal Iclass_xt_iclass_exti_args
[] = {
2573 { { 3 /* arr */ }, 'o' },
2574 { { 6 /* art */ }, 'i' },
2575 { { 52 /* sae */ }, 'i' },
2576 { { 27 /* op2p1 */ }, 'i' }
2579 static xtensa_arg_internal Iclass_xt_iclass_jump_args
[] = {
2580 { { 31 /* soffset */ }, 'i' }
2583 static xtensa_arg_internal Iclass_xt_iclass_jumpx_args
[] = {
2584 { { 4 /* ars */ }, 'i' }
2587 static xtensa_arg_internal Iclass_xt_iclass_l16ui_args
[] = {
2588 { { 6 /* art */ }, 'o' },
2589 { { 4 /* ars */ }, 'i' },
2590 { { 20 /* uimm8x2 */ }, 'i' }
2593 static xtensa_arg_internal Iclass_xt_iclass_l16si_args
[] = {
2594 { { 6 /* art */ }, 'o' },
2595 { { 4 /* ars */ }, 'i' },
2596 { { 20 /* uimm8x2 */ }, 'i' }
2599 static xtensa_arg_internal Iclass_xt_iclass_l32i_args
[] = {
2600 { { 6 /* art */ }, 'o' },
2601 { { 4 /* ars */ }, 'i' },
2602 { { 21 /* uimm8x4 */ }, 'i' }
2605 static xtensa_arg_internal Iclass_xt_iclass_l32r_args
[] = {
2606 { { 6 /* art */ }, 'o' },
2607 { { 32 /* uimm16x4 */ }, 'i' }
2610 static xtensa_arg_internal Iclass_xt_iclass_l32r_stateArgs
[] = {
2611 { { STATE_LITBADDR
}, 'i' },
2612 { { STATE_LITBEN
}, 'i' }
2615 static xtensa_arg_internal Iclass_xt_iclass_l8i_args
[] = {
2616 { { 6 /* art */ }, 'o' },
2617 { { 4 /* ars */ }, 'i' },
2618 { { 19 /* uimm8 */ }, 'i' }
2621 static xtensa_arg_internal Iclass_xt_iclass_loop_args
[] = {
2622 { { 4 /* ars */ }, 'i' },
2623 { { 29 /* ulabel8 */ }, 'i' }
2626 static xtensa_arg_internal Iclass_xt_iclass_loop_stateArgs
[] = {
2627 { { STATE_LBEG
}, 'o' },
2628 { { STATE_LEND
}, 'o' },
2629 { { STATE_LCOUNT
}, 'o' }
2632 static xtensa_arg_internal Iclass_xt_iclass_loopz_args
[] = {
2633 { { 4 /* ars */ }, 'i' },
2634 { { 29 /* ulabel8 */ }, 'i' }
2637 static xtensa_arg_internal Iclass_xt_iclass_loopz_stateArgs
[] = {
2638 { { STATE_LBEG
}, 'o' },
2639 { { STATE_LEND
}, 'o' },
2640 { { STATE_LCOUNT
}, 'o' }
2643 static xtensa_arg_internal Iclass_xt_iclass_movi_args
[] = {
2644 { { 6 /* art */ }, 'o' },
2645 { { 25 /* simm12b */ }, 'i' }
2648 static xtensa_arg_internal Iclass_xt_iclass_movz_args
[] = {
2649 { { 3 /* arr */ }, 'm' },
2650 { { 4 /* ars */ }, 'i' },
2651 { { 6 /* art */ }, 'i' }
2654 static xtensa_arg_internal Iclass_xt_iclass_neg_args
[] = {
2655 { { 3 /* arr */ }, 'o' },
2656 { { 6 /* art */ }, 'i' }
2659 static xtensa_arg_internal Iclass_xt_iclass_return_args
[] = {
2660 { { 5 /* *ars_invisible */ }, 'i' }
2663 static xtensa_arg_internal Iclass_xt_iclass_s16i_args
[] = {
2664 { { 6 /* art */ }, 'i' },
2665 { { 4 /* ars */ }, 'i' },
2666 { { 20 /* uimm8x2 */ }, 'i' }
2669 static xtensa_arg_internal Iclass_xt_iclass_s32i_args
[] = {
2670 { { 6 /* art */ }, 'i' },
2671 { { 4 /* ars */ }, 'i' },
2672 { { 21 /* uimm8x4 */ }, 'i' }
2675 static xtensa_arg_internal Iclass_xt_iclass_s8i_args
[] = {
2676 { { 6 /* art */ }, 'i' },
2677 { { 4 /* ars */ }, 'i' },
2678 { { 19 /* uimm8 */ }, 'i' }
2681 static xtensa_arg_internal Iclass_xt_iclass_sar_args
[] = {
2682 { { 4 /* ars */ }, 'i' }
2685 static xtensa_arg_internal Iclass_xt_iclass_sar_stateArgs
[] = {
2686 { { STATE_SAR
}, 'o' }
2689 static xtensa_arg_internal Iclass_xt_iclass_sari_args
[] = {
2690 { { 56 /* sas */ }, 'i' }
2693 static xtensa_arg_internal Iclass_xt_iclass_sari_stateArgs
[] = {
2694 { { STATE_SAR
}, 'o' }
2697 static xtensa_arg_internal Iclass_xt_iclass_shifts_args
[] = {
2698 { { 3 /* arr */ }, 'o' },
2699 { { 4 /* ars */ }, 'i' }
2702 static xtensa_arg_internal Iclass_xt_iclass_shifts_stateArgs
[] = {
2703 { { STATE_SAR
}, 'i' }
2706 static xtensa_arg_internal Iclass_xt_iclass_shiftst_args
[] = {
2707 { { 3 /* arr */ }, 'o' },
2708 { { 4 /* ars */ }, 'i' },
2709 { { 6 /* art */ }, 'i' }
2712 static xtensa_arg_internal Iclass_xt_iclass_shiftst_stateArgs
[] = {
2713 { { STATE_SAR
}, 'i' }
2716 static xtensa_arg_internal Iclass_xt_iclass_shiftt_args
[] = {
2717 { { 3 /* arr */ }, 'o' },
2718 { { 6 /* art */ }, 'i' }
2721 static xtensa_arg_internal Iclass_xt_iclass_shiftt_stateArgs
[] = {
2722 { { STATE_SAR
}, 'i' }
2725 static xtensa_arg_internal Iclass_xt_iclass_slli_args
[] = {
2726 { { 3 /* arr */ }, 'o' },
2727 { { 4 /* ars */ }, 'i' },
2728 { { 26 /* msalp32 */ }, 'i' }
2731 static xtensa_arg_internal Iclass_xt_iclass_srai_args
[] = {
2732 { { 3 /* arr */ }, 'o' },
2733 { { 6 /* art */ }, 'i' },
2734 { { 54 /* sargt */ }, 'i' }
2737 static xtensa_arg_internal Iclass_xt_iclass_srli_args
[] = {
2738 { { 3 /* arr */ }, 'o' },
2739 { { 6 /* art */ }, 'i' },
2740 { { 40 /* s */ }, 'i' }
2743 static xtensa_arg_internal Iclass_xt_iclass_sync_stateArgs
[] = {
2744 { { STATE_XTSYNC
}, 'i' }
2747 static xtensa_arg_internal Iclass_xt_iclass_rsil_args
[] = {
2748 { { 6 /* art */ }, 'o' },
2749 { { 40 /* s */ }, 'i' }
2752 static xtensa_arg_internal Iclass_xt_iclass_rsil_stateArgs
[] = {
2753 { { STATE_PSWOE
}, 'i' },
2754 { { STATE_PSCALLINC
}, 'i' },
2755 { { STATE_PSOWB
}, 'i' },
2756 { { STATE_PSRING
}, 'i' },
2757 { { STATE_PSUM
}, 'i' },
2758 { { STATE_PSEXCM
}, 'i' },
2759 { { STATE_PSINTLEVEL
}, 'm' }
2762 static xtensa_arg_internal Iclass_xt_iclass_rsr_lend_args
[] = {
2763 { { 6 /* art */ }, 'o' }
2766 static xtensa_arg_internal Iclass_xt_iclass_rsr_lend_stateArgs
[] = {
2767 { { STATE_LEND
}, 'i' }
2770 static xtensa_arg_internal Iclass_xt_iclass_wsr_lend_args
[] = {
2771 { { 6 /* art */ }, 'i' }
2774 static xtensa_arg_internal Iclass_xt_iclass_wsr_lend_stateArgs
[] = {
2775 { { STATE_LEND
}, 'o' }
2778 static xtensa_arg_internal Iclass_xt_iclass_xsr_lend_args
[] = {
2779 { { 6 /* art */ }, 'm' }
2782 static xtensa_arg_internal Iclass_xt_iclass_xsr_lend_stateArgs
[] = {
2783 { { STATE_LEND
}, 'm' }
2786 static xtensa_arg_internal Iclass_xt_iclass_rsr_lcount_args
[] = {
2787 { { 6 /* art */ }, 'o' }
2790 static xtensa_arg_internal Iclass_xt_iclass_rsr_lcount_stateArgs
[] = {
2791 { { STATE_LCOUNT
}, 'i' }
2794 static xtensa_arg_internal Iclass_xt_iclass_wsr_lcount_args
[] = {
2795 { { 6 /* art */ }, 'i' }
2798 static xtensa_arg_internal Iclass_xt_iclass_wsr_lcount_stateArgs
[] = {
2799 { { STATE_XTSYNC
}, 'o' },
2800 { { STATE_LCOUNT
}, 'o' }
2803 static xtensa_arg_internal Iclass_xt_iclass_xsr_lcount_args
[] = {
2804 { { 6 /* art */ }, 'm' }
2807 static xtensa_arg_internal Iclass_xt_iclass_xsr_lcount_stateArgs
[] = {
2808 { { STATE_XTSYNC
}, 'o' },
2809 { { STATE_LCOUNT
}, 'm' }
2812 static xtensa_arg_internal Iclass_xt_iclass_rsr_lbeg_args
[] = {
2813 { { 6 /* art */ }, 'o' }
2816 static xtensa_arg_internal Iclass_xt_iclass_rsr_lbeg_stateArgs
[] = {
2817 { { STATE_LBEG
}, 'i' }
2820 static xtensa_arg_internal Iclass_xt_iclass_wsr_lbeg_args
[] = {
2821 { { 6 /* art */ }, 'i' }
2824 static xtensa_arg_internal Iclass_xt_iclass_wsr_lbeg_stateArgs
[] = {
2825 { { STATE_LBEG
}, 'o' }
2828 static xtensa_arg_internal Iclass_xt_iclass_xsr_lbeg_args
[] = {
2829 { { 6 /* art */ }, 'm' }
2832 static xtensa_arg_internal Iclass_xt_iclass_xsr_lbeg_stateArgs
[] = {
2833 { { STATE_LBEG
}, 'm' }
2836 static xtensa_arg_internal Iclass_xt_iclass_rsr_sar_args
[] = {
2837 { { 6 /* art */ }, 'o' }
2840 static xtensa_arg_internal Iclass_xt_iclass_rsr_sar_stateArgs
[] = {
2841 { { STATE_SAR
}, 'i' }
2844 static xtensa_arg_internal Iclass_xt_iclass_wsr_sar_args
[] = {
2845 { { 6 /* art */ }, 'i' }
2848 static xtensa_arg_internal Iclass_xt_iclass_wsr_sar_stateArgs
[] = {
2849 { { STATE_SAR
}, 'o' },
2850 { { STATE_XTSYNC
}, 'o' }
2853 static xtensa_arg_internal Iclass_xt_iclass_xsr_sar_args
[] = {
2854 { { 6 /* art */ }, 'm' }
2857 static xtensa_arg_internal Iclass_xt_iclass_xsr_sar_stateArgs
[] = {
2858 { { STATE_SAR
}, 'm' }
2861 static xtensa_arg_internal Iclass_xt_iclass_rsr_litbase_args
[] = {
2862 { { 6 /* art */ }, 'o' }
2865 static xtensa_arg_internal Iclass_xt_iclass_rsr_litbase_stateArgs
[] = {
2866 { { STATE_LITBADDR
}, 'i' },
2867 { { STATE_LITBEN
}, 'i' }
2870 static xtensa_arg_internal Iclass_xt_iclass_wsr_litbase_args
[] = {
2871 { { 6 /* art */ }, 'i' }
2874 static xtensa_arg_internal Iclass_xt_iclass_wsr_litbase_stateArgs
[] = {
2875 { { STATE_LITBADDR
}, 'o' },
2876 { { STATE_LITBEN
}, 'o' }
2879 static xtensa_arg_internal Iclass_xt_iclass_xsr_litbase_args
[] = {
2880 { { 6 /* art */ }, 'm' }
2883 static xtensa_arg_internal Iclass_xt_iclass_xsr_litbase_stateArgs
[] = {
2884 { { STATE_LITBADDR
}, 'm' },
2885 { { STATE_LITBEN
}, 'm' }
2888 static xtensa_arg_internal Iclass_xt_iclass_rsr_176_args
[] = {
2889 { { 6 /* art */ }, 'o' }
2892 static xtensa_arg_internal Iclass_xt_iclass_rsr_176_stateArgs
[] = {
2893 { { STATE_PSEXCM
}, 'i' },
2894 { { STATE_PSRING
}, 'i' }
2897 static xtensa_arg_internal Iclass_xt_iclass_rsr_208_args
[] = {
2898 { { 6 /* art */ }, 'o' }
2901 static xtensa_arg_internal Iclass_xt_iclass_rsr_208_stateArgs
[] = {
2902 { { STATE_PSEXCM
}, 'i' },
2903 { { STATE_PSRING
}, 'i' }
2906 static xtensa_arg_internal Iclass_xt_iclass_rsr_ps_args
[] = {
2907 { { 6 /* art */ }, 'o' }
2910 static xtensa_arg_internal Iclass_xt_iclass_rsr_ps_stateArgs
[] = {
2911 { { STATE_PSWOE
}, 'i' },
2912 { { STATE_PSCALLINC
}, 'i' },
2913 { { STATE_PSOWB
}, 'i' },
2914 { { STATE_PSRING
}, 'i' },
2915 { { STATE_PSUM
}, 'i' },
2916 { { STATE_PSEXCM
}, 'i' },
2917 { { STATE_PSINTLEVEL
}, 'i' }
2920 static xtensa_arg_internal Iclass_xt_iclass_wsr_ps_args
[] = {
2921 { { 6 /* art */ }, 'i' }
2924 static xtensa_arg_internal Iclass_xt_iclass_wsr_ps_stateArgs
[] = {
2925 { { STATE_PSWOE
}, 'o' },
2926 { { STATE_PSCALLINC
}, 'o' },
2927 { { STATE_PSOWB
}, 'o' },
2928 { { STATE_PSRING
}, 'm' },
2929 { { STATE_PSUM
}, 'o' },
2930 { { STATE_PSEXCM
}, 'm' },
2931 { { STATE_PSINTLEVEL
}, 'o' }
2934 static xtensa_arg_internal Iclass_xt_iclass_xsr_ps_args
[] = {
2935 { { 6 /* art */ }, 'm' }
2938 static xtensa_arg_internal Iclass_xt_iclass_xsr_ps_stateArgs
[] = {
2939 { { STATE_PSWOE
}, 'm' },
2940 { { STATE_PSCALLINC
}, 'm' },
2941 { { STATE_PSOWB
}, 'm' },
2942 { { STATE_PSRING
}, 'm' },
2943 { { STATE_PSUM
}, 'm' },
2944 { { STATE_PSEXCM
}, 'm' },
2945 { { STATE_PSINTLEVEL
}, 'm' }
2948 static xtensa_arg_internal Iclass_xt_iclass_rsr_epc1_args
[] = {
2949 { { 6 /* art */ }, 'o' }
2952 static xtensa_arg_internal Iclass_xt_iclass_rsr_epc1_stateArgs
[] = {
2953 { { STATE_PSEXCM
}, 'i' },
2954 { { STATE_PSRING
}, 'i' },
2955 { { STATE_EPC1
}, 'i' }
2958 static xtensa_arg_internal Iclass_xt_iclass_wsr_epc1_args
[] = {
2959 { { 6 /* art */ }, 'i' }
2962 static xtensa_arg_internal Iclass_xt_iclass_wsr_epc1_stateArgs
[] = {
2963 { { STATE_PSEXCM
}, 'i' },
2964 { { STATE_PSRING
}, 'i' },
2965 { { STATE_EPC1
}, 'o' }
2968 static xtensa_arg_internal Iclass_xt_iclass_xsr_epc1_args
[] = {
2969 { { 6 /* art */ }, 'm' }
2972 static xtensa_arg_internal Iclass_xt_iclass_xsr_epc1_stateArgs
[] = {
2973 { { STATE_PSEXCM
}, 'i' },
2974 { { STATE_PSRING
}, 'i' },
2975 { { STATE_EPC1
}, 'm' }
2978 static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave1_args
[] = {
2979 { { 6 /* art */ }, 'o' }
2982 static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave1_stateArgs
[] = {
2983 { { STATE_PSEXCM
}, 'i' },
2984 { { STATE_PSRING
}, 'i' },
2985 { { STATE_EXCSAVE1
}, 'i' }
2988 static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave1_args
[] = {
2989 { { 6 /* art */ }, 'i' }
2992 static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave1_stateArgs
[] = {
2993 { { STATE_PSEXCM
}, 'i' },
2994 { { STATE_PSRING
}, 'i' },
2995 { { STATE_EXCSAVE1
}, 'o' }
2998 static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave1_args
[] = {
2999 { { 6 /* art */ }, 'm' }
3002 static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave1_stateArgs
[] = {
3003 { { STATE_PSEXCM
}, 'i' },
3004 { { STATE_PSRING
}, 'i' },
3005 { { STATE_EXCSAVE1
}, 'm' }
3008 static xtensa_arg_internal Iclass_xt_iclass_rsr_epc2_args
[] = {
3009 { { 6 /* art */ }, 'o' }
3012 static xtensa_arg_internal Iclass_xt_iclass_rsr_epc2_stateArgs
[] = {
3013 { { STATE_PSEXCM
}, 'i' },
3014 { { STATE_PSRING
}, 'i' },
3015 { { STATE_EPC2
}, 'i' }
3018 static xtensa_arg_internal Iclass_xt_iclass_wsr_epc2_args
[] = {
3019 { { 6 /* art */ }, 'i' }
3022 static xtensa_arg_internal Iclass_xt_iclass_wsr_epc2_stateArgs
[] = {
3023 { { STATE_PSEXCM
}, 'i' },
3024 { { STATE_PSRING
}, 'i' },
3025 { { STATE_EPC2
}, 'o' }
3028 static xtensa_arg_internal Iclass_xt_iclass_xsr_epc2_args
[] = {
3029 { { 6 /* art */ }, 'm' }
3032 static xtensa_arg_internal Iclass_xt_iclass_xsr_epc2_stateArgs
[] = {
3033 { { STATE_PSEXCM
}, 'i' },
3034 { { STATE_PSRING
}, 'i' },
3035 { { STATE_EPC2
}, 'm' }
3038 static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave2_args
[] = {
3039 { { 6 /* art */ }, 'o' }
3042 static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave2_stateArgs
[] = {
3043 { { STATE_PSEXCM
}, 'i' },
3044 { { STATE_PSRING
}, 'i' },
3045 { { STATE_EXCSAVE2
}, 'i' }
3048 static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave2_args
[] = {
3049 { { 6 /* art */ }, 'i' }
3052 static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave2_stateArgs
[] = {
3053 { { STATE_PSEXCM
}, 'i' },
3054 { { STATE_PSRING
}, 'i' },
3055 { { STATE_EXCSAVE2
}, 'o' }
3058 static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave2_args
[] = {
3059 { { 6 /* art */ }, 'm' }
3062 static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave2_stateArgs
[] = {
3063 { { STATE_PSEXCM
}, 'i' },
3064 { { STATE_PSRING
}, 'i' },
3065 { { STATE_EXCSAVE2
}, 'm' }
3068 static xtensa_arg_internal Iclass_xt_iclass_rsr_epc3_args
[] = {
3069 { { 6 /* art */ }, 'o' }
3072 static xtensa_arg_internal Iclass_xt_iclass_rsr_epc3_stateArgs
[] = {
3073 { { STATE_PSEXCM
}, 'i' },
3074 { { STATE_PSRING
}, 'i' },
3075 { { STATE_EPC3
}, 'i' }
3078 static xtensa_arg_internal Iclass_xt_iclass_wsr_epc3_args
[] = {
3079 { { 6 /* art */ }, 'i' }
3082 static xtensa_arg_internal Iclass_xt_iclass_wsr_epc3_stateArgs
[] = {
3083 { { STATE_PSEXCM
}, 'i' },
3084 { { STATE_PSRING
}, 'i' },
3085 { { STATE_EPC3
}, 'o' }
3088 static xtensa_arg_internal Iclass_xt_iclass_xsr_epc3_args
[] = {
3089 { { 6 /* art */ }, 'm' }
3092 static xtensa_arg_internal Iclass_xt_iclass_xsr_epc3_stateArgs
[] = {
3093 { { STATE_PSEXCM
}, 'i' },
3094 { { STATE_PSRING
}, 'i' },
3095 { { STATE_EPC3
}, 'm' }
3098 static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave3_args
[] = {
3099 { { 6 /* art */ }, 'o' }
3102 static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave3_stateArgs
[] = {
3103 { { STATE_PSEXCM
}, 'i' },
3104 { { STATE_PSRING
}, 'i' },
3105 { { STATE_EXCSAVE3
}, 'i' }
3108 static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave3_args
[] = {
3109 { { 6 /* art */ }, 'i' }
3112 static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave3_stateArgs
[] = {
3113 { { STATE_PSEXCM
}, 'i' },
3114 { { STATE_PSRING
}, 'i' },
3115 { { STATE_EXCSAVE3
}, 'o' }
3118 static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave3_args
[] = {
3119 { { 6 /* art */ }, 'm' }
3122 static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave3_stateArgs
[] = {
3123 { { STATE_PSEXCM
}, 'i' },
3124 { { STATE_PSRING
}, 'i' },
3125 { { STATE_EXCSAVE3
}, 'm' }
3128 static xtensa_arg_internal Iclass_xt_iclass_rsr_epc4_args
[] = {
3129 { { 6 /* art */ }, 'o' }
3132 static xtensa_arg_internal Iclass_xt_iclass_rsr_epc4_stateArgs
[] = {
3133 { { STATE_PSEXCM
}, 'i' },
3134 { { STATE_PSRING
}, 'i' },
3135 { { STATE_EPC4
}, 'i' }
3138 static xtensa_arg_internal Iclass_xt_iclass_wsr_epc4_args
[] = {
3139 { { 6 /* art */ }, 'i' }
3142 static xtensa_arg_internal Iclass_xt_iclass_wsr_epc4_stateArgs
[] = {
3143 { { STATE_PSEXCM
}, 'i' },
3144 { { STATE_PSRING
}, 'i' },
3145 { { STATE_EPC4
}, 'o' }
3148 static xtensa_arg_internal Iclass_xt_iclass_xsr_epc4_args
[] = {
3149 { { 6 /* art */ }, 'm' }
3152 static xtensa_arg_internal Iclass_xt_iclass_xsr_epc4_stateArgs
[] = {
3153 { { STATE_PSEXCM
}, 'i' },
3154 { { STATE_PSRING
}, 'i' },
3155 { { STATE_EPC4
}, 'm' }
3158 static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave4_args
[] = {
3159 { { 6 /* art */ }, 'o' }
3162 static xtensa_arg_internal Iclass_xt_iclass_rsr_excsave4_stateArgs
[] = {
3163 { { STATE_PSEXCM
}, 'i' },
3164 { { STATE_PSRING
}, 'i' },
3165 { { STATE_EXCSAVE4
}, 'i' }
3168 static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave4_args
[] = {
3169 { { 6 /* art */ }, 'i' }
3172 static xtensa_arg_internal Iclass_xt_iclass_wsr_excsave4_stateArgs
[] = {
3173 { { STATE_PSEXCM
}, 'i' },
3174 { { STATE_PSRING
}, 'i' },
3175 { { STATE_EXCSAVE4
}, 'o' }
3178 static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave4_args
[] = {
3179 { { 6 /* art */ }, 'm' }
3182 static xtensa_arg_internal Iclass_xt_iclass_xsr_excsave4_stateArgs
[] = {
3183 { { STATE_PSEXCM
}, 'i' },
3184 { { STATE_PSRING
}, 'i' },
3185 { { STATE_EXCSAVE4
}, 'm' }
3188 static xtensa_arg_internal Iclass_xt_iclass_rsr_eps2_args
[] = {
3189 { { 6 /* art */ }, 'o' }
3192 static xtensa_arg_internal Iclass_xt_iclass_rsr_eps2_stateArgs
[] = {
3193 { { STATE_PSEXCM
}, 'i' },
3194 { { STATE_PSRING
}, 'i' },
3195 { { STATE_EPS2
}, 'i' }
3198 static xtensa_arg_internal Iclass_xt_iclass_wsr_eps2_args
[] = {
3199 { { 6 /* art */ }, 'i' }
3202 static xtensa_arg_internal Iclass_xt_iclass_wsr_eps2_stateArgs
[] = {
3203 { { STATE_PSEXCM
}, 'i' },
3204 { { STATE_PSRING
}, 'i' },
3205 { { STATE_EPS2
}, 'o' }
3208 static xtensa_arg_internal Iclass_xt_iclass_xsr_eps2_args
[] = {
3209 { { 6 /* art */ }, 'm' }
3212 static xtensa_arg_internal Iclass_xt_iclass_xsr_eps2_stateArgs
[] = {
3213 { { STATE_PSEXCM
}, 'i' },
3214 { { STATE_PSRING
}, 'i' },
3215 { { STATE_EPS2
}, 'm' }
3218 static xtensa_arg_internal Iclass_xt_iclass_rsr_eps3_args
[] = {
3219 { { 6 /* art */ }, 'o' }
3222 static xtensa_arg_internal Iclass_xt_iclass_rsr_eps3_stateArgs
[] = {
3223 { { STATE_PSEXCM
}, 'i' },
3224 { { STATE_PSRING
}, 'i' },
3225 { { STATE_EPS3
}, 'i' }
3228 static xtensa_arg_internal Iclass_xt_iclass_wsr_eps3_args
[] = {
3229 { { 6 /* art */ }, 'i' }
3232 static xtensa_arg_internal Iclass_xt_iclass_wsr_eps3_stateArgs
[] = {
3233 { { STATE_PSEXCM
}, 'i' },
3234 { { STATE_PSRING
}, 'i' },
3235 { { STATE_EPS3
}, 'o' }
3238 static xtensa_arg_internal Iclass_xt_iclass_xsr_eps3_args
[] = {
3239 { { 6 /* art */ }, 'm' }
3242 static xtensa_arg_internal Iclass_xt_iclass_xsr_eps3_stateArgs
[] = {
3243 { { STATE_PSEXCM
}, 'i' },
3244 { { STATE_PSRING
}, 'i' },
3245 { { STATE_EPS3
}, 'm' }
3248 static xtensa_arg_internal Iclass_xt_iclass_rsr_eps4_args
[] = {
3249 { { 6 /* art */ }, 'o' }
3252 static xtensa_arg_internal Iclass_xt_iclass_rsr_eps4_stateArgs
[] = {
3253 { { STATE_PSEXCM
}, 'i' },
3254 { { STATE_PSRING
}, 'i' },
3255 { { STATE_EPS4
}, 'i' }
3258 static xtensa_arg_internal Iclass_xt_iclass_wsr_eps4_args
[] = {
3259 { { 6 /* art */ }, 'i' }
3262 static xtensa_arg_internal Iclass_xt_iclass_wsr_eps4_stateArgs
[] = {
3263 { { STATE_PSEXCM
}, 'i' },
3264 { { STATE_PSRING
}, 'i' },
3265 { { STATE_EPS4
}, 'o' }
3268 static xtensa_arg_internal Iclass_xt_iclass_xsr_eps4_args
[] = {
3269 { { 6 /* art */ }, 'm' }
3272 static xtensa_arg_internal Iclass_xt_iclass_xsr_eps4_stateArgs
[] = {
3273 { { STATE_PSEXCM
}, 'i' },
3274 { { STATE_PSRING
}, 'i' },
3275 { { STATE_EPS4
}, 'm' }
3278 static xtensa_arg_internal Iclass_xt_iclass_rsr_excvaddr_args
[] = {
3279 { { 6 /* art */ }, 'o' }
3282 static xtensa_arg_internal Iclass_xt_iclass_rsr_excvaddr_stateArgs
[] = {
3283 { { STATE_PSEXCM
}, 'i' },
3284 { { STATE_PSRING
}, 'i' },
3285 { { STATE_EXCVADDR
}, 'i' }
3288 static xtensa_arg_internal Iclass_xt_iclass_wsr_excvaddr_args
[] = {
3289 { { 6 /* art */ }, 'i' }
3292 static xtensa_arg_internal Iclass_xt_iclass_wsr_excvaddr_stateArgs
[] = {
3293 { { STATE_PSEXCM
}, 'i' },
3294 { { STATE_PSRING
}, 'i' },
3295 { { STATE_EXCVADDR
}, 'o' }
3298 static xtensa_arg_internal Iclass_xt_iclass_xsr_excvaddr_args
[] = {
3299 { { 6 /* art */ }, 'm' }
3302 static xtensa_arg_internal Iclass_xt_iclass_xsr_excvaddr_stateArgs
[] = {
3303 { { STATE_PSEXCM
}, 'i' },
3304 { { STATE_PSRING
}, 'i' },
3305 { { STATE_EXCVADDR
}, 'm' }
3308 static xtensa_arg_internal Iclass_xt_iclass_rsr_depc_args
[] = {
3309 { { 6 /* art */ }, 'o' }
3312 static xtensa_arg_internal Iclass_xt_iclass_rsr_depc_stateArgs
[] = {
3313 { { STATE_PSEXCM
}, 'i' },
3314 { { STATE_PSRING
}, 'i' },
3315 { { STATE_DEPC
}, 'i' }
3318 static xtensa_arg_internal Iclass_xt_iclass_wsr_depc_args
[] = {
3319 { { 6 /* art */ }, 'i' }
3322 static xtensa_arg_internal Iclass_xt_iclass_wsr_depc_stateArgs
[] = {
3323 { { STATE_PSEXCM
}, 'i' },
3324 { { STATE_PSRING
}, 'i' },
3325 { { STATE_DEPC
}, 'o' }
3328 static xtensa_arg_internal Iclass_xt_iclass_xsr_depc_args
[] = {
3329 { { 6 /* art */ }, 'm' }
3332 static xtensa_arg_internal Iclass_xt_iclass_xsr_depc_stateArgs
[] = {
3333 { { STATE_PSEXCM
}, 'i' },
3334 { { STATE_PSRING
}, 'i' },
3335 { { STATE_DEPC
}, 'm' }
3338 static xtensa_arg_internal Iclass_xt_iclass_rsr_exccause_args
[] = {
3339 { { 6 /* art */ }, 'o' }
3342 static xtensa_arg_internal Iclass_xt_iclass_rsr_exccause_stateArgs
[] = {
3343 { { STATE_PSEXCM
}, 'i' },
3344 { { STATE_PSRING
}, 'i' },
3345 { { STATE_EXCCAUSE
}, 'i' },
3346 { { STATE_XTSYNC
}, 'i' }
3349 static xtensa_arg_internal Iclass_xt_iclass_wsr_exccause_args
[] = {
3350 { { 6 /* art */ }, 'i' }
3353 static xtensa_arg_internal Iclass_xt_iclass_wsr_exccause_stateArgs
[] = {
3354 { { STATE_PSEXCM
}, 'i' },
3355 { { STATE_PSRING
}, 'i' },
3356 { { STATE_EXCCAUSE
}, 'o' }
3359 static xtensa_arg_internal Iclass_xt_iclass_xsr_exccause_args
[] = {
3360 { { 6 /* art */ }, 'm' }
3363 static xtensa_arg_internal Iclass_xt_iclass_xsr_exccause_stateArgs
[] = {
3364 { { STATE_PSEXCM
}, 'i' },
3365 { { STATE_PSRING
}, 'i' },
3366 { { STATE_EXCCAUSE
}, 'm' }
3369 static xtensa_arg_internal Iclass_xt_iclass_rsr_misc0_args
[] = {
3370 { { 6 /* art */ }, 'o' }
3373 static xtensa_arg_internal Iclass_xt_iclass_rsr_misc0_stateArgs
[] = {
3374 { { STATE_PSEXCM
}, 'i' },
3375 { { STATE_PSRING
}, 'i' },
3376 { { STATE_MISC0
}, 'i' }
3379 static xtensa_arg_internal Iclass_xt_iclass_wsr_misc0_args
[] = {
3380 { { 6 /* art */ }, 'i' }
3383 static xtensa_arg_internal Iclass_xt_iclass_wsr_misc0_stateArgs
[] = {
3384 { { STATE_PSEXCM
}, 'i' },
3385 { { STATE_PSRING
}, 'i' },
3386 { { STATE_MISC0
}, 'o' }
3389 static xtensa_arg_internal Iclass_xt_iclass_xsr_misc0_args
[] = {
3390 { { 6 /* art */ }, 'm' }
3393 static xtensa_arg_internal Iclass_xt_iclass_xsr_misc0_stateArgs
[] = {
3394 { { STATE_PSEXCM
}, 'i' },
3395 { { STATE_PSRING
}, 'i' },
3396 { { STATE_MISC0
}, 'm' }
3399 static xtensa_arg_internal Iclass_xt_iclass_rsr_misc1_args
[] = {
3400 { { 6 /* art */ }, 'o' }
3403 static xtensa_arg_internal Iclass_xt_iclass_rsr_misc1_stateArgs
[] = {
3404 { { STATE_PSEXCM
}, 'i' },
3405 { { STATE_PSRING
}, 'i' },
3406 { { STATE_MISC1
}, 'i' }
3409 static xtensa_arg_internal Iclass_xt_iclass_wsr_misc1_args
[] = {
3410 { { 6 /* art */ }, 'i' }
3413 static xtensa_arg_internal Iclass_xt_iclass_wsr_misc1_stateArgs
[] = {
3414 { { STATE_PSEXCM
}, 'i' },
3415 { { STATE_PSRING
}, 'i' },
3416 { { STATE_MISC1
}, 'o' }
3419 static xtensa_arg_internal Iclass_xt_iclass_xsr_misc1_args
[] = {
3420 { { 6 /* art */ }, 'm' }
3423 static xtensa_arg_internal Iclass_xt_iclass_xsr_misc1_stateArgs
[] = {
3424 { { STATE_PSEXCM
}, 'i' },
3425 { { STATE_PSRING
}, 'i' },
3426 { { STATE_MISC1
}, 'm' }
3429 static xtensa_arg_internal Iclass_xt_iclass_rsr_prid_args
[] = {
3430 { { 6 /* art */ }, 'o' }
3433 static xtensa_arg_internal Iclass_xt_iclass_rsr_prid_stateArgs
[] = {
3434 { { STATE_PSEXCM
}, 'i' },
3435 { { STATE_PSRING
}, 'i' }
3438 static xtensa_arg_internal Iclass_xt_iclass_rfi_args
[] = {
3439 { { 40 /* s */ }, 'i' }
3442 static xtensa_arg_internal Iclass_xt_iclass_rfi_stateArgs
[] = {
3443 { { STATE_PSWOE
}, 'o' },
3444 { { STATE_PSCALLINC
}, 'o' },
3445 { { STATE_PSOWB
}, 'o' },
3446 { { STATE_PSRING
}, 'm' },
3447 { { STATE_PSUM
}, 'o' },
3448 { { STATE_PSEXCM
}, 'm' },
3449 { { STATE_PSINTLEVEL
}, 'o' },
3450 { { STATE_EPC1
}, 'i' },
3451 { { STATE_EPC2
}, 'i' },
3452 { { STATE_EPC3
}, 'i' },
3453 { { STATE_EPC4
}, 'i' },
3454 { { STATE_EPS2
}, 'i' },
3455 { { STATE_EPS3
}, 'i' },
3456 { { STATE_EPS4
}, 'i' },
3457 { { STATE_InOCDMode
}, 'm' }
3460 static xtensa_arg_internal Iclass_xt_iclass_wait_args
[] = {
3461 { { 40 /* s */ }, 'i' }
3464 static xtensa_arg_internal Iclass_xt_iclass_wait_stateArgs
[] = {
3465 { { STATE_PSEXCM
}, 'i' },
3466 { { STATE_PSRING
}, 'i' },
3467 { { STATE_PSINTLEVEL
}, 'o' }
3470 static xtensa_arg_internal Iclass_xt_iclass_rsr_interrupt_args
[] = {
3471 { { 6 /* art */ }, 'o' }
3474 static xtensa_arg_internal Iclass_xt_iclass_rsr_interrupt_stateArgs
[] = {
3475 { { STATE_PSEXCM
}, 'i' },
3476 { { STATE_PSRING
}, 'i' },
3477 { { STATE_INTERRUPT
}, 'i' }
3480 static xtensa_arg_internal Iclass_xt_iclass_wsr_intset_args
[] = {
3481 { { 6 /* art */ }, 'i' }
3484 static xtensa_arg_internal Iclass_xt_iclass_wsr_intset_stateArgs
[] = {
3485 { { STATE_PSEXCM
}, 'i' },
3486 { { STATE_PSRING
}, 'i' },
3487 { { STATE_XTSYNC
}, 'o' },
3488 { { STATE_INTERRUPT
}, 'm' }
3491 static xtensa_arg_internal Iclass_xt_iclass_wsr_intclear_args
[] = {
3492 { { 6 /* art */ }, 'i' }
3495 static xtensa_arg_internal Iclass_xt_iclass_wsr_intclear_stateArgs
[] = {
3496 { { STATE_PSEXCM
}, 'i' },
3497 { { STATE_PSRING
}, 'i' },
3498 { { STATE_XTSYNC
}, 'o' },
3499 { { STATE_INTERRUPT
}, 'm' }
3502 static xtensa_arg_internal Iclass_xt_iclass_rsr_intenable_args
[] = {
3503 { { 6 /* art */ }, 'o' }
3506 static xtensa_arg_internal Iclass_xt_iclass_rsr_intenable_stateArgs
[] = {
3507 { { STATE_PSEXCM
}, 'i' },
3508 { { STATE_PSRING
}, 'i' },
3509 { { STATE_INTENABLE
}, 'i' }
3512 static xtensa_arg_internal Iclass_xt_iclass_wsr_intenable_args
[] = {
3513 { { 6 /* art */ }, 'i' }
3516 static xtensa_arg_internal Iclass_xt_iclass_wsr_intenable_stateArgs
[] = {
3517 { { STATE_PSEXCM
}, 'i' },
3518 { { STATE_PSRING
}, 'i' },
3519 { { STATE_INTENABLE
}, 'o' }
3522 static xtensa_arg_internal Iclass_xt_iclass_xsr_intenable_args
[] = {
3523 { { 6 /* art */ }, 'm' }
3526 static xtensa_arg_internal Iclass_xt_iclass_xsr_intenable_stateArgs
[] = {
3527 { { STATE_PSEXCM
}, 'i' },
3528 { { STATE_PSRING
}, 'i' },
3529 { { STATE_INTENABLE
}, 'm' }
3532 static xtensa_arg_internal Iclass_xt_iclass_break_args
[] = {
3533 { { 34 /* imms */ }, 'i' },
3534 { { 33 /* immt */ }, 'i' }
3537 static xtensa_arg_internal Iclass_xt_iclass_break_stateArgs
[] = {
3538 { { STATE_PSEXCM
}, 'i' },
3539 { { STATE_PSINTLEVEL
}, 'i' }
3542 static xtensa_arg_internal Iclass_xt_iclass_break_n_args
[] = {
3543 { { 34 /* imms */ }, 'i' }
3546 static xtensa_arg_internal Iclass_xt_iclass_break_n_stateArgs
[] = {
3547 { { STATE_PSEXCM
}, 'i' },
3548 { { STATE_PSINTLEVEL
}, 'i' }
3551 static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka0_args
[] = {
3552 { { 6 /* art */ }, 'o' }
3555 static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka0_stateArgs
[] = {
3556 { { STATE_PSEXCM
}, 'i' },
3557 { { STATE_PSRING
}, 'i' },
3558 { { STATE_DBREAKA0
}, 'i' }
3561 static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka0_args
[] = {
3562 { { 6 /* art */ }, 'i' }
3565 static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka0_stateArgs
[] = {
3566 { { STATE_PSEXCM
}, 'i' },
3567 { { STATE_PSRING
}, 'i' },
3568 { { STATE_DBREAKA0
}, 'o' },
3569 { { STATE_XTSYNC
}, 'o' }
3572 static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka0_args
[] = {
3573 { { 6 /* art */ }, 'm' }
3576 static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka0_stateArgs
[] = {
3577 { { STATE_PSEXCM
}, 'i' },
3578 { { STATE_PSRING
}, 'i' },
3579 { { STATE_DBREAKA0
}, 'm' },
3580 { { STATE_XTSYNC
}, 'o' }
3583 static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc0_args
[] = {
3584 { { 6 /* art */ }, 'o' }
3587 static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc0_stateArgs
[] = {
3588 { { STATE_PSEXCM
}, 'i' },
3589 { { STATE_PSRING
}, 'i' },
3590 { { STATE_DBREAKC0
}, 'i' }
3593 static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc0_args
[] = {
3594 { { 6 /* art */ }, 'i' }
3597 static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc0_stateArgs
[] = {
3598 { { STATE_PSEXCM
}, 'i' },
3599 { { STATE_PSRING
}, 'i' },
3600 { { STATE_DBREAKC0
}, 'o' },
3601 { { STATE_XTSYNC
}, 'o' }
3604 static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc0_args
[] = {
3605 { { 6 /* art */ }, 'm' }
3608 static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc0_stateArgs
[] = {
3609 { { STATE_PSEXCM
}, 'i' },
3610 { { STATE_PSRING
}, 'i' },
3611 { { STATE_DBREAKC0
}, 'm' },
3612 { { STATE_XTSYNC
}, 'o' }
3615 static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka1_args
[] = {
3616 { { 6 /* art */ }, 'o' }
3619 static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreaka1_stateArgs
[] = {
3620 { { STATE_PSEXCM
}, 'i' },
3621 { { STATE_PSRING
}, 'i' },
3622 { { STATE_DBREAKA1
}, 'i' }
3625 static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka1_args
[] = {
3626 { { 6 /* art */ }, 'i' }
3629 static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreaka1_stateArgs
[] = {
3630 { { STATE_PSEXCM
}, 'i' },
3631 { { STATE_PSRING
}, 'i' },
3632 { { STATE_DBREAKA1
}, 'o' },
3633 { { STATE_XTSYNC
}, 'o' }
3636 static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka1_args
[] = {
3637 { { 6 /* art */ }, 'm' }
3640 static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreaka1_stateArgs
[] = {
3641 { { STATE_PSEXCM
}, 'i' },
3642 { { STATE_PSRING
}, 'i' },
3643 { { STATE_DBREAKA1
}, 'm' },
3644 { { STATE_XTSYNC
}, 'o' }
3647 static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc1_args
[] = {
3648 { { 6 /* art */ }, 'o' }
3651 static xtensa_arg_internal Iclass_xt_iclass_rsr_dbreakc1_stateArgs
[] = {
3652 { { STATE_PSEXCM
}, 'i' },
3653 { { STATE_PSRING
}, 'i' },
3654 { { STATE_DBREAKC1
}, 'i' }
3657 static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc1_args
[] = {
3658 { { 6 /* art */ }, 'i' }
3661 static xtensa_arg_internal Iclass_xt_iclass_wsr_dbreakc1_stateArgs
[] = {
3662 { { STATE_PSEXCM
}, 'i' },
3663 { { STATE_PSRING
}, 'i' },
3664 { { STATE_DBREAKC1
}, 'o' },
3665 { { STATE_XTSYNC
}, 'o' }
3668 static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc1_args
[] = {
3669 { { 6 /* art */ }, 'm' }
3672 static xtensa_arg_internal Iclass_xt_iclass_xsr_dbreakc1_stateArgs
[] = {
3673 { { STATE_PSEXCM
}, 'i' },
3674 { { STATE_PSRING
}, 'i' },
3675 { { STATE_DBREAKC1
}, 'm' },
3676 { { STATE_XTSYNC
}, 'o' }
3679 static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka0_args
[] = {
3680 { { 6 /* art */ }, 'o' }
3683 static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka0_stateArgs
[] = {
3684 { { STATE_PSEXCM
}, 'i' },
3685 { { STATE_PSRING
}, 'i' },
3686 { { STATE_IBREAKA0
}, 'i' }
3689 static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka0_args
[] = {
3690 { { 6 /* art */ }, 'i' }
3693 static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka0_stateArgs
[] = {
3694 { { STATE_PSEXCM
}, 'i' },
3695 { { STATE_PSRING
}, 'i' },
3696 { { STATE_IBREAKA0
}, 'o' }
3699 static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka0_args
[] = {
3700 { { 6 /* art */ }, 'm' }
3703 static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka0_stateArgs
[] = {
3704 { { STATE_PSEXCM
}, 'i' },
3705 { { STATE_PSRING
}, 'i' },
3706 { { STATE_IBREAKA0
}, 'm' }
3709 static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka1_args
[] = {
3710 { { 6 /* art */ }, 'o' }
3713 static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreaka1_stateArgs
[] = {
3714 { { STATE_PSEXCM
}, 'i' },
3715 { { STATE_PSRING
}, 'i' },
3716 { { STATE_IBREAKA1
}, 'i' }
3719 static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka1_args
[] = {
3720 { { 6 /* art */ }, 'i' }
3723 static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreaka1_stateArgs
[] = {
3724 { { STATE_PSEXCM
}, 'i' },
3725 { { STATE_PSRING
}, 'i' },
3726 { { STATE_IBREAKA1
}, 'o' }
3729 static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka1_args
[] = {
3730 { { 6 /* art */ }, 'm' }
3733 static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreaka1_stateArgs
[] = {
3734 { { STATE_PSEXCM
}, 'i' },
3735 { { STATE_PSRING
}, 'i' },
3736 { { STATE_IBREAKA1
}, 'm' }
3739 static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreakenable_args
[] = {
3740 { { 6 /* art */ }, 'o' }
3743 static xtensa_arg_internal Iclass_xt_iclass_rsr_ibreakenable_stateArgs
[] = {
3744 { { STATE_PSEXCM
}, 'i' },
3745 { { STATE_PSRING
}, 'i' },
3746 { { STATE_IBREAKENABLE
}, 'i' }
3749 static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreakenable_args
[] = {
3750 { { 6 /* art */ }, 'i' }
3753 static xtensa_arg_internal Iclass_xt_iclass_wsr_ibreakenable_stateArgs
[] = {
3754 { { STATE_PSEXCM
}, 'i' },
3755 { { STATE_PSRING
}, 'i' },
3756 { { STATE_IBREAKENABLE
}, 'o' }
3759 static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreakenable_args
[] = {
3760 { { 6 /* art */ }, 'm' }
3763 static xtensa_arg_internal Iclass_xt_iclass_xsr_ibreakenable_stateArgs
[] = {
3764 { { STATE_PSEXCM
}, 'i' },
3765 { { STATE_PSRING
}, 'i' },
3766 { { STATE_IBREAKENABLE
}, 'm' }
3769 static xtensa_arg_internal Iclass_xt_iclass_rsr_debugcause_args
[] = {
3770 { { 6 /* art */ }, 'o' }
3773 static xtensa_arg_internal Iclass_xt_iclass_rsr_debugcause_stateArgs
[] = {
3774 { { STATE_PSEXCM
}, 'i' },
3775 { { STATE_PSRING
}, 'i' },
3776 { { STATE_DEBUGCAUSE
}, 'i' },
3777 { { STATE_DBNUM
}, 'i' }
3780 static xtensa_arg_internal Iclass_xt_iclass_wsr_debugcause_args
[] = {
3781 { { 6 /* art */ }, 'i' }
3784 static xtensa_arg_internal Iclass_xt_iclass_wsr_debugcause_stateArgs
[] = {
3785 { { STATE_PSEXCM
}, 'i' },
3786 { { STATE_PSRING
}, 'i' },
3787 { { STATE_DEBUGCAUSE
}, 'o' },
3788 { { STATE_DBNUM
}, 'o' }
3791 static xtensa_arg_internal Iclass_xt_iclass_xsr_debugcause_args
[] = {
3792 { { 6 /* art */ }, 'm' }
3795 static xtensa_arg_internal Iclass_xt_iclass_xsr_debugcause_stateArgs
[] = {
3796 { { STATE_PSEXCM
}, 'i' },
3797 { { STATE_PSRING
}, 'i' },
3798 { { STATE_DEBUGCAUSE
}, 'm' },
3799 { { STATE_DBNUM
}, 'm' }
3802 static xtensa_arg_internal Iclass_xt_iclass_rsr_icount_args
[] = {
3803 { { 6 /* art */ }, 'o' }
3806 static xtensa_arg_internal Iclass_xt_iclass_rsr_icount_stateArgs
[] = {
3807 { { STATE_PSEXCM
}, 'i' },
3808 { { STATE_PSRING
}, 'i' },
3809 { { STATE_ICOUNT
}, 'i' }
3812 static xtensa_arg_internal Iclass_xt_iclass_wsr_icount_args
[] = {
3813 { { 6 /* art */ }, 'i' }
3816 static xtensa_arg_internal Iclass_xt_iclass_wsr_icount_stateArgs
[] = {
3817 { { STATE_PSEXCM
}, 'i' },
3818 { { STATE_PSRING
}, 'i' },
3819 { { STATE_XTSYNC
}, 'o' },
3820 { { STATE_ICOUNT
}, 'o' }
3823 static xtensa_arg_internal Iclass_xt_iclass_xsr_icount_args
[] = {
3824 { { 6 /* art */ }, 'm' }
3827 static xtensa_arg_internal Iclass_xt_iclass_xsr_icount_stateArgs
[] = {
3828 { { STATE_PSEXCM
}, 'i' },
3829 { { STATE_PSRING
}, 'i' },
3830 { { STATE_XTSYNC
}, 'o' },
3831 { { STATE_ICOUNT
}, 'm' }
3834 static xtensa_arg_internal Iclass_xt_iclass_rsr_icountlevel_args
[] = {
3835 { { 6 /* art */ }, 'o' }
3838 static xtensa_arg_internal Iclass_xt_iclass_rsr_icountlevel_stateArgs
[] = {
3839 { { STATE_PSEXCM
}, 'i' },
3840 { { STATE_PSRING
}, 'i' },
3841 { { STATE_ICOUNTLEVEL
}, 'i' }
3844 static xtensa_arg_internal Iclass_xt_iclass_wsr_icountlevel_args
[] = {
3845 { { 6 /* art */ }, 'i' }
3848 static xtensa_arg_internal Iclass_xt_iclass_wsr_icountlevel_stateArgs
[] = {
3849 { { STATE_PSEXCM
}, 'i' },
3850 { { STATE_PSRING
}, 'i' },
3851 { { STATE_ICOUNTLEVEL
}, 'o' }
3854 static xtensa_arg_internal Iclass_xt_iclass_xsr_icountlevel_args
[] = {
3855 { { 6 /* art */ }, 'm' }
3858 static xtensa_arg_internal Iclass_xt_iclass_xsr_icountlevel_stateArgs
[] = {
3859 { { STATE_PSEXCM
}, 'i' },
3860 { { STATE_PSRING
}, 'i' },
3861 { { STATE_ICOUNTLEVEL
}, 'm' }
3864 static xtensa_arg_internal Iclass_xt_iclass_rsr_ddr_args
[] = {
3865 { { 6 /* art */ }, 'o' }
3868 static xtensa_arg_internal Iclass_xt_iclass_rsr_ddr_stateArgs
[] = {
3869 { { STATE_PSEXCM
}, 'i' },
3870 { { STATE_PSRING
}, 'i' },
3871 { { STATE_DDR
}, 'i' }
3874 static xtensa_arg_internal Iclass_xt_iclass_wsr_ddr_args
[] = {
3875 { { 6 /* art */ }, 'i' }
3878 static xtensa_arg_internal Iclass_xt_iclass_wsr_ddr_stateArgs
[] = {
3879 { { STATE_PSEXCM
}, 'i' },
3880 { { STATE_PSRING
}, 'i' },
3881 { { STATE_XTSYNC
}, 'o' },
3882 { { STATE_DDR
}, 'o' }
3885 static xtensa_arg_internal Iclass_xt_iclass_xsr_ddr_args
[] = {
3886 { { 6 /* art */ }, 'm' }
3889 static xtensa_arg_internal Iclass_xt_iclass_xsr_ddr_stateArgs
[] = {
3890 { { STATE_PSEXCM
}, 'i' },
3891 { { STATE_PSRING
}, 'i' },
3892 { { STATE_XTSYNC
}, 'o' },
3893 { { STATE_DDR
}, 'm' }
3896 static xtensa_arg_internal Iclass_xt_iclass_rfdo_stateArgs
[] = {
3897 { { STATE_InOCDMode
}, 'm' },
3898 { { STATE_EPC4
}, 'i' },
3899 { { STATE_PSWOE
}, 'o' },
3900 { { STATE_PSCALLINC
}, 'o' },
3901 { { STATE_PSOWB
}, 'o' },
3902 { { STATE_PSRING
}, 'o' },
3903 { { STATE_PSUM
}, 'o' },
3904 { { STATE_PSEXCM
}, 'o' },
3905 { { STATE_PSINTLEVEL
}, 'o' },
3906 { { STATE_EPS4
}, 'i' }
3909 static xtensa_arg_internal Iclass_xt_iclass_rfdd_stateArgs
[] = {
3910 { { STATE_InOCDMode
}, 'm' }
3913 static xtensa_arg_internal Iclass_xt_iclass_rsr_ccount_args
[] = {
3914 { { 6 /* art */ }, 'o' }
3917 static xtensa_arg_internal Iclass_xt_iclass_rsr_ccount_stateArgs
[] = {
3918 { { STATE_PSEXCM
}, 'i' },
3919 { { STATE_PSRING
}, 'i' },
3920 { { STATE_CCOUNT
}, 'i' }
3923 static xtensa_arg_internal Iclass_xt_iclass_wsr_ccount_args
[] = {
3924 { { 6 /* art */ }, 'i' }
3927 static xtensa_arg_internal Iclass_xt_iclass_wsr_ccount_stateArgs
[] = {
3928 { { STATE_PSEXCM
}, 'i' },
3929 { { STATE_PSRING
}, 'i' },
3930 { { STATE_XTSYNC
}, 'o' },
3931 { { STATE_CCOUNT
}, 'o' }
3934 static xtensa_arg_internal Iclass_xt_iclass_xsr_ccount_args
[] = {
3935 { { 6 /* art */ }, 'm' }
3938 static xtensa_arg_internal Iclass_xt_iclass_xsr_ccount_stateArgs
[] = {
3939 { { STATE_PSEXCM
}, 'i' },
3940 { { STATE_PSRING
}, 'i' },
3941 { { STATE_XTSYNC
}, 'o' },
3942 { { STATE_CCOUNT
}, 'm' }
3945 static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare0_args
[] = {
3946 { { 6 /* art */ }, 'o' }
3949 static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare0_stateArgs
[] = {
3950 { { STATE_PSEXCM
}, 'i' },
3951 { { STATE_PSRING
}, 'i' },
3952 { { STATE_CCOMPARE0
}, 'i' }
3955 static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare0_args
[] = {
3956 { { 6 /* art */ }, 'i' }
3959 static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare0_stateArgs
[] = {
3960 { { STATE_PSEXCM
}, 'i' },
3961 { { STATE_PSRING
}, 'i' },
3962 { { STATE_CCOMPARE0
}, 'o' },
3963 { { STATE_INTERRUPT
}, 'm' }
3966 static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare0_args
[] = {
3967 { { 6 /* art */ }, 'm' }
3970 static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare0_stateArgs
[] = {
3971 { { STATE_PSEXCM
}, 'i' },
3972 { { STATE_PSRING
}, 'i' },
3973 { { STATE_CCOMPARE0
}, 'm' },
3974 { { STATE_INTERRUPT
}, 'm' }
3977 static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare1_args
[] = {
3978 { { 6 /* art */ }, 'o' }
3981 static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare1_stateArgs
[] = {
3982 { { STATE_PSEXCM
}, 'i' },
3983 { { STATE_PSRING
}, 'i' },
3984 { { STATE_CCOMPARE1
}, 'i' }
3987 static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare1_args
[] = {
3988 { { 6 /* art */ }, 'i' }
3991 static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare1_stateArgs
[] = {
3992 { { STATE_PSEXCM
}, 'i' },
3993 { { STATE_PSRING
}, 'i' },
3994 { { STATE_CCOMPARE1
}, 'o' },
3995 { { STATE_INTERRUPT
}, 'm' }
3998 static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare1_args
[] = {
3999 { { 6 /* art */ }, 'm' }
4002 static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare1_stateArgs
[] = {
4003 { { STATE_PSEXCM
}, 'i' },
4004 { { STATE_PSRING
}, 'i' },
4005 { { STATE_CCOMPARE1
}, 'm' },
4006 { { STATE_INTERRUPT
}, 'm' }
4009 static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare2_args
[] = {
4010 { { 6 /* art */ }, 'o' }
4013 static xtensa_arg_internal Iclass_xt_iclass_rsr_ccompare2_stateArgs
[] = {
4014 { { STATE_PSEXCM
}, 'i' },
4015 { { STATE_PSRING
}, 'i' },
4016 { { STATE_CCOMPARE2
}, 'i' }
4019 static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare2_args
[] = {
4020 { { 6 /* art */ }, 'i' }
4023 static xtensa_arg_internal Iclass_xt_iclass_wsr_ccompare2_stateArgs
[] = {
4024 { { STATE_PSEXCM
}, 'i' },
4025 { { STATE_PSRING
}, 'i' },
4026 { { STATE_CCOMPARE2
}, 'o' },
4027 { { STATE_INTERRUPT
}, 'm' }
4030 static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare2_args
[] = {
4031 { { 6 /* art */ }, 'm' }
4034 static xtensa_arg_internal Iclass_xt_iclass_xsr_ccompare2_stateArgs
[] = {
4035 { { STATE_PSEXCM
}, 'i' },
4036 { { STATE_PSRING
}, 'i' },
4037 { { STATE_CCOMPARE2
}, 'm' },
4038 { { STATE_INTERRUPT
}, 'm' }
4041 static xtensa_arg_internal Iclass_xt_iclass_icache_args
[] = {
4042 { { 4 /* ars */ }, 'i' },
4043 { { 21 /* uimm8x4 */ }, 'i' }
4046 static xtensa_arg_internal Iclass_xt_iclass_icache_inv_args
[] = {
4047 { { 4 /* ars */ }, 'i' },
4048 { { 21 /* uimm8x4 */ }, 'i' }
4051 static xtensa_arg_internal Iclass_xt_iclass_icache_inv_stateArgs
[] = {
4052 { { STATE_PSEXCM
}, 'i' },
4053 { { STATE_PSRING
}, 'i' }
4056 static xtensa_arg_internal Iclass_xt_iclass_licx_args
[] = {
4057 { { 6 /* art */ }, 'o' },
4058 { { 4 /* ars */ }, 'i' }
4061 static xtensa_arg_internal Iclass_xt_iclass_licx_stateArgs
[] = {
4062 { { STATE_PSEXCM
}, 'i' },
4063 { { STATE_PSRING
}, 'i' }
4066 static xtensa_arg_internal Iclass_xt_iclass_sicx_args
[] = {
4067 { { 6 /* art */ }, 'i' },
4068 { { 4 /* ars */ }, 'i' }
4071 static xtensa_arg_internal Iclass_xt_iclass_sicx_stateArgs
[] = {
4072 { { STATE_PSEXCM
}, 'i' },
4073 { { STATE_PSRING
}, 'i' }
4076 static xtensa_arg_internal Iclass_xt_iclass_dcache_args
[] = {
4077 { { 4 /* ars */ }, 'i' },
4078 { { 21 /* uimm8x4 */ }, 'i' }
4081 static xtensa_arg_internal Iclass_xt_iclass_dcache_ind_args
[] = {
4082 { { 4 /* ars */ }, 'i' },
4083 { { 22 /* uimm4x16 */ }, 'i' }
4086 static xtensa_arg_internal Iclass_xt_iclass_dcache_ind_stateArgs
[] = {
4087 { { STATE_PSEXCM
}, 'i' },
4088 { { STATE_PSRING
}, 'i' }
4091 static xtensa_arg_internal Iclass_xt_iclass_dcache_inv_args
[] = {
4092 { { 4 /* ars */ }, 'i' },
4093 { { 21 /* uimm8x4 */ }, 'i' }
4096 static xtensa_arg_internal Iclass_xt_iclass_dcache_inv_stateArgs
[] = {
4097 { { STATE_PSEXCM
}, 'i' },
4098 { { STATE_PSRING
}, 'i' }
4101 static xtensa_arg_internal Iclass_xt_iclass_dpf_args
[] = {
4102 { { 4 /* ars */ }, 'i' },
4103 { { 21 /* uimm8x4 */ }, 'i' }
4106 static xtensa_arg_internal Iclass_xt_iclass_sdct_args
[] = {
4107 { { 6 /* art */ }, 'i' },
4108 { { 4 /* ars */ }, 'i' }
4111 static xtensa_arg_internal Iclass_xt_iclass_sdct_stateArgs
[] = {
4112 { { STATE_PSEXCM
}, 'i' },
4113 { { STATE_PSRING
}, 'i' }
4116 static xtensa_arg_internal Iclass_xt_iclass_ldct_args
[] = {
4117 { { 6 /* art */ }, 'o' },
4118 { { 4 /* ars */ }, 'i' }
4121 static xtensa_arg_internal Iclass_xt_iclass_ldct_stateArgs
[] = {
4122 { { STATE_PSEXCM
}, 'i' },
4123 { { STATE_PSRING
}, 'i' }
4126 static xtensa_arg_internal Iclass_xt_iclass_wsr_ptevaddr_args
[] = {
4127 { { 6 /* art */ }, 'i' }
4130 static xtensa_arg_internal Iclass_xt_iclass_wsr_ptevaddr_stateArgs
[] = {
4131 { { STATE_PSEXCM
}, 'i' },
4132 { { STATE_PSRING
}, 'i' },
4133 { { STATE_PTBASE
}, 'o' },
4134 { { STATE_XTSYNC
}, 'o' }
4137 static xtensa_arg_internal Iclass_xt_iclass_rsr_ptevaddr_args
[] = {
4138 { { 6 /* art */ }, 'o' }
4141 static xtensa_arg_internal Iclass_xt_iclass_rsr_ptevaddr_stateArgs
[] = {
4142 { { STATE_PSEXCM
}, 'i' },
4143 { { STATE_PSRING
}, 'i' },
4144 { { STATE_PTBASE
}, 'i' },
4145 { { STATE_EXCVADDR
}, 'i' }
4148 static xtensa_arg_internal Iclass_xt_iclass_xsr_ptevaddr_args
[] = {
4149 { { 6 /* art */ }, 'm' }
4152 static xtensa_arg_internal Iclass_xt_iclass_xsr_ptevaddr_stateArgs
[] = {
4153 { { STATE_PSEXCM
}, 'i' },
4154 { { STATE_PSRING
}, 'i' },
4155 { { STATE_PTBASE
}, 'm' },
4156 { { STATE_EXCVADDR
}, 'i' },
4157 { { STATE_XTSYNC
}, 'o' }
4160 static xtensa_arg_internal Iclass_xt_iclass_rsr_rasid_args
[] = {
4161 { { 6 /* art */ }, 'o' }
4164 static xtensa_arg_internal Iclass_xt_iclass_rsr_rasid_stateArgs
[] = {
4165 { { STATE_PSEXCM
}, 'i' },
4166 { { STATE_PSRING
}, 'i' },
4167 { { STATE_ASID3
}, 'i' },
4168 { { STATE_ASID2
}, 'i' },
4169 { { STATE_ASID1
}, 'i' }
4172 static xtensa_arg_internal Iclass_xt_iclass_wsr_rasid_args
[] = {
4173 { { 6 /* art */ }, 'i' }
4176 static xtensa_arg_internal Iclass_xt_iclass_wsr_rasid_stateArgs
[] = {
4177 { { STATE_XTSYNC
}, 'o' },
4178 { { STATE_PSEXCM
}, 'i' },
4179 { { STATE_PSRING
}, 'i' },
4180 { { STATE_ASID3
}, 'o' },
4181 { { STATE_ASID2
}, 'o' },
4182 { { STATE_ASID1
}, 'o' }
4185 static xtensa_arg_internal Iclass_xt_iclass_xsr_rasid_args
[] = {
4186 { { 6 /* art */ }, 'm' }
4189 static xtensa_arg_internal Iclass_xt_iclass_xsr_rasid_stateArgs
[] = {
4190 { { STATE_XTSYNC
}, 'o' },
4191 { { STATE_PSEXCM
}, 'i' },
4192 { { STATE_PSRING
}, 'i' },
4193 { { STATE_ASID3
}, 'm' },
4194 { { STATE_ASID2
}, 'm' },
4195 { { STATE_ASID1
}, 'm' }
4198 static xtensa_arg_internal Iclass_xt_iclass_rsr_itlbcfg_args
[] = {
4199 { { 6 /* art */ }, 'o' }
4202 static xtensa_arg_internal Iclass_xt_iclass_rsr_itlbcfg_stateArgs
[] = {
4203 { { STATE_PSEXCM
}, 'i' },
4204 { { STATE_PSRING
}, 'i' },
4205 { { STATE_INSTPGSZID4
}, 'i' }
4208 static xtensa_arg_internal Iclass_xt_iclass_wsr_itlbcfg_args
[] = {
4209 { { 6 /* art */ }, 'i' }
4212 static xtensa_arg_internal Iclass_xt_iclass_wsr_itlbcfg_stateArgs
[] = {
4213 { { STATE_XTSYNC
}, 'o' },
4214 { { STATE_PSEXCM
}, 'i' },
4215 { { STATE_PSRING
}, 'i' },
4216 { { STATE_INSTPGSZID4
}, 'o' }
4219 static xtensa_arg_internal Iclass_xt_iclass_xsr_itlbcfg_args
[] = {
4220 { { 6 /* art */ }, 'm' }
4223 static xtensa_arg_internal Iclass_xt_iclass_xsr_itlbcfg_stateArgs
[] = {
4224 { { STATE_XTSYNC
}, 'o' },
4225 { { STATE_PSEXCM
}, 'i' },
4226 { { STATE_PSRING
}, 'i' },
4227 { { STATE_INSTPGSZID4
}, 'm' }
4230 static xtensa_arg_internal Iclass_xt_iclass_rsr_dtlbcfg_args
[] = {
4231 { { 6 /* art */ }, 'o' }
4234 static xtensa_arg_internal Iclass_xt_iclass_rsr_dtlbcfg_stateArgs
[] = {
4235 { { STATE_PSEXCM
}, 'i' },
4236 { { STATE_PSRING
}, 'i' },
4237 { { STATE_DATAPGSZID4
}, 'i' }
4240 static xtensa_arg_internal Iclass_xt_iclass_wsr_dtlbcfg_args
[] = {
4241 { { 6 /* art */ }, 'i' }
4244 static xtensa_arg_internal Iclass_xt_iclass_wsr_dtlbcfg_stateArgs
[] = {
4245 { { STATE_XTSYNC
}, 'o' },
4246 { { STATE_PSEXCM
}, 'i' },
4247 { { STATE_PSRING
}, 'i' },
4248 { { STATE_DATAPGSZID4
}, 'o' }
4251 static xtensa_arg_internal Iclass_xt_iclass_xsr_dtlbcfg_args
[] = {
4252 { { 6 /* art */ }, 'm' }
4255 static xtensa_arg_internal Iclass_xt_iclass_xsr_dtlbcfg_stateArgs
[] = {
4256 { { STATE_XTSYNC
}, 'o' },
4257 { { STATE_PSEXCM
}, 'i' },
4258 { { STATE_PSRING
}, 'i' },
4259 { { STATE_DATAPGSZID4
}, 'm' }
4262 static xtensa_arg_internal Iclass_xt_iclass_idtlb_args
[] = {
4263 { { 4 /* ars */ }, 'i' }
4266 static xtensa_arg_internal Iclass_xt_iclass_idtlb_stateArgs
[] = {
4267 { { STATE_PSEXCM
}, 'i' },
4268 { { STATE_PSRING
}, 'i' },
4269 { { STATE_XTSYNC
}, 'o' }
4272 static xtensa_arg_internal Iclass_xt_iclass_rdtlb_args
[] = {
4273 { { 6 /* art */ }, 'o' },
4274 { { 4 /* ars */ }, 'i' }
4277 static xtensa_arg_internal Iclass_xt_iclass_rdtlb_stateArgs
[] = {
4278 { { STATE_PSEXCM
}, 'i' },
4279 { { STATE_PSRING
}, 'i' }
4282 static xtensa_arg_internal Iclass_xt_iclass_wdtlb_args
[] = {
4283 { { 6 /* art */ }, 'i' },
4284 { { 4 /* ars */ }, 'i' }
4287 static xtensa_arg_internal Iclass_xt_iclass_wdtlb_stateArgs
[] = {
4288 { { STATE_PSEXCM
}, 'i' },
4289 { { STATE_PSRING
}, 'i' },
4290 { { STATE_XTSYNC
}, 'o' }
4293 static xtensa_arg_internal Iclass_xt_iclass_iitlb_args
[] = {
4294 { { 4 /* ars */ }, 'i' }
4297 static xtensa_arg_internal Iclass_xt_iclass_iitlb_stateArgs
[] = {
4298 { { STATE_PSEXCM
}, 'i' },
4299 { { STATE_PSRING
}, 'i' }
4302 static xtensa_arg_internal Iclass_xt_iclass_ritlb_args
[] = {
4303 { { 6 /* art */ }, 'o' },
4304 { { 4 /* ars */ }, 'i' }
4307 static xtensa_arg_internal Iclass_xt_iclass_ritlb_stateArgs
[] = {
4308 { { STATE_PSEXCM
}, 'i' },
4309 { { STATE_PSRING
}, 'i' }
4312 static xtensa_arg_internal Iclass_xt_iclass_witlb_args
[] = {
4313 { { 6 /* art */ }, 'i' },
4314 { { 4 /* ars */ }, 'i' }
4317 static xtensa_arg_internal Iclass_xt_iclass_witlb_stateArgs
[] = {
4318 { { STATE_PSEXCM
}, 'i' },
4319 { { STATE_PSRING
}, 'i' }
4322 static xtensa_arg_internal Iclass_xt_iclass_ldpte_stateArgs
[] = {
4323 { { STATE_PTBASE
}, 'i' },
4324 { { STATE_EXCVADDR
}, 'i' }
4327 static xtensa_arg_internal Iclass_xt_iclass_hwwitlba_stateArgs
[] = {
4328 { { STATE_EXCVADDR
}, 'i' }
4331 static xtensa_arg_internal Iclass_xt_iclass_hwwdtlba_stateArgs
[] = {
4332 { { STATE_EXCVADDR
}, 'i' }
4335 static xtensa_arg_internal Iclass_xt_iclass_nsa_args
[] = {
4336 { { 6 /* art */ }, 'o' },
4337 { { 4 /* ars */ }, 'i' }
4340 static xtensa_iclass_internal iclasses
[] = {
4341 { 0, 0 /* xt_iclass_excw */,
4343 { 0, 0 /* xt_iclass_rfe */,
4344 3, Iclass_xt_iclass_rfe_stateArgs
, 0, 0 },
4345 { 0, 0 /* xt_iclass_rfde */,
4346 3, Iclass_xt_iclass_rfde_stateArgs
, 0, 0 },
4347 { 0, 0 /* xt_iclass_syscall */,
4349 { 0, 0 /* xt_iclass_simcall */,
4351 { 2, Iclass_xt_iclass_call12_args
,
4352 1, Iclass_xt_iclass_call12_stateArgs
, 0, 0 },
4353 { 2, Iclass_xt_iclass_call8_args
,
4354 1, Iclass_xt_iclass_call8_stateArgs
, 0, 0 },
4355 { 2, Iclass_xt_iclass_call4_args
,
4356 1, Iclass_xt_iclass_call4_stateArgs
, 0, 0 },
4357 { 2, Iclass_xt_iclass_callx12_args
,
4358 1, Iclass_xt_iclass_callx12_stateArgs
, 0, 0 },
4359 { 2, Iclass_xt_iclass_callx8_args
,
4360 1, Iclass_xt_iclass_callx8_stateArgs
, 0, 0 },
4361 { 2, Iclass_xt_iclass_callx4_args
,
4362 1, Iclass_xt_iclass_callx4_stateArgs
, 0, 0 },
4363 { 3, Iclass_xt_iclass_entry_args
,
4364 5, Iclass_xt_iclass_entry_stateArgs
, 0, 0 },
4365 { 2, Iclass_xt_iclass_movsp_args
,
4366 2, Iclass_xt_iclass_movsp_stateArgs
, 0, 0 },
4367 { 1, Iclass_xt_iclass_rotw_args
,
4368 3, Iclass_xt_iclass_rotw_stateArgs
, 0, 0 },
4369 { 1, Iclass_xt_iclass_retw_args
,
4370 4, Iclass_xt_iclass_retw_stateArgs
, 0, 0 },
4371 { 0, 0 /* xt_iclass_rfwou */,
4372 6, Iclass_xt_iclass_rfwou_stateArgs
, 0, 0 },
4373 { 3, Iclass_xt_iclass_l32e_args
,
4374 2, Iclass_xt_iclass_l32e_stateArgs
, 0, 0 },
4375 { 3, Iclass_xt_iclass_s32e_args
,
4376 2, Iclass_xt_iclass_s32e_stateArgs
, 0, 0 },
4377 { 1, Iclass_xt_iclass_rsr_windowbase_args
,
4378 3, Iclass_xt_iclass_rsr_windowbase_stateArgs
, 0, 0 },
4379 { 1, Iclass_xt_iclass_wsr_windowbase_args
,
4380 3, Iclass_xt_iclass_wsr_windowbase_stateArgs
, 0, 0 },
4381 { 1, Iclass_xt_iclass_xsr_windowbase_args
,
4382 3, Iclass_xt_iclass_xsr_windowbase_stateArgs
, 0, 0 },
4383 { 1, Iclass_xt_iclass_rsr_windowstart_args
,
4384 3, Iclass_xt_iclass_rsr_windowstart_stateArgs
, 0, 0 },
4385 { 1, Iclass_xt_iclass_wsr_windowstart_args
,
4386 3, Iclass_xt_iclass_wsr_windowstart_stateArgs
, 0, 0 },
4387 { 1, Iclass_xt_iclass_xsr_windowstart_args
,
4388 3, Iclass_xt_iclass_xsr_windowstart_stateArgs
, 0, 0 },
4389 { 3, Iclass_xt_iclass_add_n_args
,
4391 { 3, Iclass_xt_iclass_addi_n_args
,
4393 { 2, Iclass_xt_iclass_bz6_args
,
4395 { 0, 0 /* xt_iclass_ill_n */,
4397 { 3, Iclass_xt_iclass_loadi4_args
,
4399 { 2, Iclass_xt_iclass_mov_n_args
,
4401 { 2, Iclass_xt_iclass_movi_n_args
,
4403 { 0, 0 /* xt_iclass_nopn */,
4405 { 1, Iclass_xt_iclass_retn_args
,
4407 { 3, Iclass_xt_iclass_storei4_args
,
4409 { 3, Iclass_xt_iclass_addi_args
,
4411 { 3, Iclass_xt_iclass_addmi_args
,
4413 { 3, Iclass_xt_iclass_addsub_args
,
4415 { 3, Iclass_xt_iclass_bit_args
,
4417 { 3, Iclass_xt_iclass_bsi8_args
,
4419 { 3, Iclass_xt_iclass_bsi8b_args
,
4421 { 3, Iclass_xt_iclass_bsi8u_args
,
4423 { 3, Iclass_xt_iclass_bst8_args
,
4425 { 2, Iclass_xt_iclass_bsz12_args
,
4427 { 2, Iclass_xt_iclass_call0_args
,
4429 { 2, Iclass_xt_iclass_callx0_args
,
4431 { 4, Iclass_xt_iclass_exti_args
,
4433 { 0, 0 /* xt_iclass_ill */,
4435 { 1, Iclass_xt_iclass_jump_args
,
4437 { 1, Iclass_xt_iclass_jumpx_args
,
4439 { 3, Iclass_xt_iclass_l16ui_args
,
4441 { 3, Iclass_xt_iclass_l16si_args
,
4443 { 3, Iclass_xt_iclass_l32i_args
,
4445 { 2, Iclass_xt_iclass_l32r_args
,
4446 2, Iclass_xt_iclass_l32r_stateArgs
, 0, 0 },
4447 { 3, Iclass_xt_iclass_l8i_args
,
4449 { 2, Iclass_xt_iclass_loop_args
,
4450 3, Iclass_xt_iclass_loop_stateArgs
, 0, 0 },
4451 { 2, Iclass_xt_iclass_loopz_args
,
4452 3, Iclass_xt_iclass_loopz_stateArgs
, 0, 0 },
4453 { 2, Iclass_xt_iclass_movi_args
,
4455 { 3, Iclass_xt_iclass_movz_args
,
4457 { 2, Iclass_xt_iclass_neg_args
,
4459 { 0, 0 /* xt_iclass_nop */,
4461 { 1, Iclass_xt_iclass_return_args
,
4463 { 3, Iclass_xt_iclass_s16i_args
,
4465 { 3, Iclass_xt_iclass_s32i_args
,
4467 { 3, Iclass_xt_iclass_s8i_args
,
4469 { 1, Iclass_xt_iclass_sar_args
,
4470 1, Iclass_xt_iclass_sar_stateArgs
, 0, 0 },
4471 { 1, Iclass_xt_iclass_sari_args
,
4472 1, Iclass_xt_iclass_sari_stateArgs
, 0, 0 },
4473 { 2, Iclass_xt_iclass_shifts_args
,
4474 1, Iclass_xt_iclass_shifts_stateArgs
, 0, 0 },
4475 { 3, Iclass_xt_iclass_shiftst_args
,
4476 1, Iclass_xt_iclass_shiftst_stateArgs
, 0, 0 },
4477 { 2, Iclass_xt_iclass_shiftt_args
,
4478 1, Iclass_xt_iclass_shiftt_stateArgs
, 0, 0 },
4479 { 3, Iclass_xt_iclass_slli_args
,
4481 { 3, Iclass_xt_iclass_srai_args
,
4483 { 3, Iclass_xt_iclass_srli_args
,
4485 { 0, 0 /* xt_iclass_memw */,
4487 { 0, 0 /* xt_iclass_extw */,
4489 { 0, 0 /* xt_iclass_isync */,
4491 { 0, 0 /* xt_iclass_sync */,
4492 1, Iclass_xt_iclass_sync_stateArgs
, 0, 0 },
4493 { 2, Iclass_xt_iclass_rsil_args
,
4494 7, Iclass_xt_iclass_rsil_stateArgs
, 0, 0 },
4495 { 1, Iclass_xt_iclass_rsr_lend_args
,
4496 1, Iclass_xt_iclass_rsr_lend_stateArgs
, 0, 0 },
4497 { 1, Iclass_xt_iclass_wsr_lend_args
,
4498 1, Iclass_xt_iclass_wsr_lend_stateArgs
, 0, 0 },
4499 { 1, Iclass_xt_iclass_xsr_lend_args
,
4500 1, Iclass_xt_iclass_xsr_lend_stateArgs
, 0, 0 },
4501 { 1, Iclass_xt_iclass_rsr_lcount_args
,
4502 1, Iclass_xt_iclass_rsr_lcount_stateArgs
, 0, 0 },
4503 { 1, Iclass_xt_iclass_wsr_lcount_args
,
4504 2, Iclass_xt_iclass_wsr_lcount_stateArgs
, 0, 0 },
4505 { 1, Iclass_xt_iclass_xsr_lcount_args
,
4506 2, Iclass_xt_iclass_xsr_lcount_stateArgs
, 0, 0 },
4507 { 1, Iclass_xt_iclass_rsr_lbeg_args
,
4508 1, Iclass_xt_iclass_rsr_lbeg_stateArgs
, 0, 0 },
4509 { 1, Iclass_xt_iclass_wsr_lbeg_args
,
4510 1, Iclass_xt_iclass_wsr_lbeg_stateArgs
, 0, 0 },
4511 { 1, Iclass_xt_iclass_xsr_lbeg_args
,
4512 1, Iclass_xt_iclass_xsr_lbeg_stateArgs
, 0, 0 },
4513 { 1, Iclass_xt_iclass_rsr_sar_args
,
4514 1, Iclass_xt_iclass_rsr_sar_stateArgs
, 0, 0 },
4515 { 1, Iclass_xt_iclass_wsr_sar_args
,
4516 2, Iclass_xt_iclass_wsr_sar_stateArgs
, 0, 0 },
4517 { 1, Iclass_xt_iclass_xsr_sar_args
,
4518 1, Iclass_xt_iclass_xsr_sar_stateArgs
, 0, 0 },
4519 { 1, Iclass_xt_iclass_rsr_litbase_args
,
4520 2, Iclass_xt_iclass_rsr_litbase_stateArgs
, 0, 0 },
4521 { 1, Iclass_xt_iclass_wsr_litbase_args
,
4522 2, Iclass_xt_iclass_wsr_litbase_stateArgs
, 0, 0 },
4523 { 1, Iclass_xt_iclass_xsr_litbase_args
,
4524 2, Iclass_xt_iclass_xsr_litbase_stateArgs
, 0, 0 },
4525 { 1, Iclass_xt_iclass_rsr_176_args
,
4526 2, Iclass_xt_iclass_rsr_176_stateArgs
, 0, 0 },
4527 { 1, Iclass_xt_iclass_rsr_208_args
,
4528 2, Iclass_xt_iclass_rsr_208_stateArgs
, 0, 0 },
4529 { 1, Iclass_xt_iclass_rsr_ps_args
,
4530 7, Iclass_xt_iclass_rsr_ps_stateArgs
, 0, 0 },
4531 { 1, Iclass_xt_iclass_wsr_ps_args
,
4532 7, Iclass_xt_iclass_wsr_ps_stateArgs
, 0, 0 },
4533 { 1, Iclass_xt_iclass_xsr_ps_args
,
4534 7, Iclass_xt_iclass_xsr_ps_stateArgs
, 0, 0 },
4535 { 1, Iclass_xt_iclass_rsr_epc1_args
,
4536 3, Iclass_xt_iclass_rsr_epc1_stateArgs
, 0, 0 },
4537 { 1, Iclass_xt_iclass_wsr_epc1_args
,
4538 3, Iclass_xt_iclass_wsr_epc1_stateArgs
, 0, 0 },
4539 { 1, Iclass_xt_iclass_xsr_epc1_args
,
4540 3, Iclass_xt_iclass_xsr_epc1_stateArgs
, 0, 0 },
4541 { 1, Iclass_xt_iclass_rsr_excsave1_args
,
4542 3, Iclass_xt_iclass_rsr_excsave1_stateArgs
, 0, 0 },
4543 { 1, Iclass_xt_iclass_wsr_excsave1_args
,
4544 3, Iclass_xt_iclass_wsr_excsave1_stateArgs
, 0, 0 },
4545 { 1, Iclass_xt_iclass_xsr_excsave1_args
,
4546 3, Iclass_xt_iclass_xsr_excsave1_stateArgs
, 0, 0 },
4547 { 1, Iclass_xt_iclass_rsr_epc2_args
,
4548 3, Iclass_xt_iclass_rsr_epc2_stateArgs
, 0, 0 },
4549 { 1, Iclass_xt_iclass_wsr_epc2_args
,
4550 3, Iclass_xt_iclass_wsr_epc2_stateArgs
, 0, 0 },
4551 { 1, Iclass_xt_iclass_xsr_epc2_args
,
4552 3, Iclass_xt_iclass_xsr_epc2_stateArgs
, 0, 0 },
4553 { 1, Iclass_xt_iclass_rsr_excsave2_args
,
4554 3, Iclass_xt_iclass_rsr_excsave2_stateArgs
, 0, 0 },
4555 { 1, Iclass_xt_iclass_wsr_excsave2_args
,
4556 3, Iclass_xt_iclass_wsr_excsave2_stateArgs
, 0, 0 },
4557 { 1, Iclass_xt_iclass_xsr_excsave2_args
,
4558 3, Iclass_xt_iclass_xsr_excsave2_stateArgs
, 0, 0 },
4559 { 1, Iclass_xt_iclass_rsr_epc3_args
,
4560 3, Iclass_xt_iclass_rsr_epc3_stateArgs
, 0, 0 },
4561 { 1, Iclass_xt_iclass_wsr_epc3_args
,
4562 3, Iclass_xt_iclass_wsr_epc3_stateArgs
, 0, 0 },
4563 { 1, Iclass_xt_iclass_xsr_epc3_args
,
4564 3, Iclass_xt_iclass_xsr_epc3_stateArgs
, 0, 0 },
4565 { 1, Iclass_xt_iclass_rsr_excsave3_args
,
4566 3, Iclass_xt_iclass_rsr_excsave3_stateArgs
, 0, 0 },
4567 { 1, Iclass_xt_iclass_wsr_excsave3_args
,
4568 3, Iclass_xt_iclass_wsr_excsave3_stateArgs
, 0, 0 },
4569 { 1, Iclass_xt_iclass_xsr_excsave3_args
,
4570 3, Iclass_xt_iclass_xsr_excsave3_stateArgs
, 0, 0 },
4571 { 1, Iclass_xt_iclass_rsr_epc4_args
,
4572 3, Iclass_xt_iclass_rsr_epc4_stateArgs
, 0, 0 },
4573 { 1, Iclass_xt_iclass_wsr_epc4_args
,
4574 3, Iclass_xt_iclass_wsr_epc4_stateArgs
, 0, 0 },
4575 { 1, Iclass_xt_iclass_xsr_epc4_args
,
4576 3, Iclass_xt_iclass_xsr_epc4_stateArgs
, 0, 0 },
4577 { 1, Iclass_xt_iclass_rsr_excsave4_args
,
4578 3, Iclass_xt_iclass_rsr_excsave4_stateArgs
, 0, 0 },
4579 { 1, Iclass_xt_iclass_wsr_excsave4_args
,
4580 3, Iclass_xt_iclass_wsr_excsave4_stateArgs
, 0, 0 },
4581 { 1, Iclass_xt_iclass_xsr_excsave4_args
,
4582 3, Iclass_xt_iclass_xsr_excsave4_stateArgs
, 0, 0 },
4583 { 1, Iclass_xt_iclass_rsr_eps2_args
,
4584 3, Iclass_xt_iclass_rsr_eps2_stateArgs
, 0, 0 },
4585 { 1, Iclass_xt_iclass_wsr_eps2_args
,
4586 3, Iclass_xt_iclass_wsr_eps2_stateArgs
, 0, 0 },
4587 { 1, Iclass_xt_iclass_xsr_eps2_args
,
4588 3, Iclass_xt_iclass_xsr_eps2_stateArgs
, 0, 0 },
4589 { 1, Iclass_xt_iclass_rsr_eps3_args
,
4590 3, Iclass_xt_iclass_rsr_eps3_stateArgs
, 0, 0 },
4591 { 1, Iclass_xt_iclass_wsr_eps3_args
,
4592 3, Iclass_xt_iclass_wsr_eps3_stateArgs
, 0, 0 },
4593 { 1, Iclass_xt_iclass_xsr_eps3_args
,
4594 3, Iclass_xt_iclass_xsr_eps3_stateArgs
, 0, 0 },
4595 { 1, Iclass_xt_iclass_rsr_eps4_args
,
4596 3, Iclass_xt_iclass_rsr_eps4_stateArgs
, 0, 0 },
4597 { 1, Iclass_xt_iclass_wsr_eps4_args
,
4598 3, Iclass_xt_iclass_wsr_eps4_stateArgs
, 0, 0 },
4599 { 1, Iclass_xt_iclass_xsr_eps4_args
,
4600 3, Iclass_xt_iclass_xsr_eps4_stateArgs
, 0, 0 },
4601 { 1, Iclass_xt_iclass_rsr_excvaddr_args
,
4602 3, Iclass_xt_iclass_rsr_excvaddr_stateArgs
, 0, 0 },
4603 { 1, Iclass_xt_iclass_wsr_excvaddr_args
,
4604 3, Iclass_xt_iclass_wsr_excvaddr_stateArgs
, 0, 0 },
4605 { 1, Iclass_xt_iclass_xsr_excvaddr_args
,
4606 3, Iclass_xt_iclass_xsr_excvaddr_stateArgs
, 0, 0 },
4607 { 1, Iclass_xt_iclass_rsr_depc_args
,
4608 3, Iclass_xt_iclass_rsr_depc_stateArgs
, 0, 0 },
4609 { 1, Iclass_xt_iclass_wsr_depc_args
,
4610 3, Iclass_xt_iclass_wsr_depc_stateArgs
, 0, 0 },
4611 { 1, Iclass_xt_iclass_xsr_depc_args
,
4612 3, Iclass_xt_iclass_xsr_depc_stateArgs
, 0, 0 },
4613 { 1, Iclass_xt_iclass_rsr_exccause_args
,
4614 4, Iclass_xt_iclass_rsr_exccause_stateArgs
, 0, 0 },
4615 { 1, Iclass_xt_iclass_wsr_exccause_args
,
4616 3, Iclass_xt_iclass_wsr_exccause_stateArgs
, 0, 0 },
4617 { 1, Iclass_xt_iclass_xsr_exccause_args
,
4618 3, Iclass_xt_iclass_xsr_exccause_stateArgs
, 0, 0 },
4619 { 1, Iclass_xt_iclass_rsr_misc0_args
,
4620 3, Iclass_xt_iclass_rsr_misc0_stateArgs
, 0, 0 },
4621 { 1, Iclass_xt_iclass_wsr_misc0_args
,
4622 3, Iclass_xt_iclass_wsr_misc0_stateArgs
, 0, 0 },
4623 { 1, Iclass_xt_iclass_xsr_misc0_args
,
4624 3, Iclass_xt_iclass_xsr_misc0_stateArgs
, 0, 0 },
4625 { 1, Iclass_xt_iclass_rsr_misc1_args
,
4626 3, Iclass_xt_iclass_rsr_misc1_stateArgs
, 0, 0 },
4627 { 1, Iclass_xt_iclass_wsr_misc1_args
,
4628 3, Iclass_xt_iclass_wsr_misc1_stateArgs
, 0, 0 },
4629 { 1, Iclass_xt_iclass_xsr_misc1_args
,
4630 3, Iclass_xt_iclass_xsr_misc1_stateArgs
, 0, 0 },
4631 { 1, Iclass_xt_iclass_rsr_prid_args
,
4632 2, Iclass_xt_iclass_rsr_prid_stateArgs
, 0, 0 },
4633 { 1, Iclass_xt_iclass_rfi_args
,
4634 15, Iclass_xt_iclass_rfi_stateArgs
, 0, 0 },
4635 { 1, Iclass_xt_iclass_wait_args
,
4636 3, Iclass_xt_iclass_wait_stateArgs
, 0, 0 },
4637 { 1, Iclass_xt_iclass_rsr_interrupt_args
,
4638 3, Iclass_xt_iclass_rsr_interrupt_stateArgs
, 0, 0 },
4639 { 1, Iclass_xt_iclass_wsr_intset_args
,
4640 4, Iclass_xt_iclass_wsr_intset_stateArgs
, 0, 0 },
4641 { 1, Iclass_xt_iclass_wsr_intclear_args
,
4642 4, Iclass_xt_iclass_wsr_intclear_stateArgs
, 0, 0 },
4643 { 1, Iclass_xt_iclass_rsr_intenable_args
,
4644 3, Iclass_xt_iclass_rsr_intenable_stateArgs
, 0, 0 },
4645 { 1, Iclass_xt_iclass_wsr_intenable_args
,
4646 3, Iclass_xt_iclass_wsr_intenable_stateArgs
, 0, 0 },
4647 { 1, Iclass_xt_iclass_xsr_intenable_args
,
4648 3, Iclass_xt_iclass_xsr_intenable_stateArgs
, 0, 0 },
4649 { 2, Iclass_xt_iclass_break_args
,
4650 2, Iclass_xt_iclass_break_stateArgs
, 0, 0 },
4651 { 1, Iclass_xt_iclass_break_n_args
,
4652 2, Iclass_xt_iclass_break_n_stateArgs
, 0, 0 },
4653 { 1, Iclass_xt_iclass_rsr_dbreaka0_args
,
4654 3, Iclass_xt_iclass_rsr_dbreaka0_stateArgs
, 0, 0 },
4655 { 1, Iclass_xt_iclass_wsr_dbreaka0_args
,
4656 4, Iclass_xt_iclass_wsr_dbreaka0_stateArgs
, 0, 0 },
4657 { 1, Iclass_xt_iclass_xsr_dbreaka0_args
,
4658 4, Iclass_xt_iclass_xsr_dbreaka0_stateArgs
, 0, 0 },
4659 { 1, Iclass_xt_iclass_rsr_dbreakc0_args
,
4660 3, Iclass_xt_iclass_rsr_dbreakc0_stateArgs
, 0, 0 },
4661 { 1, Iclass_xt_iclass_wsr_dbreakc0_args
,
4662 4, Iclass_xt_iclass_wsr_dbreakc0_stateArgs
, 0, 0 },
4663 { 1, Iclass_xt_iclass_xsr_dbreakc0_args
,
4664 4, Iclass_xt_iclass_xsr_dbreakc0_stateArgs
, 0, 0 },
4665 { 1, Iclass_xt_iclass_rsr_dbreaka1_args
,
4666 3, Iclass_xt_iclass_rsr_dbreaka1_stateArgs
, 0, 0 },
4667 { 1, Iclass_xt_iclass_wsr_dbreaka1_args
,
4668 4, Iclass_xt_iclass_wsr_dbreaka1_stateArgs
, 0, 0 },
4669 { 1, Iclass_xt_iclass_xsr_dbreaka1_args
,
4670 4, Iclass_xt_iclass_xsr_dbreaka1_stateArgs
, 0, 0 },
4671 { 1, Iclass_xt_iclass_rsr_dbreakc1_args
,
4672 3, Iclass_xt_iclass_rsr_dbreakc1_stateArgs
, 0, 0 },
4673 { 1, Iclass_xt_iclass_wsr_dbreakc1_args
,
4674 4, Iclass_xt_iclass_wsr_dbreakc1_stateArgs
, 0, 0 },
4675 { 1, Iclass_xt_iclass_xsr_dbreakc1_args
,
4676 4, Iclass_xt_iclass_xsr_dbreakc1_stateArgs
, 0, 0 },
4677 { 1, Iclass_xt_iclass_rsr_ibreaka0_args
,
4678 3, Iclass_xt_iclass_rsr_ibreaka0_stateArgs
, 0, 0 },
4679 { 1, Iclass_xt_iclass_wsr_ibreaka0_args
,
4680 3, Iclass_xt_iclass_wsr_ibreaka0_stateArgs
, 0, 0 },
4681 { 1, Iclass_xt_iclass_xsr_ibreaka0_args
,
4682 3, Iclass_xt_iclass_xsr_ibreaka0_stateArgs
, 0, 0 },
4683 { 1, Iclass_xt_iclass_rsr_ibreaka1_args
,
4684 3, Iclass_xt_iclass_rsr_ibreaka1_stateArgs
, 0, 0 },
4685 { 1, Iclass_xt_iclass_wsr_ibreaka1_args
,
4686 3, Iclass_xt_iclass_wsr_ibreaka1_stateArgs
, 0, 0 },
4687 { 1, Iclass_xt_iclass_xsr_ibreaka1_args
,
4688 3, Iclass_xt_iclass_xsr_ibreaka1_stateArgs
, 0, 0 },
4689 { 1, Iclass_xt_iclass_rsr_ibreakenable_args
,
4690 3, Iclass_xt_iclass_rsr_ibreakenable_stateArgs
, 0, 0 },
4691 { 1, Iclass_xt_iclass_wsr_ibreakenable_args
,
4692 3, Iclass_xt_iclass_wsr_ibreakenable_stateArgs
, 0, 0 },
4693 { 1, Iclass_xt_iclass_xsr_ibreakenable_args
,
4694 3, Iclass_xt_iclass_xsr_ibreakenable_stateArgs
, 0, 0 },
4695 { 1, Iclass_xt_iclass_rsr_debugcause_args
,
4696 4, Iclass_xt_iclass_rsr_debugcause_stateArgs
, 0, 0 },
4697 { 1, Iclass_xt_iclass_wsr_debugcause_args
,
4698 4, Iclass_xt_iclass_wsr_debugcause_stateArgs
, 0, 0 },
4699 { 1, Iclass_xt_iclass_xsr_debugcause_args
,
4700 4, Iclass_xt_iclass_xsr_debugcause_stateArgs
, 0, 0 },
4701 { 1, Iclass_xt_iclass_rsr_icount_args
,
4702 3, Iclass_xt_iclass_rsr_icount_stateArgs
, 0, 0 },
4703 { 1, Iclass_xt_iclass_wsr_icount_args
,
4704 4, Iclass_xt_iclass_wsr_icount_stateArgs
, 0, 0 },
4705 { 1, Iclass_xt_iclass_xsr_icount_args
,
4706 4, Iclass_xt_iclass_xsr_icount_stateArgs
, 0, 0 },
4707 { 1, Iclass_xt_iclass_rsr_icountlevel_args
,
4708 3, Iclass_xt_iclass_rsr_icountlevel_stateArgs
, 0, 0 },
4709 { 1, Iclass_xt_iclass_wsr_icountlevel_args
,
4710 3, Iclass_xt_iclass_wsr_icountlevel_stateArgs
, 0, 0 },
4711 { 1, Iclass_xt_iclass_xsr_icountlevel_args
,
4712 3, Iclass_xt_iclass_xsr_icountlevel_stateArgs
, 0, 0 },
4713 { 1, Iclass_xt_iclass_rsr_ddr_args
,
4714 3, Iclass_xt_iclass_rsr_ddr_stateArgs
, 0, 0 },
4715 { 1, Iclass_xt_iclass_wsr_ddr_args
,
4716 4, Iclass_xt_iclass_wsr_ddr_stateArgs
, 0, 0 },
4717 { 1, Iclass_xt_iclass_xsr_ddr_args
,
4718 4, Iclass_xt_iclass_xsr_ddr_stateArgs
, 0, 0 },
4719 { 0, 0 /* xt_iclass_rfdo */,
4720 10, Iclass_xt_iclass_rfdo_stateArgs
, 0, 0 },
4721 { 0, 0 /* xt_iclass_rfdd */,
4722 1, Iclass_xt_iclass_rfdd_stateArgs
, 0, 0 },
4723 { 1, Iclass_xt_iclass_rsr_ccount_args
,
4724 3, Iclass_xt_iclass_rsr_ccount_stateArgs
, 0, 0 },
4725 { 1, Iclass_xt_iclass_wsr_ccount_args
,
4726 4, Iclass_xt_iclass_wsr_ccount_stateArgs
, 0, 0 },
4727 { 1, Iclass_xt_iclass_xsr_ccount_args
,
4728 4, Iclass_xt_iclass_xsr_ccount_stateArgs
, 0, 0 },
4729 { 1, Iclass_xt_iclass_rsr_ccompare0_args
,
4730 3, Iclass_xt_iclass_rsr_ccompare0_stateArgs
, 0, 0 },
4731 { 1, Iclass_xt_iclass_wsr_ccompare0_args
,
4732 4, Iclass_xt_iclass_wsr_ccompare0_stateArgs
, 0, 0 },
4733 { 1, Iclass_xt_iclass_xsr_ccompare0_args
,
4734 4, Iclass_xt_iclass_xsr_ccompare0_stateArgs
, 0, 0 },
4735 { 1, Iclass_xt_iclass_rsr_ccompare1_args
,
4736 3, Iclass_xt_iclass_rsr_ccompare1_stateArgs
, 0, 0 },
4737 { 1, Iclass_xt_iclass_wsr_ccompare1_args
,
4738 4, Iclass_xt_iclass_wsr_ccompare1_stateArgs
, 0, 0 },
4739 { 1, Iclass_xt_iclass_xsr_ccompare1_args
,
4740 4, Iclass_xt_iclass_xsr_ccompare1_stateArgs
, 0, 0 },
4741 { 1, Iclass_xt_iclass_rsr_ccompare2_args
,
4742 3, Iclass_xt_iclass_rsr_ccompare2_stateArgs
, 0, 0 },
4743 { 1, Iclass_xt_iclass_wsr_ccompare2_args
,
4744 4, Iclass_xt_iclass_wsr_ccompare2_stateArgs
, 0, 0 },
4745 { 1, Iclass_xt_iclass_xsr_ccompare2_args
,
4746 4, Iclass_xt_iclass_xsr_ccompare2_stateArgs
, 0, 0 },
4747 { 2, Iclass_xt_iclass_icache_args
,
4749 { 2, Iclass_xt_iclass_icache_inv_args
,
4750 2, Iclass_xt_iclass_icache_inv_stateArgs
, 0, 0 },
4751 { 2, Iclass_xt_iclass_licx_args
,
4752 2, Iclass_xt_iclass_licx_stateArgs
, 0, 0 },
4753 { 2, Iclass_xt_iclass_sicx_args
,
4754 2, Iclass_xt_iclass_sicx_stateArgs
, 0, 0 },
4755 { 2, Iclass_xt_iclass_dcache_args
,
4757 { 2, Iclass_xt_iclass_dcache_ind_args
,
4758 2, Iclass_xt_iclass_dcache_ind_stateArgs
, 0, 0 },
4759 { 2, Iclass_xt_iclass_dcache_inv_args
,
4760 2, Iclass_xt_iclass_dcache_inv_stateArgs
, 0, 0 },
4761 { 2, Iclass_xt_iclass_dpf_args
,
4763 { 2, Iclass_xt_iclass_sdct_args
,
4764 2, Iclass_xt_iclass_sdct_stateArgs
, 0, 0 },
4765 { 2, Iclass_xt_iclass_ldct_args
,
4766 2, Iclass_xt_iclass_ldct_stateArgs
, 0, 0 },
4767 { 1, Iclass_xt_iclass_wsr_ptevaddr_args
,
4768 4, Iclass_xt_iclass_wsr_ptevaddr_stateArgs
, 0, 0 },
4769 { 1, Iclass_xt_iclass_rsr_ptevaddr_args
,
4770 4, Iclass_xt_iclass_rsr_ptevaddr_stateArgs
, 0, 0 },
4771 { 1, Iclass_xt_iclass_xsr_ptevaddr_args
,
4772 5, Iclass_xt_iclass_xsr_ptevaddr_stateArgs
, 0, 0 },
4773 { 1, Iclass_xt_iclass_rsr_rasid_args
,
4774 5, Iclass_xt_iclass_rsr_rasid_stateArgs
, 0, 0 },
4775 { 1, Iclass_xt_iclass_wsr_rasid_args
,
4776 6, Iclass_xt_iclass_wsr_rasid_stateArgs
, 0, 0 },
4777 { 1, Iclass_xt_iclass_xsr_rasid_args
,
4778 6, Iclass_xt_iclass_xsr_rasid_stateArgs
, 0, 0 },
4779 { 1, Iclass_xt_iclass_rsr_itlbcfg_args
,
4780 3, Iclass_xt_iclass_rsr_itlbcfg_stateArgs
, 0, 0 },
4781 { 1, Iclass_xt_iclass_wsr_itlbcfg_args
,
4782 4, Iclass_xt_iclass_wsr_itlbcfg_stateArgs
, 0, 0 },
4783 { 1, Iclass_xt_iclass_xsr_itlbcfg_args
,
4784 4, Iclass_xt_iclass_xsr_itlbcfg_stateArgs
, 0, 0 },
4785 { 1, Iclass_xt_iclass_rsr_dtlbcfg_args
,
4786 3, Iclass_xt_iclass_rsr_dtlbcfg_stateArgs
, 0, 0 },
4787 { 1, Iclass_xt_iclass_wsr_dtlbcfg_args
,
4788 4, Iclass_xt_iclass_wsr_dtlbcfg_stateArgs
, 0, 0 },
4789 { 1, Iclass_xt_iclass_xsr_dtlbcfg_args
,
4790 4, Iclass_xt_iclass_xsr_dtlbcfg_stateArgs
, 0, 0 },
4791 { 1, Iclass_xt_iclass_idtlb_args
,
4792 3, Iclass_xt_iclass_idtlb_stateArgs
, 0, 0 },
4793 { 2, Iclass_xt_iclass_rdtlb_args
,
4794 2, Iclass_xt_iclass_rdtlb_stateArgs
, 0, 0 },
4795 { 2, Iclass_xt_iclass_wdtlb_args
,
4796 3, Iclass_xt_iclass_wdtlb_stateArgs
, 0, 0 },
4797 { 1, Iclass_xt_iclass_iitlb_args
,
4798 2, Iclass_xt_iclass_iitlb_stateArgs
, 0, 0 },
4799 { 2, Iclass_xt_iclass_ritlb_args
,
4800 2, Iclass_xt_iclass_ritlb_stateArgs
, 0, 0 },
4801 { 2, Iclass_xt_iclass_witlb_args
,
4802 2, Iclass_xt_iclass_witlb_stateArgs
, 0, 0 },
4803 { 0, 0 /* xt_iclass_ldpte */,
4804 2, Iclass_xt_iclass_ldpte_stateArgs
, 0, 0 },
4805 { 0, 0 /* xt_iclass_hwwitlba */,
4806 1, Iclass_xt_iclass_hwwitlba_stateArgs
, 0, 0 },
4807 { 0, 0 /* xt_iclass_hwwdtlba */,
4808 1, Iclass_xt_iclass_hwwdtlba_stateArgs
, 0, 0 },
4809 { 2, Iclass_xt_iclass_nsa_args
,
4814 /* Opcode encodings. */
4817 Opcode_excw_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4819 slotbuf
[0] = 0x80200;
4823 Opcode_rfe_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4829 Opcode_rfde_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4831 slotbuf
[0] = 0x2300;
4835 Opcode_syscall_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4841 Opcode_simcall_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4843 slotbuf
[0] = 0x1500;
4847 Opcode_call12_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4849 slotbuf
[0] = 0x5c0000;
4853 Opcode_call8_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4855 slotbuf
[0] = 0x580000;
4859 Opcode_call4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4861 slotbuf
[0] = 0x540000;
4865 Opcode_callx12_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4867 slotbuf
[0] = 0xf0000;
4871 Opcode_callx8_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4873 slotbuf
[0] = 0xb0000;
4877 Opcode_callx4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4879 slotbuf
[0] = 0x70000;
4883 Opcode_entry_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4885 slotbuf
[0] = 0x6c0000;
4889 Opcode_movsp_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4895 Opcode_rotw_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4901 Opcode_retw_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4903 slotbuf
[0] = 0x60000;
4907 Opcode_retw_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf
)
4909 slotbuf
[0] = 0xd10f;
4913 Opcode_rfwo_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4915 slotbuf
[0] = 0x4300;
4919 Opcode_rfwu_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4921 slotbuf
[0] = 0x5300;
4925 Opcode_l32e_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4931 Opcode_s32e_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4937 Opcode_rsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4939 slotbuf
[0] = 0x4830;
4943 Opcode_wsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4945 slotbuf
[0] = 0x4831;
4949 Opcode_xsr_windowbase_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4951 slotbuf
[0] = 0x4816;
4955 Opcode_rsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4957 slotbuf
[0] = 0x4930;
4961 Opcode_wsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4963 slotbuf
[0] = 0x4931;
4967 Opcode_xsr_windowstart_Slot_inst_encode (xtensa_insnbuf slotbuf
)
4969 slotbuf
[0] = 0x4916;
4973 Opcode_add_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf
)
4975 slotbuf
[0] = 0xa000;
4979 Opcode_addi_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf
)
4981 slotbuf
[0] = 0xb000;
4985 Opcode_beqz_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf
)
4987 slotbuf
[0] = 0xc800;
4991 Opcode_bnez_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf
)
4993 slotbuf
[0] = 0xcc00;
4997 Opcode_ill_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf
)
4999 slotbuf
[0] = 0xd60f;
5003 Opcode_l32i_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf
)
5005 slotbuf
[0] = 0x8000;
5009 Opcode_mov_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf
)
5011 slotbuf
[0] = 0xd000;
5015 Opcode_movi_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf
)
5017 slotbuf
[0] = 0xc000;
5021 Opcode_nop_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf
)
5023 slotbuf
[0] = 0xd30f;
5027 Opcode_ret_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf
)
5029 slotbuf
[0] = 0xd00f;
5033 Opcode_s32i_n_Slot_inst16a_encode (xtensa_insnbuf slotbuf
)
5035 slotbuf
[0] = 0x9000;
5039 Opcode_addi_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5041 slotbuf
[0] = 0x200c00;
5045 Opcode_addmi_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5047 slotbuf
[0] = 0x200d00;
5051 Opcode_add_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5057 Opcode_sub_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5063 Opcode_addx2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5069 Opcode_addx4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5075 Opcode_addx8_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5081 Opcode_subx2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5087 Opcode_subx4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5093 Opcode_subx8_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5099 Opcode_and_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5105 Opcode_or_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5111 Opcode_xor_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5117 Opcode_beqi_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5119 slotbuf
[0] = 0x680000;
5123 Opcode_bnei_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5125 slotbuf
[0] = 0x690000;
5129 Opcode_bgei_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5131 slotbuf
[0] = 0x6b0000;
5135 Opcode_blti_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5137 slotbuf
[0] = 0x6a0000;
5141 Opcode_bbci_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5143 slotbuf
[0] = 0x700600;
5147 Opcode_bbsi_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5149 slotbuf
[0] = 0x700e00;
5153 Opcode_bgeui_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5155 slotbuf
[0] = 0x6f0000;
5159 Opcode_bltui_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5161 slotbuf
[0] = 0x6e0000;
5165 Opcode_beq_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5167 slotbuf
[0] = 0x700100;
5171 Opcode_bne_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5173 slotbuf
[0] = 0x700900;
5177 Opcode_bge_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5179 slotbuf
[0] = 0x700a00;
5183 Opcode_blt_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5185 slotbuf
[0] = 0x700200;
5189 Opcode_bgeu_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5191 slotbuf
[0] = 0x700b00;
5195 Opcode_bltu_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5197 slotbuf
[0] = 0x700300;
5201 Opcode_bany_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5203 slotbuf
[0] = 0x700800;
5207 Opcode_bnone_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5209 slotbuf
[0] = 0x700000;
5213 Opcode_ball_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5215 slotbuf
[0] = 0x700400;
5219 Opcode_bnall_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5221 slotbuf
[0] = 0x700c00;
5225 Opcode_bbc_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5227 slotbuf
[0] = 0x700500;
5231 Opcode_bbs_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5233 slotbuf
[0] = 0x700d00;
5237 Opcode_beqz_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5239 slotbuf
[0] = 0x640000;
5243 Opcode_bnez_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5245 slotbuf
[0] = 0x650000;
5249 Opcode_bgez_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5251 slotbuf
[0] = 0x670000;
5255 Opcode_bltz_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5257 slotbuf
[0] = 0x660000;
5261 Opcode_call0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5263 slotbuf
[0] = 0x500000;
5267 Opcode_callx0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5269 slotbuf
[0] = 0x30000;
5273 Opcode_extui_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5279 Opcode_ill_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5285 Opcode_j_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5287 slotbuf
[0] = 0x600000;
5291 Opcode_jx_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5293 slotbuf
[0] = 0xa0000;
5297 Opcode_l16ui_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5299 slotbuf
[0] = 0x200100;
5303 Opcode_l16si_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5305 slotbuf
[0] = 0x200900;
5309 Opcode_l32i_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5311 slotbuf
[0] = 0x200200;
5315 Opcode_l32r_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5317 slotbuf
[0] = 0x100000;
5321 Opcode_l8ui_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5323 slotbuf
[0] = 0x200000;
5327 Opcode_loop_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5329 slotbuf
[0] = 0x6d0800;
5333 Opcode_loopnez_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5335 slotbuf
[0] = 0x6d0900;
5339 Opcode_loopgtz_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5341 slotbuf
[0] = 0x6d0a00;
5345 Opcode_movi_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5347 slotbuf
[0] = 0x200a00;
5351 Opcode_moveqz_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5357 Opcode_movnez_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5363 Opcode_movltz_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5369 Opcode_movgez_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5375 Opcode_neg_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5381 Opcode_abs_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5383 slotbuf
[0] = 0x1006;
5387 Opcode_nop_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5389 slotbuf
[0] = 0xf0200;
5393 Opcode_ret_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5395 slotbuf
[0] = 0x20000;
5399 Opcode_s16i_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5401 slotbuf
[0] = 0x200500;
5405 Opcode_s32i_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5407 slotbuf
[0] = 0x200600;
5411 Opcode_s8i_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5413 slotbuf
[0] = 0x200400;
5417 Opcode_ssr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5423 Opcode_ssl_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5429 Opcode_ssa8l_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5435 Opcode_ssa8b_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5441 Opcode_ssai_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5447 Opcode_sll_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5453 Opcode_src_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5459 Opcode_srl_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5465 Opcode_sra_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5471 Opcode_slli_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5477 Opcode_srai_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5483 Opcode_srli_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5489 Opcode_memw_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5491 slotbuf
[0] = 0xc0200;
5495 Opcode_extw_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5497 slotbuf
[0] = 0xd0200;
5501 Opcode_isync_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5507 Opcode_rsync_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5509 slotbuf
[0] = 0x10200;
5513 Opcode_esync_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5515 slotbuf
[0] = 0x20200;
5519 Opcode_dsync_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5521 slotbuf
[0] = 0x30200;
5525 Opcode_rsil_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5531 Opcode_rsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5537 Opcode_wsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5543 Opcode_xsr_lend_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5549 Opcode_rsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5555 Opcode_wsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5561 Opcode_xsr_lcount_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5567 Opcode_rsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5573 Opcode_wsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5579 Opcode_xsr_lbeg_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5585 Opcode_rsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5591 Opcode_wsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5597 Opcode_xsr_sar_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5603 Opcode_rsr_litbase_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5609 Opcode_wsr_litbase_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5615 Opcode_xsr_litbase_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5621 Opcode_rsr_176_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5623 slotbuf
[0] = 0xb030;
5627 Opcode_rsr_208_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5629 slotbuf
[0] = 0xd030;
5633 Opcode_rsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5635 slotbuf
[0] = 0xe630;
5639 Opcode_wsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5641 slotbuf
[0] = 0xe631;
5645 Opcode_xsr_ps_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5647 slotbuf
[0] = 0xe616;
5651 Opcode_rsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5653 slotbuf
[0] = 0xb130;
5657 Opcode_wsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5659 slotbuf
[0] = 0xb131;
5663 Opcode_xsr_epc1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5665 slotbuf
[0] = 0xb116;
5669 Opcode_rsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5671 slotbuf
[0] = 0xd130;
5675 Opcode_wsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5677 slotbuf
[0] = 0xd131;
5681 Opcode_xsr_excsave1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5683 slotbuf
[0] = 0xd116;
5687 Opcode_rsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5689 slotbuf
[0] = 0xb230;
5693 Opcode_wsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5695 slotbuf
[0] = 0xb231;
5699 Opcode_xsr_epc2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5701 slotbuf
[0] = 0xb216;
5705 Opcode_rsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5707 slotbuf
[0] = 0xd230;
5711 Opcode_wsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5713 slotbuf
[0] = 0xd231;
5717 Opcode_xsr_excsave2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5719 slotbuf
[0] = 0xd216;
5723 Opcode_rsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5725 slotbuf
[0] = 0xb330;
5729 Opcode_wsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5731 slotbuf
[0] = 0xb331;
5735 Opcode_xsr_epc3_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5737 slotbuf
[0] = 0xb316;
5741 Opcode_rsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5743 slotbuf
[0] = 0xd330;
5747 Opcode_wsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5749 slotbuf
[0] = 0xd331;
5753 Opcode_xsr_excsave3_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5755 slotbuf
[0] = 0xd316;
5759 Opcode_rsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5761 slotbuf
[0] = 0xb430;
5765 Opcode_wsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5767 slotbuf
[0] = 0xb431;
5771 Opcode_xsr_epc4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5773 slotbuf
[0] = 0xb416;
5777 Opcode_rsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5779 slotbuf
[0] = 0xd430;
5783 Opcode_wsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5785 slotbuf
[0] = 0xd431;
5789 Opcode_xsr_excsave4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5791 slotbuf
[0] = 0xd416;
5795 Opcode_rsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5797 slotbuf
[0] = 0xc230;
5801 Opcode_wsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5803 slotbuf
[0] = 0xc231;
5807 Opcode_xsr_eps2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5809 slotbuf
[0] = 0xc216;
5813 Opcode_rsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5815 slotbuf
[0] = 0xc330;
5819 Opcode_wsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5821 slotbuf
[0] = 0xc331;
5825 Opcode_xsr_eps3_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5827 slotbuf
[0] = 0xc316;
5831 Opcode_rsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5833 slotbuf
[0] = 0xc430;
5837 Opcode_wsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5839 slotbuf
[0] = 0xc431;
5843 Opcode_xsr_eps4_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5845 slotbuf
[0] = 0xc416;
5849 Opcode_rsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5851 slotbuf
[0] = 0xee30;
5855 Opcode_wsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5857 slotbuf
[0] = 0xee31;
5861 Opcode_xsr_excvaddr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5863 slotbuf
[0] = 0xee16;
5867 Opcode_rsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5869 slotbuf
[0] = 0xc030;
5873 Opcode_wsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5875 slotbuf
[0] = 0xc031;
5879 Opcode_xsr_depc_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5881 slotbuf
[0] = 0xc016;
5885 Opcode_rsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5887 slotbuf
[0] = 0xe830;
5891 Opcode_wsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5893 slotbuf
[0] = 0xe831;
5897 Opcode_xsr_exccause_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5899 slotbuf
[0] = 0xe816;
5903 Opcode_rsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5905 slotbuf
[0] = 0xf430;
5909 Opcode_wsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5911 slotbuf
[0] = 0xf431;
5915 Opcode_xsr_misc0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5917 slotbuf
[0] = 0xf416;
5921 Opcode_rsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5923 slotbuf
[0] = 0xf530;
5927 Opcode_wsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5929 slotbuf
[0] = 0xf531;
5933 Opcode_xsr_misc1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5935 slotbuf
[0] = 0xf516;
5939 Opcode_rsr_prid_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5941 slotbuf
[0] = 0xeb30;
5945 Opcode_rfi_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5947 slotbuf
[0] = 0x10300;
5951 Opcode_waiti_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5957 Opcode_rsr_interrupt_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5959 slotbuf
[0] = 0xe230;
5963 Opcode_wsr_intset_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5965 slotbuf
[0] = 0xe231;
5969 Opcode_wsr_intclear_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5971 slotbuf
[0] = 0xe331;
5975 Opcode_rsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5977 slotbuf
[0] = 0xe430;
5981 Opcode_wsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5983 slotbuf
[0] = 0xe431;
5987 Opcode_xsr_intenable_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5989 slotbuf
[0] = 0xe416;
5993 Opcode_break_Slot_inst_encode (xtensa_insnbuf slotbuf
)
5999 Opcode_break_n_Slot_inst16b_encode (xtensa_insnbuf slotbuf
)
6001 slotbuf
[0] = 0xd20f;
6005 Opcode_rsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6007 slotbuf
[0] = 0x9030;
6011 Opcode_wsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6013 slotbuf
[0] = 0x9031;
6017 Opcode_xsr_dbreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6019 slotbuf
[0] = 0x9016;
6023 Opcode_rsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6025 slotbuf
[0] = 0xa030;
6029 Opcode_wsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6031 slotbuf
[0] = 0xa031;
6035 Opcode_xsr_dbreakc0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6037 slotbuf
[0] = 0xa016;
6041 Opcode_rsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6043 slotbuf
[0] = 0x9130;
6047 Opcode_wsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6049 slotbuf
[0] = 0x9131;
6053 Opcode_xsr_dbreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6055 slotbuf
[0] = 0x9116;
6059 Opcode_rsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6061 slotbuf
[0] = 0xa130;
6065 Opcode_wsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6067 slotbuf
[0] = 0xa131;
6071 Opcode_xsr_dbreakc1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6073 slotbuf
[0] = 0xa116;
6077 Opcode_rsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6079 slotbuf
[0] = 0x8030;
6083 Opcode_wsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6085 slotbuf
[0] = 0x8031;
6089 Opcode_xsr_ibreaka0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6091 slotbuf
[0] = 0x8016;
6095 Opcode_rsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6097 slotbuf
[0] = 0x8130;
6101 Opcode_wsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6103 slotbuf
[0] = 0x8131;
6107 Opcode_xsr_ibreaka1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6109 slotbuf
[0] = 0x8116;
6113 Opcode_rsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6115 slotbuf
[0] = 0x6030;
6119 Opcode_wsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6121 slotbuf
[0] = 0x6031;
6125 Opcode_xsr_ibreakenable_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6127 slotbuf
[0] = 0x6016;
6131 Opcode_rsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6133 slotbuf
[0] = 0xe930;
6137 Opcode_wsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6139 slotbuf
[0] = 0xe931;
6143 Opcode_xsr_debugcause_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6145 slotbuf
[0] = 0xe916;
6149 Opcode_rsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6151 slotbuf
[0] = 0xec30;
6155 Opcode_wsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6157 slotbuf
[0] = 0xec31;
6161 Opcode_xsr_icount_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6163 slotbuf
[0] = 0xec16;
6167 Opcode_rsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6169 slotbuf
[0] = 0xed30;
6173 Opcode_wsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6175 slotbuf
[0] = 0xed31;
6179 Opcode_xsr_icountlevel_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6181 slotbuf
[0] = 0xed16;
6185 Opcode_rsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6187 slotbuf
[0] = 0x6830;
6191 Opcode_wsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6193 slotbuf
[0] = 0x6831;
6197 Opcode_xsr_ddr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6199 slotbuf
[0] = 0x6816;
6203 Opcode_rfdo_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6209 Opcode_rfdd_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6211 slotbuf
[0] = 0x10e1f;
6215 Opcode_rsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6217 slotbuf
[0] = 0xea30;
6221 Opcode_wsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6223 slotbuf
[0] = 0xea31;
6227 Opcode_xsr_ccount_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6229 slotbuf
[0] = 0xea16;
6233 Opcode_rsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6235 slotbuf
[0] = 0xf030;
6239 Opcode_wsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6241 slotbuf
[0] = 0xf031;
6245 Opcode_xsr_ccompare0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6247 slotbuf
[0] = 0xf016;
6251 Opcode_rsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6253 slotbuf
[0] = 0xf130;
6257 Opcode_wsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6259 slotbuf
[0] = 0xf131;
6263 Opcode_xsr_ccompare1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6265 slotbuf
[0] = 0xf116;
6269 Opcode_rsr_ccompare2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6271 slotbuf
[0] = 0xf230;
6275 Opcode_wsr_ccompare2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6277 slotbuf
[0] = 0xf231;
6281 Opcode_xsr_ccompare2_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6283 slotbuf
[0] = 0xf216;
6287 Opcode_ipf_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6289 slotbuf
[0] = 0x2c0700;
6293 Opcode_ihi_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6295 slotbuf
[0] = 0x2e0700;
6299 Opcode_iii_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6301 slotbuf
[0] = 0x2f0700;
6305 Opcode_lict_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6311 Opcode_licw_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6317 Opcode_sict_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6323 Opcode_sicw_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6329 Opcode_dhwb_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6331 slotbuf
[0] = 0x240700;
6335 Opcode_dhwbi_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6337 slotbuf
[0] = 0x250700;
6341 Opcode_diwb_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6343 slotbuf
[0] = 0x280740;
6347 Opcode_diwbi_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6349 slotbuf
[0] = 0x280750;
6353 Opcode_dhi_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6355 slotbuf
[0] = 0x260700;
6359 Opcode_dii_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6361 slotbuf
[0] = 0x270700;
6365 Opcode_dpfr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6367 slotbuf
[0] = 0x200700;
6371 Opcode_dpfw_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6373 slotbuf
[0] = 0x210700;
6377 Opcode_dpfro_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6379 slotbuf
[0] = 0x220700;
6383 Opcode_dpfwo_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6385 slotbuf
[0] = 0x230700;
6389 Opcode_sdct_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6395 Opcode_ldct_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6401 Opcode_wsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6403 slotbuf
[0] = 0x5331;
6407 Opcode_rsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6409 slotbuf
[0] = 0x5330;
6413 Opcode_xsr_ptevaddr_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6415 slotbuf
[0] = 0x5316;
6419 Opcode_rsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6421 slotbuf
[0] = 0x5a30;
6425 Opcode_wsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6427 slotbuf
[0] = 0x5a31;
6431 Opcode_xsr_rasid_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6433 slotbuf
[0] = 0x5a16;
6437 Opcode_rsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6439 slotbuf
[0] = 0x5b30;
6443 Opcode_wsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6445 slotbuf
[0] = 0x5b31;
6449 Opcode_xsr_itlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6451 slotbuf
[0] = 0x5b16;
6455 Opcode_rsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6457 slotbuf
[0] = 0x5c30;
6461 Opcode_wsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6463 slotbuf
[0] = 0x5c31;
6467 Opcode_xsr_dtlbcfg_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6469 slotbuf
[0] = 0x5c16;
6473 Opcode_idtlb_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6479 Opcode_pdtlb_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6485 Opcode_rdtlb0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6491 Opcode_rdtlb1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6497 Opcode_wdtlb_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6503 Opcode_iitlb_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6509 Opcode_pitlb_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6515 Opcode_ritlb0_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6521 Opcode_ritlb1_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6527 Opcode_witlb_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6533 Opcode_ldpte_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6539 Opcode_hwwitlba_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6545 Opcode_hwwdtlba_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6551 Opcode_nsa_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6557 Opcode_nsau_Slot_inst_encode (xtensa_insnbuf slotbuf
)
6562 xtensa_opcode_encode_fn Opcode_excw_encode_fns
[] = {
6563 Opcode_excw_Slot_inst_encode
, 0, 0
6566 xtensa_opcode_encode_fn Opcode_rfe_encode_fns
[] = {
6567 Opcode_rfe_Slot_inst_encode
, 0, 0
6570 xtensa_opcode_encode_fn Opcode_rfde_encode_fns
[] = {
6571 Opcode_rfde_Slot_inst_encode
, 0, 0
6574 xtensa_opcode_encode_fn Opcode_syscall_encode_fns
[] = {
6575 Opcode_syscall_Slot_inst_encode
, 0, 0
6578 xtensa_opcode_encode_fn Opcode_simcall_encode_fns
[] = {
6579 Opcode_simcall_Slot_inst_encode
, 0, 0
6582 xtensa_opcode_encode_fn Opcode_call12_encode_fns
[] = {
6583 Opcode_call12_Slot_inst_encode
, 0, 0
6586 xtensa_opcode_encode_fn Opcode_call8_encode_fns
[] = {
6587 Opcode_call8_Slot_inst_encode
, 0, 0
6590 xtensa_opcode_encode_fn Opcode_call4_encode_fns
[] = {
6591 Opcode_call4_Slot_inst_encode
, 0, 0
6594 xtensa_opcode_encode_fn Opcode_callx12_encode_fns
[] = {
6595 Opcode_callx12_Slot_inst_encode
, 0, 0
6598 xtensa_opcode_encode_fn Opcode_callx8_encode_fns
[] = {
6599 Opcode_callx8_Slot_inst_encode
, 0, 0
6602 xtensa_opcode_encode_fn Opcode_callx4_encode_fns
[] = {
6603 Opcode_callx4_Slot_inst_encode
, 0, 0
6606 xtensa_opcode_encode_fn Opcode_entry_encode_fns
[] = {
6607 Opcode_entry_Slot_inst_encode
, 0, 0
6610 xtensa_opcode_encode_fn Opcode_movsp_encode_fns
[] = {
6611 Opcode_movsp_Slot_inst_encode
, 0, 0
6614 xtensa_opcode_encode_fn Opcode_rotw_encode_fns
[] = {
6615 Opcode_rotw_Slot_inst_encode
, 0, 0
6618 xtensa_opcode_encode_fn Opcode_retw_encode_fns
[] = {
6619 Opcode_retw_Slot_inst_encode
, 0, 0
6622 xtensa_opcode_encode_fn Opcode_retw_n_encode_fns
[] = {
6623 0, 0, Opcode_retw_n_Slot_inst16b_encode
6626 xtensa_opcode_encode_fn Opcode_rfwo_encode_fns
[] = {
6627 Opcode_rfwo_Slot_inst_encode
, 0, 0
6630 xtensa_opcode_encode_fn Opcode_rfwu_encode_fns
[] = {
6631 Opcode_rfwu_Slot_inst_encode
, 0, 0
6634 xtensa_opcode_encode_fn Opcode_l32e_encode_fns
[] = {
6635 Opcode_l32e_Slot_inst_encode
, 0, 0
6638 xtensa_opcode_encode_fn Opcode_s32e_encode_fns
[] = {
6639 Opcode_s32e_Slot_inst_encode
, 0, 0
6642 xtensa_opcode_encode_fn Opcode_rsr_windowbase_encode_fns
[] = {
6643 Opcode_rsr_windowbase_Slot_inst_encode
, 0, 0
6646 xtensa_opcode_encode_fn Opcode_wsr_windowbase_encode_fns
[] = {
6647 Opcode_wsr_windowbase_Slot_inst_encode
, 0, 0
6650 xtensa_opcode_encode_fn Opcode_xsr_windowbase_encode_fns
[] = {
6651 Opcode_xsr_windowbase_Slot_inst_encode
, 0, 0
6654 xtensa_opcode_encode_fn Opcode_rsr_windowstart_encode_fns
[] = {
6655 Opcode_rsr_windowstart_Slot_inst_encode
, 0, 0
6658 xtensa_opcode_encode_fn Opcode_wsr_windowstart_encode_fns
[] = {
6659 Opcode_wsr_windowstart_Slot_inst_encode
, 0, 0
6662 xtensa_opcode_encode_fn Opcode_xsr_windowstart_encode_fns
[] = {
6663 Opcode_xsr_windowstart_Slot_inst_encode
, 0, 0
6666 xtensa_opcode_encode_fn Opcode_add_n_encode_fns
[] = {
6667 0, Opcode_add_n_Slot_inst16a_encode
, 0
6670 xtensa_opcode_encode_fn Opcode_addi_n_encode_fns
[] = {
6671 0, Opcode_addi_n_Slot_inst16a_encode
, 0
6674 xtensa_opcode_encode_fn Opcode_beqz_n_encode_fns
[] = {
6675 0, 0, Opcode_beqz_n_Slot_inst16b_encode
6678 xtensa_opcode_encode_fn Opcode_bnez_n_encode_fns
[] = {
6679 0, 0, Opcode_bnez_n_Slot_inst16b_encode
6682 xtensa_opcode_encode_fn Opcode_ill_n_encode_fns
[] = {
6683 0, 0, Opcode_ill_n_Slot_inst16b_encode
6686 xtensa_opcode_encode_fn Opcode_l32i_n_encode_fns
[] = {
6687 0, Opcode_l32i_n_Slot_inst16a_encode
, 0
6690 xtensa_opcode_encode_fn Opcode_mov_n_encode_fns
[] = {
6691 0, 0, Opcode_mov_n_Slot_inst16b_encode
6694 xtensa_opcode_encode_fn Opcode_movi_n_encode_fns
[] = {
6695 0, 0, Opcode_movi_n_Slot_inst16b_encode
6698 xtensa_opcode_encode_fn Opcode_nop_n_encode_fns
[] = {
6699 0, 0, Opcode_nop_n_Slot_inst16b_encode
6702 xtensa_opcode_encode_fn Opcode_ret_n_encode_fns
[] = {
6703 0, 0, Opcode_ret_n_Slot_inst16b_encode
6706 xtensa_opcode_encode_fn Opcode_s32i_n_encode_fns
[] = {
6707 0, Opcode_s32i_n_Slot_inst16a_encode
, 0
6710 xtensa_opcode_encode_fn Opcode_addi_encode_fns
[] = {
6711 Opcode_addi_Slot_inst_encode
, 0, 0
6714 xtensa_opcode_encode_fn Opcode_addmi_encode_fns
[] = {
6715 Opcode_addmi_Slot_inst_encode
, 0, 0
6718 xtensa_opcode_encode_fn Opcode_add_encode_fns
[] = {
6719 Opcode_add_Slot_inst_encode
, 0, 0
6722 xtensa_opcode_encode_fn Opcode_sub_encode_fns
[] = {
6723 Opcode_sub_Slot_inst_encode
, 0, 0
6726 xtensa_opcode_encode_fn Opcode_addx2_encode_fns
[] = {
6727 Opcode_addx2_Slot_inst_encode
, 0, 0
6730 xtensa_opcode_encode_fn Opcode_addx4_encode_fns
[] = {
6731 Opcode_addx4_Slot_inst_encode
, 0, 0
6734 xtensa_opcode_encode_fn Opcode_addx8_encode_fns
[] = {
6735 Opcode_addx8_Slot_inst_encode
, 0, 0
6738 xtensa_opcode_encode_fn Opcode_subx2_encode_fns
[] = {
6739 Opcode_subx2_Slot_inst_encode
, 0, 0
6742 xtensa_opcode_encode_fn Opcode_subx4_encode_fns
[] = {
6743 Opcode_subx4_Slot_inst_encode
, 0, 0
6746 xtensa_opcode_encode_fn Opcode_subx8_encode_fns
[] = {
6747 Opcode_subx8_Slot_inst_encode
, 0, 0
6750 xtensa_opcode_encode_fn Opcode_and_encode_fns
[] = {
6751 Opcode_and_Slot_inst_encode
, 0, 0
6754 xtensa_opcode_encode_fn Opcode_or_encode_fns
[] = {
6755 Opcode_or_Slot_inst_encode
, 0, 0
6758 xtensa_opcode_encode_fn Opcode_xor_encode_fns
[] = {
6759 Opcode_xor_Slot_inst_encode
, 0, 0
6762 xtensa_opcode_encode_fn Opcode_beqi_encode_fns
[] = {
6763 Opcode_beqi_Slot_inst_encode
, 0, 0
6766 xtensa_opcode_encode_fn Opcode_bnei_encode_fns
[] = {
6767 Opcode_bnei_Slot_inst_encode
, 0, 0
6770 xtensa_opcode_encode_fn Opcode_bgei_encode_fns
[] = {
6771 Opcode_bgei_Slot_inst_encode
, 0, 0
6774 xtensa_opcode_encode_fn Opcode_blti_encode_fns
[] = {
6775 Opcode_blti_Slot_inst_encode
, 0, 0
6778 xtensa_opcode_encode_fn Opcode_bbci_encode_fns
[] = {
6779 Opcode_bbci_Slot_inst_encode
, 0, 0
6782 xtensa_opcode_encode_fn Opcode_bbsi_encode_fns
[] = {
6783 Opcode_bbsi_Slot_inst_encode
, 0, 0
6786 xtensa_opcode_encode_fn Opcode_bgeui_encode_fns
[] = {
6787 Opcode_bgeui_Slot_inst_encode
, 0, 0
6790 xtensa_opcode_encode_fn Opcode_bltui_encode_fns
[] = {
6791 Opcode_bltui_Slot_inst_encode
, 0, 0
6794 xtensa_opcode_encode_fn Opcode_beq_encode_fns
[] = {
6795 Opcode_beq_Slot_inst_encode
, 0, 0
6798 xtensa_opcode_encode_fn Opcode_bne_encode_fns
[] = {
6799 Opcode_bne_Slot_inst_encode
, 0, 0
6802 xtensa_opcode_encode_fn Opcode_bge_encode_fns
[] = {
6803 Opcode_bge_Slot_inst_encode
, 0, 0
6806 xtensa_opcode_encode_fn Opcode_blt_encode_fns
[] = {
6807 Opcode_blt_Slot_inst_encode
, 0, 0
6810 xtensa_opcode_encode_fn Opcode_bgeu_encode_fns
[] = {
6811 Opcode_bgeu_Slot_inst_encode
, 0, 0
6814 xtensa_opcode_encode_fn Opcode_bltu_encode_fns
[] = {
6815 Opcode_bltu_Slot_inst_encode
, 0, 0
6818 xtensa_opcode_encode_fn Opcode_bany_encode_fns
[] = {
6819 Opcode_bany_Slot_inst_encode
, 0, 0
6822 xtensa_opcode_encode_fn Opcode_bnone_encode_fns
[] = {
6823 Opcode_bnone_Slot_inst_encode
, 0, 0
6826 xtensa_opcode_encode_fn Opcode_ball_encode_fns
[] = {
6827 Opcode_ball_Slot_inst_encode
, 0, 0
6830 xtensa_opcode_encode_fn Opcode_bnall_encode_fns
[] = {
6831 Opcode_bnall_Slot_inst_encode
, 0, 0
6834 xtensa_opcode_encode_fn Opcode_bbc_encode_fns
[] = {
6835 Opcode_bbc_Slot_inst_encode
, 0, 0
6838 xtensa_opcode_encode_fn Opcode_bbs_encode_fns
[] = {
6839 Opcode_bbs_Slot_inst_encode
, 0, 0
6842 xtensa_opcode_encode_fn Opcode_beqz_encode_fns
[] = {
6843 Opcode_beqz_Slot_inst_encode
, 0, 0
6846 xtensa_opcode_encode_fn Opcode_bnez_encode_fns
[] = {
6847 Opcode_bnez_Slot_inst_encode
, 0, 0
6850 xtensa_opcode_encode_fn Opcode_bgez_encode_fns
[] = {
6851 Opcode_bgez_Slot_inst_encode
, 0, 0
6854 xtensa_opcode_encode_fn Opcode_bltz_encode_fns
[] = {
6855 Opcode_bltz_Slot_inst_encode
, 0, 0
6858 xtensa_opcode_encode_fn Opcode_call0_encode_fns
[] = {
6859 Opcode_call0_Slot_inst_encode
, 0, 0
6862 xtensa_opcode_encode_fn Opcode_callx0_encode_fns
[] = {
6863 Opcode_callx0_Slot_inst_encode
, 0, 0
6866 xtensa_opcode_encode_fn Opcode_extui_encode_fns
[] = {
6867 Opcode_extui_Slot_inst_encode
, 0, 0
6870 xtensa_opcode_encode_fn Opcode_ill_encode_fns
[] = {
6871 Opcode_ill_Slot_inst_encode
, 0, 0
6874 xtensa_opcode_encode_fn Opcode_j_encode_fns
[] = {
6875 Opcode_j_Slot_inst_encode
, 0, 0
6878 xtensa_opcode_encode_fn Opcode_jx_encode_fns
[] = {
6879 Opcode_jx_Slot_inst_encode
, 0, 0
6882 xtensa_opcode_encode_fn Opcode_l16ui_encode_fns
[] = {
6883 Opcode_l16ui_Slot_inst_encode
, 0, 0
6886 xtensa_opcode_encode_fn Opcode_l16si_encode_fns
[] = {
6887 Opcode_l16si_Slot_inst_encode
, 0, 0
6890 xtensa_opcode_encode_fn Opcode_l32i_encode_fns
[] = {
6891 Opcode_l32i_Slot_inst_encode
, 0, 0
6894 xtensa_opcode_encode_fn Opcode_l32r_encode_fns
[] = {
6895 Opcode_l32r_Slot_inst_encode
, 0, 0
6898 xtensa_opcode_encode_fn Opcode_l8ui_encode_fns
[] = {
6899 Opcode_l8ui_Slot_inst_encode
, 0, 0
6902 xtensa_opcode_encode_fn Opcode_loop_encode_fns
[] = {
6903 Opcode_loop_Slot_inst_encode
, 0, 0
6906 xtensa_opcode_encode_fn Opcode_loopnez_encode_fns
[] = {
6907 Opcode_loopnez_Slot_inst_encode
, 0, 0
6910 xtensa_opcode_encode_fn Opcode_loopgtz_encode_fns
[] = {
6911 Opcode_loopgtz_Slot_inst_encode
, 0, 0
6914 xtensa_opcode_encode_fn Opcode_movi_encode_fns
[] = {
6915 Opcode_movi_Slot_inst_encode
, 0, 0
6918 xtensa_opcode_encode_fn Opcode_moveqz_encode_fns
[] = {
6919 Opcode_moveqz_Slot_inst_encode
, 0, 0
6922 xtensa_opcode_encode_fn Opcode_movnez_encode_fns
[] = {
6923 Opcode_movnez_Slot_inst_encode
, 0, 0
6926 xtensa_opcode_encode_fn Opcode_movltz_encode_fns
[] = {
6927 Opcode_movltz_Slot_inst_encode
, 0, 0
6930 xtensa_opcode_encode_fn Opcode_movgez_encode_fns
[] = {
6931 Opcode_movgez_Slot_inst_encode
, 0, 0
6934 xtensa_opcode_encode_fn Opcode_neg_encode_fns
[] = {
6935 Opcode_neg_Slot_inst_encode
, 0, 0
6938 xtensa_opcode_encode_fn Opcode_abs_encode_fns
[] = {
6939 Opcode_abs_Slot_inst_encode
, 0, 0
6942 xtensa_opcode_encode_fn Opcode_nop_encode_fns
[] = {
6943 Opcode_nop_Slot_inst_encode
, 0, 0
6946 xtensa_opcode_encode_fn Opcode_ret_encode_fns
[] = {
6947 Opcode_ret_Slot_inst_encode
, 0, 0
6950 xtensa_opcode_encode_fn Opcode_s16i_encode_fns
[] = {
6951 Opcode_s16i_Slot_inst_encode
, 0, 0
6954 xtensa_opcode_encode_fn Opcode_s32i_encode_fns
[] = {
6955 Opcode_s32i_Slot_inst_encode
, 0, 0
6958 xtensa_opcode_encode_fn Opcode_s8i_encode_fns
[] = {
6959 Opcode_s8i_Slot_inst_encode
, 0, 0
6962 xtensa_opcode_encode_fn Opcode_ssr_encode_fns
[] = {
6963 Opcode_ssr_Slot_inst_encode
, 0, 0
6966 xtensa_opcode_encode_fn Opcode_ssl_encode_fns
[] = {
6967 Opcode_ssl_Slot_inst_encode
, 0, 0
6970 xtensa_opcode_encode_fn Opcode_ssa8l_encode_fns
[] = {
6971 Opcode_ssa8l_Slot_inst_encode
, 0, 0
6974 xtensa_opcode_encode_fn Opcode_ssa8b_encode_fns
[] = {
6975 Opcode_ssa8b_Slot_inst_encode
, 0, 0
6978 xtensa_opcode_encode_fn Opcode_ssai_encode_fns
[] = {
6979 Opcode_ssai_Slot_inst_encode
, 0, 0
6982 xtensa_opcode_encode_fn Opcode_sll_encode_fns
[] = {
6983 Opcode_sll_Slot_inst_encode
, 0, 0
6986 xtensa_opcode_encode_fn Opcode_src_encode_fns
[] = {
6987 Opcode_src_Slot_inst_encode
, 0, 0
6990 xtensa_opcode_encode_fn Opcode_srl_encode_fns
[] = {
6991 Opcode_srl_Slot_inst_encode
, 0, 0
6994 xtensa_opcode_encode_fn Opcode_sra_encode_fns
[] = {
6995 Opcode_sra_Slot_inst_encode
, 0, 0
6998 xtensa_opcode_encode_fn Opcode_slli_encode_fns
[] = {
6999 Opcode_slli_Slot_inst_encode
, 0, 0
7002 xtensa_opcode_encode_fn Opcode_srai_encode_fns
[] = {
7003 Opcode_srai_Slot_inst_encode
, 0, 0
7006 xtensa_opcode_encode_fn Opcode_srli_encode_fns
[] = {
7007 Opcode_srli_Slot_inst_encode
, 0, 0
7010 xtensa_opcode_encode_fn Opcode_memw_encode_fns
[] = {
7011 Opcode_memw_Slot_inst_encode
, 0, 0
7014 xtensa_opcode_encode_fn Opcode_extw_encode_fns
[] = {
7015 Opcode_extw_Slot_inst_encode
, 0, 0
7018 xtensa_opcode_encode_fn Opcode_isync_encode_fns
[] = {
7019 Opcode_isync_Slot_inst_encode
, 0, 0
7022 xtensa_opcode_encode_fn Opcode_rsync_encode_fns
[] = {
7023 Opcode_rsync_Slot_inst_encode
, 0, 0
7026 xtensa_opcode_encode_fn Opcode_esync_encode_fns
[] = {
7027 Opcode_esync_Slot_inst_encode
, 0, 0
7030 xtensa_opcode_encode_fn Opcode_dsync_encode_fns
[] = {
7031 Opcode_dsync_Slot_inst_encode
, 0, 0
7034 xtensa_opcode_encode_fn Opcode_rsil_encode_fns
[] = {
7035 Opcode_rsil_Slot_inst_encode
, 0, 0
7038 xtensa_opcode_encode_fn Opcode_rsr_lend_encode_fns
[] = {
7039 Opcode_rsr_lend_Slot_inst_encode
, 0, 0
7042 xtensa_opcode_encode_fn Opcode_wsr_lend_encode_fns
[] = {
7043 Opcode_wsr_lend_Slot_inst_encode
, 0, 0
7046 xtensa_opcode_encode_fn Opcode_xsr_lend_encode_fns
[] = {
7047 Opcode_xsr_lend_Slot_inst_encode
, 0, 0
7050 xtensa_opcode_encode_fn Opcode_rsr_lcount_encode_fns
[] = {
7051 Opcode_rsr_lcount_Slot_inst_encode
, 0, 0
7054 xtensa_opcode_encode_fn Opcode_wsr_lcount_encode_fns
[] = {
7055 Opcode_wsr_lcount_Slot_inst_encode
, 0, 0
7058 xtensa_opcode_encode_fn Opcode_xsr_lcount_encode_fns
[] = {
7059 Opcode_xsr_lcount_Slot_inst_encode
, 0, 0
7062 xtensa_opcode_encode_fn Opcode_rsr_lbeg_encode_fns
[] = {
7063 Opcode_rsr_lbeg_Slot_inst_encode
, 0, 0
7066 xtensa_opcode_encode_fn Opcode_wsr_lbeg_encode_fns
[] = {
7067 Opcode_wsr_lbeg_Slot_inst_encode
, 0, 0
7070 xtensa_opcode_encode_fn Opcode_xsr_lbeg_encode_fns
[] = {
7071 Opcode_xsr_lbeg_Slot_inst_encode
, 0, 0
7074 xtensa_opcode_encode_fn Opcode_rsr_sar_encode_fns
[] = {
7075 Opcode_rsr_sar_Slot_inst_encode
, 0, 0
7078 xtensa_opcode_encode_fn Opcode_wsr_sar_encode_fns
[] = {
7079 Opcode_wsr_sar_Slot_inst_encode
, 0, 0
7082 xtensa_opcode_encode_fn Opcode_xsr_sar_encode_fns
[] = {
7083 Opcode_xsr_sar_Slot_inst_encode
, 0, 0
7086 xtensa_opcode_encode_fn Opcode_rsr_litbase_encode_fns
[] = {
7087 Opcode_rsr_litbase_Slot_inst_encode
, 0, 0
7090 xtensa_opcode_encode_fn Opcode_wsr_litbase_encode_fns
[] = {
7091 Opcode_wsr_litbase_Slot_inst_encode
, 0, 0
7094 xtensa_opcode_encode_fn Opcode_xsr_litbase_encode_fns
[] = {
7095 Opcode_xsr_litbase_Slot_inst_encode
, 0, 0
7098 xtensa_opcode_encode_fn Opcode_rsr_176_encode_fns
[] = {
7099 Opcode_rsr_176_Slot_inst_encode
, 0, 0
7102 xtensa_opcode_encode_fn Opcode_rsr_208_encode_fns
[] = {
7103 Opcode_rsr_208_Slot_inst_encode
, 0, 0
7106 xtensa_opcode_encode_fn Opcode_rsr_ps_encode_fns
[] = {
7107 Opcode_rsr_ps_Slot_inst_encode
, 0, 0
7110 xtensa_opcode_encode_fn Opcode_wsr_ps_encode_fns
[] = {
7111 Opcode_wsr_ps_Slot_inst_encode
, 0, 0
7114 xtensa_opcode_encode_fn Opcode_xsr_ps_encode_fns
[] = {
7115 Opcode_xsr_ps_Slot_inst_encode
, 0, 0
7118 xtensa_opcode_encode_fn Opcode_rsr_epc1_encode_fns
[] = {
7119 Opcode_rsr_epc1_Slot_inst_encode
, 0, 0
7122 xtensa_opcode_encode_fn Opcode_wsr_epc1_encode_fns
[] = {
7123 Opcode_wsr_epc1_Slot_inst_encode
, 0, 0
7126 xtensa_opcode_encode_fn Opcode_xsr_epc1_encode_fns
[] = {
7127 Opcode_xsr_epc1_Slot_inst_encode
, 0, 0
7130 xtensa_opcode_encode_fn Opcode_rsr_excsave1_encode_fns
[] = {
7131 Opcode_rsr_excsave1_Slot_inst_encode
, 0, 0
7134 xtensa_opcode_encode_fn Opcode_wsr_excsave1_encode_fns
[] = {
7135 Opcode_wsr_excsave1_Slot_inst_encode
, 0, 0
7138 xtensa_opcode_encode_fn Opcode_xsr_excsave1_encode_fns
[] = {
7139 Opcode_xsr_excsave1_Slot_inst_encode
, 0, 0
7142 xtensa_opcode_encode_fn Opcode_rsr_epc2_encode_fns
[] = {
7143 Opcode_rsr_epc2_Slot_inst_encode
, 0, 0
7146 xtensa_opcode_encode_fn Opcode_wsr_epc2_encode_fns
[] = {
7147 Opcode_wsr_epc2_Slot_inst_encode
, 0, 0
7150 xtensa_opcode_encode_fn Opcode_xsr_epc2_encode_fns
[] = {
7151 Opcode_xsr_epc2_Slot_inst_encode
, 0, 0
7154 xtensa_opcode_encode_fn Opcode_rsr_excsave2_encode_fns
[] = {
7155 Opcode_rsr_excsave2_Slot_inst_encode
, 0, 0
7158 xtensa_opcode_encode_fn Opcode_wsr_excsave2_encode_fns
[] = {
7159 Opcode_wsr_excsave2_Slot_inst_encode
, 0, 0
7162 xtensa_opcode_encode_fn Opcode_xsr_excsave2_encode_fns
[] = {
7163 Opcode_xsr_excsave2_Slot_inst_encode
, 0, 0
7166 xtensa_opcode_encode_fn Opcode_rsr_epc3_encode_fns
[] = {
7167 Opcode_rsr_epc3_Slot_inst_encode
, 0, 0
7170 xtensa_opcode_encode_fn Opcode_wsr_epc3_encode_fns
[] = {
7171 Opcode_wsr_epc3_Slot_inst_encode
, 0, 0
7174 xtensa_opcode_encode_fn Opcode_xsr_epc3_encode_fns
[] = {
7175 Opcode_xsr_epc3_Slot_inst_encode
, 0, 0
7178 xtensa_opcode_encode_fn Opcode_rsr_excsave3_encode_fns
[] = {
7179 Opcode_rsr_excsave3_Slot_inst_encode
, 0, 0
7182 xtensa_opcode_encode_fn Opcode_wsr_excsave3_encode_fns
[] = {
7183 Opcode_wsr_excsave3_Slot_inst_encode
, 0, 0
7186 xtensa_opcode_encode_fn Opcode_xsr_excsave3_encode_fns
[] = {
7187 Opcode_xsr_excsave3_Slot_inst_encode
, 0, 0
7190 xtensa_opcode_encode_fn Opcode_rsr_epc4_encode_fns
[] = {
7191 Opcode_rsr_epc4_Slot_inst_encode
, 0, 0
7194 xtensa_opcode_encode_fn Opcode_wsr_epc4_encode_fns
[] = {
7195 Opcode_wsr_epc4_Slot_inst_encode
, 0, 0
7198 xtensa_opcode_encode_fn Opcode_xsr_epc4_encode_fns
[] = {
7199 Opcode_xsr_epc4_Slot_inst_encode
, 0, 0
7202 xtensa_opcode_encode_fn Opcode_rsr_excsave4_encode_fns
[] = {
7203 Opcode_rsr_excsave4_Slot_inst_encode
, 0, 0
7206 xtensa_opcode_encode_fn Opcode_wsr_excsave4_encode_fns
[] = {
7207 Opcode_wsr_excsave4_Slot_inst_encode
, 0, 0
7210 xtensa_opcode_encode_fn Opcode_xsr_excsave4_encode_fns
[] = {
7211 Opcode_xsr_excsave4_Slot_inst_encode
, 0, 0
7214 xtensa_opcode_encode_fn Opcode_rsr_eps2_encode_fns
[] = {
7215 Opcode_rsr_eps2_Slot_inst_encode
, 0, 0
7218 xtensa_opcode_encode_fn Opcode_wsr_eps2_encode_fns
[] = {
7219 Opcode_wsr_eps2_Slot_inst_encode
, 0, 0
7222 xtensa_opcode_encode_fn Opcode_xsr_eps2_encode_fns
[] = {
7223 Opcode_xsr_eps2_Slot_inst_encode
, 0, 0
7226 xtensa_opcode_encode_fn Opcode_rsr_eps3_encode_fns
[] = {
7227 Opcode_rsr_eps3_Slot_inst_encode
, 0, 0
7230 xtensa_opcode_encode_fn Opcode_wsr_eps3_encode_fns
[] = {
7231 Opcode_wsr_eps3_Slot_inst_encode
, 0, 0
7234 xtensa_opcode_encode_fn Opcode_xsr_eps3_encode_fns
[] = {
7235 Opcode_xsr_eps3_Slot_inst_encode
, 0, 0
7238 xtensa_opcode_encode_fn Opcode_rsr_eps4_encode_fns
[] = {
7239 Opcode_rsr_eps4_Slot_inst_encode
, 0, 0
7242 xtensa_opcode_encode_fn Opcode_wsr_eps4_encode_fns
[] = {
7243 Opcode_wsr_eps4_Slot_inst_encode
, 0, 0
7246 xtensa_opcode_encode_fn Opcode_xsr_eps4_encode_fns
[] = {
7247 Opcode_xsr_eps4_Slot_inst_encode
, 0, 0
7250 xtensa_opcode_encode_fn Opcode_rsr_excvaddr_encode_fns
[] = {
7251 Opcode_rsr_excvaddr_Slot_inst_encode
, 0, 0
7254 xtensa_opcode_encode_fn Opcode_wsr_excvaddr_encode_fns
[] = {
7255 Opcode_wsr_excvaddr_Slot_inst_encode
, 0, 0
7258 xtensa_opcode_encode_fn Opcode_xsr_excvaddr_encode_fns
[] = {
7259 Opcode_xsr_excvaddr_Slot_inst_encode
, 0, 0
7262 xtensa_opcode_encode_fn Opcode_rsr_depc_encode_fns
[] = {
7263 Opcode_rsr_depc_Slot_inst_encode
, 0, 0
7266 xtensa_opcode_encode_fn Opcode_wsr_depc_encode_fns
[] = {
7267 Opcode_wsr_depc_Slot_inst_encode
, 0, 0
7270 xtensa_opcode_encode_fn Opcode_xsr_depc_encode_fns
[] = {
7271 Opcode_xsr_depc_Slot_inst_encode
, 0, 0
7274 xtensa_opcode_encode_fn Opcode_rsr_exccause_encode_fns
[] = {
7275 Opcode_rsr_exccause_Slot_inst_encode
, 0, 0
7278 xtensa_opcode_encode_fn Opcode_wsr_exccause_encode_fns
[] = {
7279 Opcode_wsr_exccause_Slot_inst_encode
, 0, 0
7282 xtensa_opcode_encode_fn Opcode_xsr_exccause_encode_fns
[] = {
7283 Opcode_xsr_exccause_Slot_inst_encode
, 0, 0
7286 xtensa_opcode_encode_fn Opcode_rsr_misc0_encode_fns
[] = {
7287 Opcode_rsr_misc0_Slot_inst_encode
, 0, 0
7290 xtensa_opcode_encode_fn Opcode_wsr_misc0_encode_fns
[] = {
7291 Opcode_wsr_misc0_Slot_inst_encode
, 0, 0
7294 xtensa_opcode_encode_fn Opcode_xsr_misc0_encode_fns
[] = {
7295 Opcode_xsr_misc0_Slot_inst_encode
, 0, 0
7298 xtensa_opcode_encode_fn Opcode_rsr_misc1_encode_fns
[] = {
7299 Opcode_rsr_misc1_Slot_inst_encode
, 0, 0
7302 xtensa_opcode_encode_fn Opcode_wsr_misc1_encode_fns
[] = {
7303 Opcode_wsr_misc1_Slot_inst_encode
, 0, 0
7306 xtensa_opcode_encode_fn Opcode_xsr_misc1_encode_fns
[] = {
7307 Opcode_xsr_misc1_Slot_inst_encode
, 0, 0
7310 xtensa_opcode_encode_fn Opcode_rsr_prid_encode_fns
[] = {
7311 Opcode_rsr_prid_Slot_inst_encode
, 0, 0
7314 xtensa_opcode_encode_fn Opcode_rfi_encode_fns
[] = {
7315 Opcode_rfi_Slot_inst_encode
, 0, 0
7318 xtensa_opcode_encode_fn Opcode_waiti_encode_fns
[] = {
7319 Opcode_waiti_Slot_inst_encode
, 0, 0
7322 xtensa_opcode_encode_fn Opcode_rsr_interrupt_encode_fns
[] = {
7323 Opcode_rsr_interrupt_Slot_inst_encode
, 0, 0
7326 xtensa_opcode_encode_fn Opcode_wsr_intset_encode_fns
[] = {
7327 Opcode_wsr_intset_Slot_inst_encode
, 0, 0
7330 xtensa_opcode_encode_fn Opcode_wsr_intclear_encode_fns
[] = {
7331 Opcode_wsr_intclear_Slot_inst_encode
, 0, 0
7334 xtensa_opcode_encode_fn Opcode_rsr_intenable_encode_fns
[] = {
7335 Opcode_rsr_intenable_Slot_inst_encode
, 0, 0
7338 xtensa_opcode_encode_fn Opcode_wsr_intenable_encode_fns
[] = {
7339 Opcode_wsr_intenable_Slot_inst_encode
, 0, 0
7342 xtensa_opcode_encode_fn Opcode_xsr_intenable_encode_fns
[] = {
7343 Opcode_xsr_intenable_Slot_inst_encode
, 0, 0
7346 xtensa_opcode_encode_fn Opcode_break_encode_fns
[] = {
7347 Opcode_break_Slot_inst_encode
, 0, 0
7350 xtensa_opcode_encode_fn Opcode_break_n_encode_fns
[] = {
7351 0, 0, Opcode_break_n_Slot_inst16b_encode
7354 xtensa_opcode_encode_fn Opcode_rsr_dbreaka0_encode_fns
[] = {
7355 Opcode_rsr_dbreaka0_Slot_inst_encode
, 0, 0
7358 xtensa_opcode_encode_fn Opcode_wsr_dbreaka0_encode_fns
[] = {
7359 Opcode_wsr_dbreaka0_Slot_inst_encode
, 0, 0
7362 xtensa_opcode_encode_fn Opcode_xsr_dbreaka0_encode_fns
[] = {
7363 Opcode_xsr_dbreaka0_Slot_inst_encode
, 0, 0
7366 xtensa_opcode_encode_fn Opcode_rsr_dbreakc0_encode_fns
[] = {
7367 Opcode_rsr_dbreakc0_Slot_inst_encode
, 0, 0
7370 xtensa_opcode_encode_fn Opcode_wsr_dbreakc0_encode_fns
[] = {
7371 Opcode_wsr_dbreakc0_Slot_inst_encode
, 0, 0
7374 xtensa_opcode_encode_fn Opcode_xsr_dbreakc0_encode_fns
[] = {
7375 Opcode_xsr_dbreakc0_Slot_inst_encode
, 0, 0
7378 xtensa_opcode_encode_fn Opcode_rsr_dbreaka1_encode_fns
[] = {
7379 Opcode_rsr_dbreaka1_Slot_inst_encode
, 0, 0
7382 xtensa_opcode_encode_fn Opcode_wsr_dbreaka1_encode_fns
[] = {
7383 Opcode_wsr_dbreaka1_Slot_inst_encode
, 0, 0
7386 xtensa_opcode_encode_fn Opcode_xsr_dbreaka1_encode_fns
[] = {
7387 Opcode_xsr_dbreaka1_Slot_inst_encode
, 0, 0
7390 xtensa_opcode_encode_fn Opcode_rsr_dbreakc1_encode_fns
[] = {
7391 Opcode_rsr_dbreakc1_Slot_inst_encode
, 0, 0
7394 xtensa_opcode_encode_fn Opcode_wsr_dbreakc1_encode_fns
[] = {
7395 Opcode_wsr_dbreakc1_Slot_inst_encode
, 0, 0
7398 xtensa_opcode_encode_fn Opcode_xsr_dbreakc1_encode_fns
[] = {
7399 Opcode_xsr_dbreakc1_Slot_inst_encode
, 0, 0
7402 xtensa_opcode_encode_fn Opcode_rsr_ibreaka0_encode_fns
[] = {
7403 Opcode_rsr_ibreaka0_Slot_inst_encode
, 0, 0
7406 xtensa_opcode_encode_fn Opcode_wsr_ibreaka0_encode_fns
[] = {
7407 Opcode_wsr_ibreaka0_Slot_inst_encode
, 0, 0
7410 xtensa_opcode_encode_fn Opcode_xsr_ibreaka0_encode_fns
[] = {
7411 Opcode_xsr_ibreaka0_Slot_inst_encode
, 0, 0
7414 xtensa_opcode_encode_fn Opcode_rsr_ibreaka1_encode_fns
[] = {
7415 Opcode_rsr_ibreaka1_Slot_inst_encode
, 0, 0
7418 xtensa_opcode_encode_fn Opcode_wsr_ibreaka1_encode_fns
[] = {
7419 Opcode_wsr_ibreaka1_Slot_inst_encode
, 0, 0
7422 xtensa_opcode_encode_fn Opcode_xsr_ibreaka1_encode_fns
[] = {
7423 Opcode_xsr_ibreaka1_Slot_inst_encode
, 0, 0
7426 xtensa_opcode_encode_fn Opcode_rsr_ibreakenable_encode_fns
[] = {
7427 Opcode_rsr_ibreakenable_Slot_inst_encode
, 0, 0
7430 xtensa_opcode_encode_fn Opcode_wsr_ibreakenable_encode_fns
[] = {
7431 Opcode_wsr_ibreakenable_Slot_inst_encode
, 0, 0
7434 xtensa_opcode_encode_fn Opcode_xsr_ibreakenable_encode_fns
[] = {
7435 Opcode_xsr_ibreakenable_Slot_inst_encode
, 0, 0
7438 xtensa_opcode_encode_fn Opcode_rsr_debugcause_encode_fns
[] = {
7439 Opcode_rsr_debugcause_Slot_inst_encode
, 0, 0
7442 xtensa_opcode_encode_fn Opcode_wsr_debugcause_encode_fns
[] = {
7443 Opcode_wsr_debugcause_Slot_inst_encode
, 0, 0
7446 xtensa_opcode_encode_fn Opcode_xsr_debugcause_encode_fns
[] = {
7447 Opcode_xsr_debugcause_Slot_inst_encode
, 0, 0
7450 xtensa_opcode_encode_fn Opcode_rsr_icount_encode_fns
[] = {
7451 Opcode_rsr_icount_Slot_inst_encode
, 0, 0
7454 xtensa_opcode_encode_fn Opcode_wsr_icount_encode_fns
[] = {
7455 Opcode_wsr_icount_Slot_inst_encode
, 0, 0
7458 xtensa_opcode_encode_fn Opcode_xsr_icount_encode_fns
[] = {
7459 Opcode_xsr_icount_Slot_inst_encode
, 0, 0
7462 xtensa_opcode_encode_fn Opcode_rsr_icountlevel_encode_fns
[] = {
7463 Opcode_rsr_icountlevel_Slot_inst_encode
, 0, 0
7466 xtensa_opcode_encode_fn Opcode_wsr_icountlevel_encode_fns
[] = {
7467 Opcode_wsr_icountlevel_Slot_inst_encode
, 0, 0
7470 xtensa_opcode_encode_fn Opcode_xsr_icountlevel_encode_fns
[] = {
7471 Opcode_xsr_icountlevel_Slot_inst_encode
, 0, 0
7474 xtensa_opcode_encode_fn Opcode_rsr_ddr_encode_fns
[] = {
7475 Opcode_rsr_ddr_Slot_inst_encode
, 0, 0
7478 xtensa_opcode_encode_fn Opcode_wsr_ddr_encode_fns
[] = {
7479 Opcode_wsr_ddr_Slot_inst_encode
, 0, 0
7482 xtensa_opcode_encode_fn Opcode_xsr_ddr_encode_fns
[] = {
7483 Opcode_xsr_ddr_Slot_inst_encode
, 0, 0
7486 xtensa_opcode_encode_fn Opcode_rfdo_encode_fns
[] = {
7487 Opcode_rfdo_Slot_inst_encode
, 0, 0
7490 xtensa_opcode_encode_fn Opcode_rfdd_encode_fns
[] = {
7491 Opcode_rfdd_Slot_inst_encode
, 0, 0
7494 xtensa_opcode_encode_fn Opcode_rsr_ccount_encode_fns
[] = {
7495 Opcode_rsr_ccount_Slot_inst_encode
, 0, 0
7498 xtensa_opcode_encode_fn Opcode_wsr_ccount_encode_fns
[] = {
7499 Opcode_wsr_ccount_Slot_inst_encode
, 0, 0
7502 xtensa_opcode_encode_fn Opcode_xsr_ccount_encode_fns
[] = {
7503 Opcode_xsr_ccount_Slot_inst_encode
, 0, 0
7506 xtensa_opcode_encode_fn Opcode_rsr_ccompare0_encode_fns
[] = {
7507 Opcode_rsr_ccompare0_Slot_inst_encode
, 0, 0
7510 xtensa_opcode_encode_fn Opcode_wsr_ccompare0_encode_fns
[] = {
7511 Opcode_wsr_ccompare0_Slot_inst_encode
, 0, 0
7514 xtensa_opcode_encode_fn Opcode_xsr_ccompare0_encode_fns
[] = {
7515 Opcode_xsr_ccompare0_Slot_inst_encode
, 0, 0
7518 xtensa_opcode_encode_fn Opcode_rsr_ccompare1_encode_fns
[] = {
7519 Opcode_rsr_ccompare1_Slot_inst_encode
, 0, 0
7522 xtensa_opcode_encode_fn Opcode_wsr_ccompare1_encode_fns
[] = {
7523 Opcode_wsr_ccompare1_Slot_inst_encode
, 0, 0
7526 xtensa_opcode_encode_fn Opcode_xsr_ccompare1_encode_fns
[] = {
7527 Opcode_xsr_ccompare1_Slot_inst_encode
, 0, 0
7530 xtensa_opcode_encode_fn Opcode_rsr_ccompare2_encode_fns
[] = {
7531 Opcode_rsr_ccompare2_Slot_inst_encode
, 0, 0
7534 xtensa_opcode_encode_fn Opcode_wsr_ccompare2_encode_fns
[] = {
7535 Opcode_wsr_ccompare2_Slot_inst_encode
, 0, 0
7538 xtensa_opcode_encode_fn Opcode_xsr_ccompare2_encode_fns
[] = {
7539 Opcode_xsr_ccompare2_Slot_inst_encode
, 0, 0
7542 xtensa_opcode_encode_fn Opcode_ipf_encode_fns
[] = {
7543 Opcode_ipf_Slot_inst_encode
, 0, 0
7546 xtensa_opcode_encode_fn Opcode_ihi_encode_fns
[] = {
7547 Opcode_ihi_Slot_inst_encode
, 0, 0
7550 xtensa_opcode_encode_fn Opcode_iii_encode_fns
[] = {
7551 Opcode_iii_Slot_inst_encode
, 0, 0
7554 xtensa_opcode_encode_fn Opcode_lict_encode_fns
[] = {
7555 Opcode_lict_Slot_inst_encode
, 0, 0
7558 xtensa_opcode_encode_fn Opcode_licw_encode_fns
[] = {
7559 Opcode_licw_Slot_inst_encode
, 0, 0
7562 xtensa_opcode_encode_fn Opcode_sict_encode_fns
[] = {
7563 Opcode_sict_Slot_inst_encode
, 0, 0
7566 xtensa_opcode_encode_fn Opcode_sicw_encode_fns
[] = {
7567 Opcode_sicw_Slot_inst_encode
, 0, 0
7570 xtensa_opcode_encode_fn Opcode_dhwb_encode_fns
[] = {
7571 Opcode_dhwb_Slot_inst_encode
, 0, 0
7574 xtensa_opcode_encode_fn Opcode_dhwbi_encode_fns
[] = {
7575 Opcode_dhwbi_Slot_inst_encode
, 0, 0
7578 xtensa_opcode_encode_fn Opcode_diwb_encode_fns
[] = {
7579 Opcode_diwb_Slot_inst_encode
, 0, 0
7582 xtensa_opcode_encode_fn Opcode_diwbi_encode_fns
[] = {
7583 Opcode_diwbi_Slot_inst_encode
, 0, 0
7586 xtensa_opcode_encode_fn Opcode_dhi_encode_fns
[] = {
7587 Opcode_dhi_Slot_inst_encode
, 0, 0
7590 xtensa_opcode_encode_fn Opcode_dii_encode_fns
[] = {
7591 Opcode_dii_Slot_inst_encode
, 0, 0
7594 xtensa_opcode_encode_fn Opcode_dpfr_encode_fns
[] = {
7595 Opcode_dpfr_Slot_inst_encode
, 0, 0
7598 xtensa_opcode_encode_fn Opcode_dpfw_encode_fns
[] = {
7599 Opcode_dpfw_Slot_inst_encode
, 0, 0
7602 xtensa_opcode_encode_fn Opcode_dpfro_encode_fns
[] = {
7603 Opcode_dpfro_Slot_inst_encode
, 0, 0
7606 xtensa_opcode_encode_fn Opcode_dpfwo_encode_fns
[] = {
7607 Opcode_dpfwo_Slot_inst_encode
, 0, 0
7610 xtensa_opcode_encode_fn Opcode_sdct_encode_fns
[] = {
7611 Opcode_sdct_Slot_inst_encode
, 0, 0
7614 xtensa_opcode_encode_fn Opcode_ldct_encode_fns
[] = {
7615 Opcode_ldct_Slot_inst_encode
, 0, 0
7618 xtensa_opcode_encode_fn Opcode_wsr_ptevaddr_encode_fns
[] = {
7619 Opcode_wsr_ptevaddr_Slot_inst_encode
, 0, 0
7622 xtensa_opcode_encode_fn Opcode_rsr_ptevaddr_encode_fns
[] = {
7623 Opcode_rsr_ptevaddr_Slot_inst_encode
, 0, 0
7626 xtensa_opcode_encode_fn Opcode_xsr_ptevaddr_encode_fns
[] = {
7627 Opcode_xsr_ptevaddr_Slot_inst_encode
, 0, 0
7630 xtensa_opcode_encode_fn Opcode_rsr_rasid_encode_fns
[] = {
7631 Opcode_rsr_rasid_Slot_inst_encode
, 0, 0
7634 xtensa_opcode_encode_fn Opcode_wsr_rasid_encode_fns
[] = {
7635 Opcode_wsr_rasid_Slot_inst_encode
, 0, 0
7638 xtensa_opcode_encode_fn Opcode_xsr_rasid_encode_fns
[] = {
7639 Opcode_xsr_rasid_Slot_inst_encode
, 0, 0
7642 xtensa_opcode_encode_fn Opcode_rsr_itlbcfg_encode_fns
[] = {
7643 Opcode_rsr_itlbcfg_Slot_inst_encode
, 0, 0
7646 xtensa_opcode_encode_fn Opcode_wsr_itlbcfg_encode_fns
[] = {
7647 Opcode_wsr_itlbcfg_Slot_inst_encode
, 0, 0
7650 xtensa_opcode_encode_fn Opcode_xsr_itlbcfg_encode_fns
[] = {
7651 Opcode_xsr_itlbcfg_Slot_inst_encode
, 0, 0
7654 xtensa_opcode_encode_fn Opcode_rsr_dtlbcfg_encode_fns
[] = {
7655 Opcode_rsr_dtlbcfg_Slot_inst_encode
, 0, 0
7658 xtensa_opcode_encode_fn Opcode_wsr_dtlbcfg_encode_fns
[] = {
7659 Opcode_wsr_dtlbcfg_Slot_inst_encode
, 0, 0
7662 xtensa_opcode_encode_fn Opcode_xsr_dtlbcfg_encode_fns
[] = {
7663 Opcode_xsr_dtlbcfg_Slot_inst_encode
, 0, 0
7666 xtensa_opcode_encode_fn Opcode_idtlb_encode_fns
[] = {
7667 Opcode_idtlb_Slot_inst_encode
, 0, 0
7670 xtensa_opcode_encode_fn Opcode_pdtlb_encode_fns
[] = {
7671 Opcode_pdtlb_Slot_inst_encode
, 0, 0
7674 xtensa_opcode_encode_fn Opcode_rdtlb0_encode_fns
[] = {
7675 Opcode_rdtlb0_Slot_inst_encode
, 0, 0
7678 xtensa_opcode_encode_fn Opcode_rdtlb1_encode_fns
[] = {
7679 Opcode_rdtlb1_Slot_inst_encode
, 0, 0
7682 xtensa_opcode_encode_fn Opcode_wdtlb_encode_fns
[] = {
7683 Opcode_wdtlb_Slot_inst_encode
, 0, 0
7686 xtensa_opcode_encode_fn Opcode_iitlb_encode_fns
[] = {
7687 Opcode_iitlb_Slot_inst_encode
, 0, 0
7690 xtensa_opcode_encode_fn Opcode_pitlb_encode_fns
[] = {
7691 Opcode_pitlb_Slot_inst_encode
, 0, 0
7694 xtensa_opcode_encode_fn Opcode_ritlb0_encode_fns
[] = {
7695 Opcode_ritlb0_Slot_inst_encode
, 0, 0
7698 xtensa_opcode_encode_fn Opcode_ritlb1_encode_fns
[] = {
7699 Opcode_ritlb1_Slot_inst_encode
, 0, 0
7702 xtensa_opcode_encode_fn Opcode_witlb_encode_fns
[] = {
7703 Opcode_witlb_Slot_inst_encode
, 0, 0
7706 xtensa_opcode_encode_fn Opcode_ldpte_encode_fns
[] = {
7707 Opcode_ldpte_Slot_inst_encode
, 0, 0
7710 xtensa_opcode_encode_fn Opcode_hwwitlba_encode_fns
[] = {
7711 Opcode_hwwitlba_Slot_inst_encode
, 0, 0
7714 xtensa_opcode_encode_fn Opcode_hwwdtlba_encode_fns
[] = {
7715 Opcode_hwwdtlba_Slot_inst_encode
, 0, 0
7718 xtensa_opcode_encode_fn Opcode_nsa_encode_fns
[] = {
7719 Opcode_nsa_Slot_inst_encode
, 0, 0
7722 xtensa_opcode_encode_fn Opcode_nsau_encode_fns
[] = {
7723 Opcode_nsau_Slot_inst_encode
, 0, 0
7729 static xtensa_opcode_internal opcodes
[] = {
7730 { "excw", 0 /* xt_iclass_excw */,
7732 Opcode_excw_encode_fns
, 0, 0 },
7733 { "rfe", 1 /* xt_iclass_rfe */,
7734 XTENSA_OPCODE_IS_JUMP
,
7735 Opcode_rfe_encode_fns
, 0, 0 },
7736 { "rfde", 2 /* xt_iclass_rfde */,
7737 XTENSA_OPCODE_IS_JUMP
,
7738 Opcode_rfde_encode_fns
, 0, 0 },
7739 { "syscall", 3 /* xt_iclass_syscall */,
7741 Opcode_syscall_encode_fns
, 0, 0 },
7742 { "simcall", 4 /* xt_iclass_simcall */,
7744 Opcode_simcall_encode_fns
, 0, 0 },
7745 { "call12", 5 /* xt_iclass_call12 */,
7746 XTENSA_OPCODE_IS_CALL
,
7747 Opcode_call12_encode_fns
, 0, 0 },
7748 { "call8", 6 /* xt_iclass_call8 */,
7749 XTENSA_OPCODE_IS_CALL
,
7750 Opcode_call8_encode_fns
, 0, 0 },
7751 { "call4", 7 /* xt_iclass_call4 */,
7752 XTENSA_OPCODE_IS_CALL
,
7753 Opcode_call4_encode_fns
, 0, 0 },
7754 { "callx12", 8 /* xt_iclass_callx12 */,
7755 XTENSA_OPCODE_IS_CALL
,
7756 Opcode_callx12_encode_fns
, 0, 0 },
7757 { "callx8", 9 /* xt_iclass_callx8 */,
7758 XTENSA_OPCODE_IS_CALL
,
7759 Opcode_callx8_encode_fns
, 0, 0 },
7760 { "callx4", 10 /* xt_iclass_callx4 */,
7761 XTENSA_OPCODE_IS_CALL
,
7762 Opcode_callx4_encode_fns
, 0, 0 },
7763 { "entry", 11 /* xt_iclass_entry */,
7765 Opcode_entry_encode_fns
, 0, 0 },
7766 { "movsp", 12 /* xt_iclass_movsp */,
7768 Opcode_movsp_encode_fns
, 0, 0 },
7769 { "rotw", 13 /* xt_iclass_rotw */,
7771 Opcode_rotw_encode_fns
, 0, 0 },
7772 { "retw", 14 /* xt_iclass_retw */,
7773 XTENSA_OPCODE_IS_JUMP
,
7774 Opcode_retw_encode_fns
, 0, 0 },
7775 { "retw.n", 14 /* xt_iclass_retw */,
7776 XTENSA_OPCODE_IS_JUMP
,
7777 Opcode_retw_n_encode_fns
, 0, 0 },
7778 { "rfwo", 15 /* xt_iclass_rfwou */,
7779 XTENSA_OPCODE_IS_JUMP
,
7780 Opcode_rfwo_encode_fns
, 0, 0 },
7781 { "rfwu", 15 /* xt_iclass_rfwou */,
7782 XTENSA_OPCODE_IS_JUMP
,
7783 Opcode_rfwu_encode_fns
, 0, 0 },
7784 { "l32e", 16 /* xt_iclass_l32e */,
7786 Opcode_l32e_encode_fns
, 0, 0 },
7787 { "s32e", 17 /* xt_iclass_s32e */,
7789 Opcode_s32e_encode_fns
, 0, 0 },
7790 { "rsr.windowbase", 18 /* xt_iclass_rsr.windowbase */,
7792 Opcode_rsr_windowbase_encode_fns
, 0, 0 },
7793 { "wsr.windowbase", 19 /* xt_iclass_wsr.windowbase */,
7795 Opcode_wsr_windowbase_encode_fns
, 0, 0 },
7796 { "xsr.windowbase", 20 /* xt_iclass_xsr.windowbase */,
7798 Opcode_xsr_windowbase_encode_fns
, 0, 0 },
7799 { "rsr.windowstart", 21 /* xt_iclass_rsr.windowstart */,
7801 Opcode_rsr_windowstart_encode_fns
, 0, 0 },
7802 { "wsr.windowstart", 22 /* xt_iclass_wsr.windowstart */,
7804 Opcode_wsr_windowstart_encode_fns
, 0, 0 },
7805 { "xsr.windowstart", 23 /* xt_iclass_xsr.windowstart */,
7807 Opcode_xsr_windowstart_encode_fns
, 0, 0 },
7808 { "add.n", 24 /* xt_iclass_add.n */,
7810 Opcode_add_n_encode_fns
, 0, 0 },
7811 { "addi.n", 25 /* xt_iclass_addi.n */,
7813 Opcode_addi_n_encode_fns
, 0, 0 },
7814 { "beqz.n", 26 /* xt_iclass_bz6 */,
7815 XTENSA_OPCODE_IS_BRANCH
,
7816 Opcode_beqz_n_encode_fns
, 0, 0 },
7817 { "bnez.n", 26 /* xt_iclass_bz6 */,
7818 XTENSA_OPCODE_IS_BRANCH
,
7819 Opcode_bnez_n_encode_fns
, 0, 0 },
7820 { "ill.n", 27 /* xt_iclass_ill.n */,
7822 Opcode_ill_n_encode_fns
, 0, 0 },
7823 { "l32i.n", 28 /* xt_iclass_loadi4 */,
7825 Opcode_l32i_n_encode_fns
, 0, 0 },
7826 { "mov.n", 29 /* xt_iclass_mov.n */,
7828 Opcode_mov_n_encode_fns
, 0, 0 },
7829 { "movi.n", 30 /* xt_iclass_movi.n */,
7831 Opcode_movi_n_encode_fns
, 0, 0 },
7832 { "nop.n", 31 /* xt_iclass_nopn */,
7834 Opcode_nop_n_encode_fns
, 0, 0 },
7835 { "ret.n", 32 /* xt_iclass_retn */,
7836 XTENSA_OPCODE_IS_JUMP
,
7837 Opcode_ret_n_encode_fns
, 0, 0 },
7838 { "s32i.n", 33 /* xt_iclass_storei4 */,
7840 Opcode_s32i_n_encode_fns
, 0, 0 },
7841 { "addi", 34 /* xt_iclass_addi */,
7843 Opcode_addi_encode_fns
, 0, 0 },
7844 { "addmi", 35 /* xt_iclass_addmi */,
7846 Opcode_addmi_encode_fns
, 0, 0 },
7847 { "add", 36 /* xt_iclass_addsub */,
7849 Opcode_add_encode_fns
, 0, 0 },
7850 { "sub", 36 /* xt_iclass_addsub */,
7852 Opcode_sub_encode_fns
, 0, 0 },
7853 { "addx2", 36 /* xt_iclass_addsub */,
7855 Opcode_addx2_encode_fns
, 0, 0 },
7856 { "addx4", 36 /* xt_iclass_addsub */,
7858 Opcode_addx4_encode_fns
, 0, 0 },
7859 { "addx8", 36 /* xt_iclass_addsub */,
7861 Opcode_addx8_encode_fns
, 0, 0 },
7862 { "subx2", 36 /* xt_iclass_addsub */,
7864 Opcode_subx2_encode_fns
, 0, 0 },
7865 { "subx4", 36 /* xt_iclass_addsub */,
7867 Opcode_subx4_encode_fns
, 0, 0 },
7868 { "subx8", 36 /* xt_iclass_addsub */,
7870 Opcode_subx8_encode_fns
, 0, 0 },
7871 { "and", 37 /* xt_iclass_bit */,
7873 Opcode_and_encode_fns
, 0, 0 },
7874 { "or", 37 /* xt_iclass_bit */,
7876 Opcode_or_encode_fns
, 0, 0 },
7877 { "xor", 37 /* xt_iclass_bit */,
7879 Opcode_xor_encode_fns
, 0, 0 },
7880 { "beqi", 38 /* xt_iclass_bsi8 */,
7881 XTENSA_OPCODE_IS_BRANCH
,
7882 Opcode_beqi_encode_fns
, 0, 0 },
7883 { "bnei", 38 /* xt_iclass_bsi8 */,
7884 XTENSA_OPCODE_IS_BRANCH
,
7885 Opcode_bnei_encode_fns
, 0, 0 },
7886 { "bgei", 38 /* xt_iclass_bsi8 */,
7887 XTENSA_OPCODE_IS_BRANCH
,
7888 Opcode_bgei_encode_fns
, 0, 0 },
7889 { "blti", 38 /* xt_iclass_bsi8 */,
7890 XTENSA_OPCODE_IS_BRANCH
,
7891 Opcode_blti_encode_fns
, 0, 0 },
7892 { "bbci", 39 /* xt_iclass_bsi8b */,
7893 XTENSA_OPCODE_IS_BRANCH
,
7894 Opcode_bbci_encode_fns
, 0, 0 },
7895 { "bbsi", 39 /* xt_iclass_bsi8b */,
7896 XTENSA_OPCODE_IS_BRANCH
,
7897 Opcode_bbsi_encode_fns
, 0, 0 },
7898 { "bgeui", 40 /* xt_iclass_bsi8u */,
7899 XTENSA_OPCODE_IS_BRANCH
,
7900 Opcode_bgeui_encode_fns
, 0, 0 },
7901 { "bltui", 40 /* xt_iclass_bsi8u */,
7902 XTENSA_OPCODE_IS_BRANCH
,
7903 Opcode_bltui_encode_fns
, 0, 0 },
7904 { "beq", 41 /* xt_iclass_bst8 */,
7905 XTENSA_OPCODE_IS_BRANCH
,
7906 Opcode_beq_encode_fns
, 0, 0 },
7907 { "bne", 41 /* xt_iclass_bst8 */,
7908 XTENSA_OPCODE_IS_BRANCH
,
7909 Opcode_bne_encode_fns
, 0, 0 },
7910 { "bge", 41 /* xt_iclass_bst8 */,
7911 XTENSA_OPCODE_IS_BRANCH
,
7912 Opcode_bge_encode_fns
, 0, 0 },
7913 { "blt", 41 /* xt_iclass_bst8 */,
7914 XTENSA_OPCODE_IS_BRANCH
,
7915 Opcode_blt_encode_fns
, 0, 0 },
7916 { "bgeu", 41 /* xt_iclass_bst8 */,
7917 XTENSA_OPCODE_IS_BRANCH
,
7918 Opcode_bgeu_encode_fns
, 0, 0 },
7919 { "bltu", 41 /* xt_iclass_bst8 */,
7920 XTENSA_OPCODE_IS_BRANCH
,
7921 Opcode_bltu_encode_fns
, 0, 0 },
7922 { "bany", 41 /* xt_iclass_bst8 */,
7923 XTENSA_OPCODE_IS_BRANCH
,
7924 Opcode_bany_encode_fns
, 0, 0 },
7925 { "bnone", 41 /* xt_iclass_bst8 */,
7926 XTENSA_OPCODE_IS_BRANCH
,
7927 Opcode_bnone_encode_fns
, 0, 0 },
7928 { "ball", 41 /* xt_iclass_bst8 */,
7929 XTENSA_OPCODE_IS_BRANCH
,
7930 Opcode_ball_encode_fns
, 0, 0 },
7931 { "bnall", 41 /* xt_iclass_bst8 */,
7932 XTENSA_OPCODE_IS_BRANCH
,
7933 Opcode_bnall_encode_fns
, 0, 0 },
7934 { "bbc", 41 /* xt_iclass_bst8 */,
7935 XTENSA_OPCODE_IS_BRANCH
,
7936 Opcode_bbc_encode_fns
, 0, 0 },
7937 { "bbs", 41 /* xt_iclass_bst8 */,
7938 XTENSA_OPCODE_IS_BRANCH
,
7939 Opcode_bbs_encode_fns
, 0, 0 },
7940 { "beqz", 42 /* xt_iclass_bsz12 */,
7941 XTENSA_OPCODE_IS_BRANCH
,
7942 Opcode_beqz_encode_fns
, 0, 0 },
7943 { "bnez", 42 /* xt_iclass_bsz12 */,
7944 XTENSA_OPCODE_IS_BRANCH
,
7945 Opcode_bnez_encode_fns
, 0, 0 },
7946 { "bgez", 42 /* xt_iclass_bsz12 */,
7947 XTENSA_OPCODE_IS_BRANCH
,
7948 Opcode_bgez_encode_fns
, 0, 0 },
7949 { "bltz", 42 /* xt_iclass_bsz12 */,
7950 XTENSA_OPCODE_IS_BRANCH
,
7951 Opcode_bltz_encode_fns
, 0, 0 },
7952 { "call0", 43 /* xt_iclass_call0 */,
7953 XTENSA_OPCODE_IS_CALL
,
7954 Opcode_call0_encode_fns
, 0, 0 },
7955 { "callx0", 44 /* xt_iclass_callx0 */,
7956 XTENSA_OPCODE_IS_CALL
,
7957 Opcode_callx0_encode_fns
, 0, 0 },
7958 { "extui", 45 /* xt_iclass_exti */,
7960 Opcode_extui_encode_fns
, 0, 0 },
7961 { "ill", 46 /* xt_iclass_ill */,
7963 Opcode_ill_encode_fns
, 0, 0 },
7964 { "j", 47 /* xt_iclass_jump */,
7965 XTENSA_OPCODE_IS_JUMP
,
7966 Opcode_j_encode_fns
, 0, 0 },
7967 { "jx", 48 /* xt_iclass_jumpx */,
7968 XTENSA_OPCODE_IS_JUMP
,
7969 Opcode_jx_encode_fns
, 0, 0 },
7970 { "l16ui", 49 /* xt_iclass_l16ui */,
7972 Opcode_l16ui_encode_fns
, 0, 0 },
7973 { "l16si", 50 /* xt_iclass_l16si */,
7975 Opcode_l16si_encode_fns
, 0, 0 },
7976 { "l32i", 51 /* xt_iclass_l32i */,
7978 Opcode_l32i_encode_fns
, 0, 0 },
7979 { "l32r", 52 /* xt_iclass_l32r */,
7981 Opcode_l32r_encode_fns
, 0, 0 },
7982 { "l8ui", 53 /* xt_iclass_l8i */,
7984 Opcode_l8ui_encode_fns
, 0, 0 },
7985 { "loop", 54 /* xt_iclass_loop */,
7986 XTENSA_OPCODE_IS_LOOP
,
7987 Opcode_loop_encode_fns
, 0, 0 },
7988 { "loopnez", 55 /* xt_iclass_loopz */,
7989 XTENSA_OPCODE_IS_LOOP
,
7990 Opcode_loopnez_encode_fns
, 0, 0 },
7991 { "loopgtz", 55 /* xt_iclass_loopz */,
7992 XTENSA_OPCODE_IS_LOOP
,
7993 Opcode_loopgtz_encode_fns
, 0, 0 },
7994 { "movi", 56 /* xt_iclass_movi */,
7996 Opcode_movi_encode_fns
, 0, 0 },
7997 { "moveqz", 57 /* xt_iclass_movz */,
7999 Opcode_moveqz_encode_fns
, 0, 0 },
8000 { "movnez", 57 /* xt_iclass_movz */,
8002 Opcode_movnez_encode_fns
, 0, 0 },
8003 { "movltz", 57 /* xt_iclass_movz */,
8005 Opcode_movltz_encode_fns
, 0, 0 },
8006 { "movgez", 57 /* xt_iclass_movz */,
8008 Opcode_movgez_encode_fns
, 0, 0 },
8009 { "neg", 58 /* xt_iclass_neg */,
8011 Opcode_neg_encode_fns
, 0, 0 },
8012 { "abs", 58 /* xt_iclass_neg */,
8014 Opcode_abs_encode_fns
, 0, 0 },
8015 { "nop", 59 /* xt_iclass_nop */,
8017 Opcode_nop_encode_fns
, 0, 0 },
8018 { "ret", 60 /* xt_iclass_return */,
8019 XTENSA_OPCODE_IS_JUMP
,
8020 Opcode_ret_encode_fns
, 0, 0 },
8021 { "s16i", 61 /* xt_iclass_s16i */,
8023 Opcode_s16i_encode_fns
, 0, 0 },
8024 { "s32i", 62 /* xt_iclass_s32i */,
8026 Opcode_s32i_encode_fns
, 0, 0 },
8027 { "s8i", 63 /* xt_iclass_s8i */,
8029 Opcode_s8i_encode_fns
, 0, 0 },
8030 { "ssr", 64 /* xt_iclass_sar */,
8032 Opcode_ssr_encode_fns
, 0, 0 },
8033 { "ssl", 64 /* xt_iclass_sar */,
8035 Opcode_ssl_encode_fns
, 0, 0 },
8036 { "ssa8l", 64 /* xt_iclass_sar */,
8038 Opcode_ssa8l_encode_fns
, 0, 0 },
8039 { "ssa8b", 64 /* xt_iclass_sar */,
8041 Opcode_ssa8b_encode_fns
, 0, 0 },
8042 { "ssai", 65 /* xt_iclass_sari */,
8044 Opcode_ssai_encode_fns
, 0, 0 },
8045 { "sll", 66 /* xt_iclass_shifts */,
8047 Opcode_sll_encode_fns
, 0, 0 },
8048 { "src", 67 /* xt_iclass_shiftst */,
8050 Opcode_src_encode_fns
, 0, 0 },
8051 { "srl", 68 /* xt_iclass_shiftt */,
8053 Opcode_srl_encode_fns
, 0, 0 },
8054 { "sra", 68 /* xt_iclass_shiftt */,
8056 Opcode_sra_encode_fns
, 0, 0 },
8057 { "slli", 69 /* xt_iclass_slli */,
8059 Opcode_slli_encode_fns
, 0, 0 },
8060 { "srai", 70 /* xt_iclass_srai */,
8062 Opcode_srai_encode_fns
, 0, 0 },
8063 { "srli", 71 /* xt_iclass_srli */,
8065 Opcode_srli_encode_fns
, 0, 0 },
8066 { "memw", 72 /* xt_iclass_memw */,
8068 Opcode_memw_encode_fns
, 0, 0 },
8069 { "extw", 73 /* xt_iclass_extw */,
8071 Opcode_extw_encode_fns
, 0, 0 },
8072 { "isync", 74 /* xt_iclass_isync */,
8074 Opcode_isync_encode_fns
, 0, 0 },
8075 { "rsync", 75 /* xt_iclass_sync */,
8077 Opcode_rsync_encode_fns
, 0, 0 },
8078 { "esync", 75 /* xt_iclass_sync */,
8080 Opcode_esync_encode_fns
, 0, 0 },
8081 { "dsync", 75 /* xt_iclass_sync */,
8083 Opcode_dsync_encode_fns
, 0, 0 },
8084 { "rsil", 76 /* xt_iclass_rsil */,
8086 Opcode_rsil_encode_fns
, 0, 0 },
8087 { "rsr.lend", 77 /* xt_iclass_rsr.lend */,
8089 Opcode_rsr_lend_encode_fns
, 0, 0 },
8090 { "wsr.lend", 78 /* xt_iclass_wsr.lend */,
8092 Opcode_wsr_lend_encode_fns
, 0, 0 },
8093 { "xsr.lend", 79 /* xt_iclass_xsr.lend */,
8095 Opcode_xsr_lend_encode_fns
, 0, 0 },
8096 { "rsr.lcount", 80 /* xt_iclass_rsr.lcount */,
8098 Opcode_rsr_lcount_encode_fns
, 0, 0 },
8099 { "wsr.lcount", 81 /* xt_iclass_wsr.lcount */,
8101 Opcode_wsr_lcount_encode_fns
, 0, 0 },
8102 { "xsr.lcount", 82 /* xt_iclass_xsr.lcount */,
8104 Opcode_xsr_lcount_encode_fns
, 0, 0 },
8105 { "rsr.lbeg", 83 /* xt_iclass_rsr.lbeg */,
8107 Opcode_rsr_lbeg_encode_fns
, 0, 0 },
8108 { "wsr.lbeg", 84 /* xt_iclass_wsr.lbeg */,
8110 Opcode_wsr_lbeg_encode_fns
, 0, 0 },
8111 { "xsr.lbeg", 85 /* xt_iclass_xsr.lbeg */,
8113 Opcode_xsr_lbeg_encode_fns
, 0, 0 },
8114 { "rsr.sar", 86 /* xt_iclass_rsr.sar */,
8116 Opcode_rsr_sar_encode_fns
, 0, 0 },
8117 { "wsr.sar", 87 /* xt_iclass_wsr.sar */,
8119 Opcode_wsr_sar_encode_fns
, 0, 0 },
8120 { "xsr.sar", 88 /* xt_iclass_xsr.sar */,
8122 Opcode_xsr_sar_encode_fns
, 0, 0 },
8123 { "rsr.litbase", 89 /* xt_iclass_rsr.litbase */,
8125 Opcode_rsr_litbase_encode_fns
, 0, 0 },
8126 { "wsr.litbase", 90 /* xt_iclass_wsr.litbase */,
8128 Opcode_wsr_litbase_encode_fns
, 0, 0 },
8129 { "xsr.litbase", 91 /* xt_iclass_xsr.litbase */,
8131 Opcode_xsr_litbase_encode_fns
, 0, 0 },
8132 { "rsr.176", 92 /* xt_iclass_rsr.176 */,
8134 Opcode_rsr_176_encode_fns
, 0, 0 },
8135 { "rsr.208", 93 /* xt_iclass_rsr.208 */,
8137 Opcode_rsr_208_encode_fns
, 0, 0 },
8138 { "rsr.ps", 94 /* xt_iclass_rsr.ps */,
8140 Opcode_rsr_ps_encode_fns
, 0, 0 },
8141 { "wsr.ps", 95 /* xt_iclass_wsr.ps */,
8143 Opcode_wsr_ps_encode_fns
, 0, 0 },
8144 { "xsr.ps", 96 /* xt_iclass_xsr.ps */,
8146 Opcode_xsr_ps_encode_fns
, 0, 0 },
8147 { "rsr.epc1", 97 /* xt_iclass_rsr.epc1 */,
8149 Opcode_rsr_epc1_encode_fns
, 0, 0 },
8150 { "wsr.epc1", 98 /* xt_iclass_wsr.epc1 */,
8152 Opcode_wsr_epc1_encode_fns
, 0, 0 },
8153 { "xsr.epc1", 99 /* xt_iclass_xsr.epc1 */,
8155 Opcode_xsr_epc1_encode_fns
, 0, 0 },
8156 { "rsr.excsave1", 100 /* xt_iclass_rsr.excsave1 */,
8158 Opcode_rsr_excsave1_encode_fns
, 0, 0 },
8159 { "wsr.excsave1", 101 /* xt_iclass_wsr.excsave1 */,
8161 Opcode_wsr_excsave1_encode_fns
, 0, 0 },
8162 { "xsr.excsave1", 102 /* xt_iclass_xsr.excsave1 */,
8164 Opcode_xsr_excsave1_encode_fns
, 0, 0 },
8165 { "rsr.epc2", 103 /* xt_iclass_rsr.epc2 */,
8167 Opcode_rsr_epc2_encode_fns
, 0, 0 },
8168 { "wsr.epc2", 104 /* xt_iclass_wsr.epc2 */,
8170 Opcode_wsr_epc2_encode_fns
, 0, 0 },
8171 { "xsr.epc2", 105 /* xt_iclass_xsr.epc2 */,
8173 Opcode_xsr_epc2_encode_fns
, 0, 0 },
8174 { "rsr.excsave2", 106 /* xt_iclass_rsr.excsave2 */,
8176 Opcode_rsr_excsave2_encode_fns
, 0, 0 },
8177 { "wsr.excsave2", 107 /* xt_iclass_wsr.excsave2 */,
8179 Opcode_wsr_excsave2_encode_fns
, 0, 0 },
8180 { "xsr.excsave2", 108 /* xt_iclass_xsr.excsave2 */,
8182 Opcode_xsr_excsave2_encode_fns
, 0, 0 },
8183 { "rsr.epc3", 109 /* xt_iclass_rsr.epc3 */,
8185 Opcode_rsr_epc3_encode_fns
, 0, 0 },
8186 { "wsr.epc3", 110 /* xt_iclass_wsr.epc3 */,
8188 Opcode_wsr_epc3_encode_fns
, 0, 0 },
8189 { "xsr.epc3", 111 /* xt_iclass_xsr.epc3 */,
8191 Opcode_xsr_epc3_encode_fns
, 0, 0 },
8192 { "rsr.excsave3", 112 /* xt_iclass_rsr.excsave3 */,
8194 Opcode_rsr_excsave3_encode_fns
, 0, 0 },
8195 { "wsr.excsave3", 113 /* xt_iclass_wsr.excsave3 */,
8197 Opcode_wsr_excsave3_encode_fns
, 0, 0 },
8198 { "xsr.excsave3", 114 /* xt_iclass_xsr.excsave3 */,
8200 Opcode_xsr_excsave3_encode_fns
, 0, 0 },
8201 { "rsr.epc4", 115 /* xt_iclass_rsr.epc4 */,
8203 Opcode_rsr_epc4_encode_fns
, 0, 0 },
8204 { "wsr.epc4", 116 /* xt_iclass_wsr.epc4 */,
8206 Opcode_wsr_epc4_encode_fns
, 0, 0 },
8207 { "xsr.epc4", 117 /* xt_iclass_xsr.epc4 */,
8209 Opcode_xsr_epc4_encode_fns
, 0, 0 },
8210 { "rsr.excsave4", 118 /* xt_iclass_rsr.excsave4 */,
8212 Opcode_rsr_excsave4_encode_fns
, 0, 0 },
8213 { "wsr.excsave4", 119 /* xt_iclass_wsr.excsave4 */,
8215 Opcode_wsr_excsave4_encode_fns
, 0, 0 },
8216 { "xsr.excsave4", 120 /* xt_iclass_xsr.excsave4 */,
8218 Opcode_xsr_excsave4_encode_fns
, 0, 0 },
8219 { "rsr.eps2", 121 /* xt_iclass_rsr.eps2 */,
8221 Opcode_rsr_eps2_encode_fns
, 0, 0 },
8222 { "wsr.eps2", 122 /* xt_iclass_wsr.eps2 */,
8224 Opcode_wsr_eps2_encode_fns
, 0, 0 },
8225 { "xsr.eps2", 123 /* xt_iclass_xsr.eps2 */,
8227 Opcode_xsr_eps2_encode_fns
, 0, 0 },
8228 { "rsr.eps3", 124 /* xt_iclass_rsr.eps3 */,
8230 Opcode_rsr_eps3_encode_fns
, 0, 0 },
8231 { "wsr.eps3", 125 /* xt_iclass_wsr.eps3 */,
8233 Opcode_wsr_eps3_encode_fns
, 0, 0 },
8234 { "xsr.eps3", 126 /* xt_iclass_xsr.eps3 */,
8236 Opcode_xsr_eps3_encode_fns
, 0, 0 },
8237 { "rsr.eps4", 127 /* xt_iclass_rsr.eps4 */,
8239 Opcode_rsr_eps4_encode_fns
, 0, 0 },
8240 { "wsr.eps4", 128 /* xt_iclass_wsr.eps4 */,
8242 Opcode_wsr_eps4_encode_fns
, 0, 0 },
8243 { "xsr.eps4", 129 /* xt_iclass_xsr.eps4 */,
8245 Opcode_xsr_eps4_encode_fns
, 0, 0 },
8246 { "rsr.excvaddr", 130 /* xt_iclass_rsr.excvaddr */,
8248 Opcode_rsr_excvaddr_encode_fns
, 0, 0 },
8249 { "wsr.excvaddr", 131 /* xt_iclass_wsr.excvaddr */,
8251 Opcode_wsr_excvaddr_encode_fns
, 0, 0 },
8252 { "xsr.excvaddr", 132 /* xt_iclass_xsr.excvaddr */,
8254 Opcode_xsr_excvaddr_encode_fns
, 0, 0 },
8255 { "rsr.depc", 133 /* xt_iclass_rsr.depc */,
8257 Opcode_rsr_depc_encode_fns
, 0, 0 },
8258 { "wsr.depc", 134 /* xt_iclass_wsr.depc */,
8260 Opcode_wsr_depc_encode_fns
, 0, 0 },
8261 { "xsr.depc", 135 /* xt_iclass_xsr.depc */,
8263 Opcode_xsr_depc_encode_fns
, 0, 0 },
8264 { "rsr.exccause", 136 /* xt_iclass_rsr.exccause */,
8266 Opcode_rsr_exccause_encode_fns
, 0, 0 },
8267 { "wsr.exccause", 137 /* xt_iclass_wsr.exccause */,
8269 Opcode_wsr_exccause_encode_fns
, 0, 0 },
8270 { "xsr.exccause", 138 /* xt_iclass_xsr.exccause */,
8272 Opcode_xsr_exccause_encode_fns
, 0, 0 },
8273 { "rsr.misc0", 139 /* xt_iclass_rsr.misc0 */,
8275 Opcode_rsr_misc0_encode_fns
, 0, 0 },
8276 { "wsr.misc0", 140 /* xt_iclass_wsr.misc0 */,
8278 Opcode_wsr_misc0_encode_fns
, 0, 0 },
8279 { "xsr.misc0", 141 /* xt_iclass_xsr.misc0 */,
8281 Opcode_xsr_misc0_encode_fns
, 0, 0 },
8282 { "rsr.misc1", 142 /* xt_iclass_rsr.misc1 */,
8284 Opcode_rsr_misc1_encode_fns
, 0, 0 },
8285 { "wsr.misc1", 143 /* xt_iclass_wsr.misc1 */,
8287 Opcode_wsr_misc1_encode_fns
, 0, 0 },
8288 { "xsr.misc1", 144 /* xt_iclass_xsr.misc1 */,
8290 Opcode_xsr_misc1_encode_fns
, 0, 0 },
8291 { "rsr.prid", 145 /* xt_iclass_rsr.prid */,
8293 Opcode_rsr_prid_encode_fns
, 0, 0 },
8294 { "rfi", 146 /* xt_iclass_rfi */,
8295 XTENSA_OPCODE_IS_JUMP
,
8296 Opcode_rfi_encode_fns
, 0, 0 },
8297 { "waiti", 147 /* xt_iclass_wait */,
8299 Opcode_waiti_encode_fns
, 0, 0 },
8300 { "rsr.interrupt", 148 /* xt_iclass_rsr.interrupt */,
8302 Opcode_rsr_interrupt_encode_fns
, 0, 0 },
8303 { "wsr.intset", 149 /* xt_iclass_wsr.intset */,
8305 Opcode_wsr_intset_encode_fns
, 0, 0 },
8306 { "wsr.intclear", 150 /* xt_iclass_wsr.intclear */,
8308 Opcode_wsr_intclear_encode_fns
, 0, 0 },
8309 { "rsr.intenable", 151 /* xt_iclass_rsr.intenable */,
8311 Opcode_rsr_intenable_encode_fns
, 0, 0 },
8312 { "wsr.intenable", 152 /* xt_iclass_wsr.intenable */,
8314 Opcode_wsr_intenable_encode_fns
, 0, 0 },
8315 { "xsr.intenable", 153 /* xt_iclass_xsr.intenable */,
8317 Opcode_xsr_intenable_encode_fns
, 0, 0 },
8318 { "break", 154 /* xt_iclass_break */,
8320 Opcode_break_encode_fns
, 0, 0 },
8321 { "break.n", 155 /* xt_iclass_break.n */,
8323 Opcode_break_n_encode_fns
, 0, 0 },
8324 { "rsr.dbreaka0", 156 /* xt_iclass_rsr.dbreaka0 */,
8326 Opcode_rsr_dbreaka0_encode_fns
, 0, 0 },
8327 { "wsr.dbreaka0", 157 /* xt_iclass_wsr.dbreaka0 */,
8329 Opcode_wsr_dbreaka0_encode_fns
, 0, 0 },
8330 { "xsr.dbreaka0", 158 /* xt_iclass_xsr.dbreaka0 */,
8332 Opcode_xsr_dbreaka0_encode_fns
, 0, 0 },
8333 { "rsr.dbreakc0", 159 /* xt_iclass_rsr.dbreakc0 */,
8335 Opcode_rsr_dbreakc0_encode_fns
, 0, 0 },
8336 { "wsr.dbreakc0", 160 /* xt_iclass_wsr.dbreakc0 */,
8338 Opcode_wsr_dbreakc0_encode_fns
, 0, 0 },
8339 { "xsr.dbreakc0", 161 /* xt_iclass_xsr.dbreakc0 */,
8341 Opcode_xsr_dbreakc0_encode_fns
, 0, 0 },
8342 { "rsr.dbreaka1", 162 /* xt_iclass_rsr.dbreaka1 */,
8344 Opcode_rsr_dbreaka1_encode_fns
, 0, 0 },
8345 { "wsr.dbreaka1", 163 /* xt_iclass_wsr.dbreaka1 */,
8347 Opcode_wsr_dbreaka1_encode_fns
, 0, 0 },
8348 { "xsr.dbreaka1", 164 /* xt_iclass_xsr.dbreaka1 */,
8350 Opcode_xsr_dbreaka1_encode_fns
, 0, 0 },
8351 { "rsr.dbreakc1", 165 /* xt_iclass_rsr.dbreakc1 */,
8353 Opcode_rsr_dbreakc1_encode_fns
, 0, 0 },
8354 { "wsr.dbreakc1", 166 /* xt_iclass_wsr.dbreakc1 */,
8356 Opcode_wsr_dbreakc1_encode_fns
, 0, 0 },
8357 { "xsr.dbreakc1", 167 /* xt_iclass_xsr.dbreakc1 */,
8359 Opcode_xsr_dbreakc1_encode_fns
, 0, 0 },
8360 { "rsr.ibreaka0", 168 /* xt_iclass_rsr.ibreaka0 */,
8362 Opcode_rsr_ibreaka0_encode_fns
, 0, 0 },
8363 { "wsr.ibreaka0", 169 /* xt_iclass_wsr.ibreaka0 */,
8365 Opcode_wsr_ibreaka0_encode_fns
, 0, 0 },
8366 { "xsr.ibreaka0", 170 /* xt_iclass_xsr.ibreaka0 */,
8368 Opcode_xsr_ibreaka0_encode_fns
, 0, 0 },
8369 { "rsr.ibreaka1", 171 /* xt_iclass_rsr.ibreaka1 */,
8371 Opcode_rsr_ibreaka1_encode_fns
, 0, 0 },
8372 { "wsr.ibreaka1", 172 /* xt_iclass_wsr.ibreaka1 */,
8374 Opcode_wsr_ibreaka1_encode_fns
, 0, 0 },
8375 { "xsr.ibreaka1", 173 /* xt_iclass_xsr.ibreaka1 */,
8377 Opcode_xsr_ibreaka1_encode_fns
, 0, 0 },
8378 { "rsr.ibreakenable", 174 /* xt_iclass_rsr.ibreakenable */,
8380 Opcode_rsr_ibreakenable_encode_fns
, 0, 0 },
8381 { "wsr.ibreakenable", 175 /* xt_iclass_wsr.ibreakenable */,
8383 Opcode_wsr_ibreakenable_encode_fns
, 0, 0 },
8384 { "xsr.ibreakenable", 176 /* xt_iclass_xsr.ibreakenable */,
8386 Opcode_xsr_ibreakenable_encode_fns
, 0, 0 },
8387 { "rsr.debugcause", 177 /* xt_iclass_rsr.debugcause */,
8389 Opcode_rsr_debugcause_encode_fns
, 0, 0 },
8390 { "wsr.debugcause", 178 /* xt_iclass_wsr.debugcause */,
8392 Opcode_wsr_debugcause_encode_fns
, 0, 0 },
8393 { "xsr.debugcause", 179 /* xt_iclass_xsr.debugcause */,
8395 Opcode_xsr_debugcause_encode_fns
, 0, 0 },
8396 { "rsr.icount", 180 /* xt_iclass_rsr.icount */,
8398 Opcode_rsr_icount_encode_fns
, 0, 0 },
8399 { "wsr.icount", 181 /* xt_iclass_wsr.icount */,
8401 Opcode_wsr_icount_encode_fns
, 0, 0 },
8402 { "xsr.icount", 182 /* xt_iclass_xsr.icount */,
8404 Opcode_xsr_icount_encode_fns
, 0, 0 },
8405 { "rsr.icountlevel", 183 /* xt_iclass_rsr.icountlevel */,
8407 Opcode_rsr_icountlevel_encode_fns
, 0, 0 },
8408 { "wsr.icountlevel", 184 /* xt_iclass_wsr.icountlevel */,
8410 Opcode_wsr_icountlevel_encode_fns
, 0, 0 },
8411 { "xsr.icountlevel", 185 /* xt_iclass_xsr.icountlevel */,
8413 Opcode_xsr_icountlevel_encode_fns
, 0, 0 },
8414 { "rsr.ddr", 186 /* xt_iclass_rsr.ddr */,
8416 Opcode_rsr_ddr_encode_fns
, 0, 0 },
8417 { "wsr.ddr", 187 /* xt_iclass_wsr.ddr */,
8419 Opcode_wsr_ddr_encode_fns
, 0, 0 },
8420 { "xsr.ddr", 188 /* xt_iclass_xsr.ddr */,
8422 Opcode_xsr_ddr_encode_fns
, 0, 0 },
8423 { "rfdo", 189 /* xt_iclass_rfdo */,
8424 XTENSA_OPCODE_IS_JUMP
,
8425 Opcode_rfdo_encode_fns
, 0, 0 },
8426 { "rfdd", 190 /* xt_iclass_rfdd */,
8427 XTENSA_OPCODE_IS_JUMP
,
8428 Opcode_rfdd_encode_fns
, 0, 0 },
8429 { "rsr.ccount", 191 /* xt_iclass_rsr.ccount */,
8431 Opcode_rsr_ccount_encode_fns
, 0, 0 },
8432 { "wsr.ccount", 192 /* xt_iclass_wsr.ccount */,
8434 Opcode_wsr_ccount_encode_fns
, 0, 0 },
8435 { "xsr.ccount", 193 /* xt_iclass_xsr.ccount */,
8437 Opcode_xsr_ccount_encode_fns
, 0, 0 },
8438 { "rsr.ccompare0", 194 /* xt_iclass_rsr.ccompare0 */,
8440 Opcode_rsr_ccompare0_encode_fns
, 0, 0 },
8441 { "wsr.ccompare0", 195 /* xt_iclass_wsr.ccompare0 */,
8443 Opcode_wsr_ccompare0_encode_fns
, 0, 0 },
8444 { "xsr.ccompare0", 196 /* xt_iclass_xsr.ccompare0 */,
8446 Opcode_xsr_ccompare0_encode_fns
, 0, 0 },
8447 { "rsr.ccompare1", 197 /* xt_iclass_rsr.ccompare1 */,
8449 Opcode_rsr_ccompare1_encode_fns
, 0, 0 },
8450 { "wsr.ccompare1", 198 /* xt_iclass_wsr.ccompare1 */,
8452 Opcode_wsr_ccompare1_encode_fns
, 0, 0 },
8453 { "xsr.ccompare1", 199 /* xt_iclass_xsr.ccompare1 */,
8455 Opcode_xsr_ccompare1_encode_fns
, 0, 0 },
8456 { "rsr.ccompare2", 200 /* xt_iclass_rsr.ccompare2 */,
8458 Opcode_rsr_ccompare2_encode_fns
, 0, 0 },
8459 { "wsr.ccompare2", 201 /* xt_iclass_wsr.ccompare2 */,
8461 Opcode_wsr_ccompare2_encode_fns
, 0, 0 },
8462 { "xsr.ccompare2", 202 /* xt_iclass_xsr.ccompare2 */,
8464 Opcode_xsr_ccompare2_encode_fns
, 0, 0 },
8465 { "ipf", 203 /* xt_iclass_icache */,
8467 Opcode_ipf_encode_fns
, 0, 0 },
8468 { "ihi", 203 /* xt_iclass_icache */,
8470 Opcode_ihi_encode_fns
, 0, 0 },
8471 { "iii", 204 /* xt_iclass_icache_inv */,
8473 Opcode_iii_encode_fns
, 0, 0 },
8474 { "lict", 205 /* xt_iclass_licx */,
8476 Opcode_lict_encode_fns
, 0, 0 },
8477 { "licw", 205 /* xt_iclass_licx */,
8479 Opcode_licw_encode_fns
, 0, 0 },
8480 { "sict", 206 /* xt_iclass_sicx */,
8482 Opcode_sict_encode_fns
, 0, 0 },
8483 { "sicw", 206 /* xt_iclass_sicx */,
8485 Opcode_sicw_encode_fns
, 0, 0 },
8486 { "dhwb", 207 /* xt_iclass_dcache */,
8488 Opcode_dhwb_encode_fns
, 0, 0 },
8489 { "dhwbi", 207 /* xt_iclass_dcache */,
8491 Opcode_dhwbi_encode_fns
, 0, 0 },
8492 { "diwb", 208 /* xt_iclass_dcache_ind */,
8494 Opcode_diwb_encode_fns
, 0, 0 },
8495 { "diwbi", 208 /* xt_iclass_dcache_ind */,
8497 Opcode_diwbi_encode_fns
, 0, 0 },
8498 { "dhi", 209 /* xt_iclass_dcache_inv */,
8500 Opcode_dhi_encode_fns
, 0, 0 },
8501 { "dii", 209 /* xt_iclass_dcache_inv */,
8503 Opcode_dii_encode_fns
, 0, 0 },
8504 { "dpfr", 210 /* xt_iclass_dpf */,
8506 Opcode_dpfr_encode_fns
, 0, 0 },
8507 { "dpfw", 210 /* xt_iclass_dpf */,
8509 Opcode_dpfw_encode_fns
, 0, 0 },
8510 { "dpfro", 210 /* xt_iclass_dpf */,
8512 Opcode_dpfro_encode_fns
, 0, 0 },
8513 { "dpfwo", 210 /* xt_iclass_dpf */,
8515 Opcode_dpfwo_encode_fns
, 0, 0 },
8516 { "sdct", 211 /* xt_iclass_sdct */,
8518 Opcode_sdct_encode_fns
, 0, 0 },
8519 { "ldct", 212 /* xt_iclass_ldct */,
8521 Opcode_ldct_encode_fns
, 0, 0 },
8522 { "wsr.ptevaddr", 213 /* xt_iclass_wsr.ptevaddr */,
8524 Opcode_wsr_ptevaddr_encode_fns
, 0, 0 },
8525 { "rsr.ptevaddr", 214 /* xt_iclass_rsr.ptevaddr */,
8527 Opcode_rsr_ptevaddr_encode_fns
, 0, 0 },
8528 { "xsr.ptevaddr", 215 /* xt_iclass_xsr.ptevaddr */,
8530 Opcode_xsr_ptevaddr_encode_fns
, 0, 0 },
8531 { "rsr.rasid", 216 /* xt_iclass_rsr.rasid */,
8533 Opcode_rsr_rasid_encode_fns
, 0, 0 },
8534 { "wsr.rasid", 217 /* xt_iclass_wsr.rasid */,
8536 Opcode_wsr_rasid_encode_fns
, 0, 0 },
8537 { "xsr.rasid", 218 /* xt_iclass_xsr.rasid */,
8539 Opcode_xsr_rasid_encode_fns
, 0, 0 },
8540 { "rsr.itlbcfg", 219 /* xt_iclass_rsr.itlbcfg */,
8542 Opcode_rsr_itlbcfg_encode_fns
, 0, 0 },
8543 { "wsr.itlbcfg", 220 /* xt_iclass_wsr.itlbcfg */,
8545 Opcode_wsr_itlbcfg_encode_fns
, 0, 0 },
8546 { "xsr.itlbcfg", 221 /* xt_iclass_xsr.itlbcfg */,
8548 Opcode_xsr_itlbcfg_encode_fns
, 0, 0 },
8549 { "rsr.dtlbcfg", 222 /* xt_iclass_rsr.dtlbcfg */,
8551 Opcode_rsr_dtlbcfg_encode_fns
, 0, 0 },
8552 { "wsr.dtlbcfg", 223 /* xt_iclass_wsr.dtlbcfg */,
8554 Opcode_wsr_dtlbcfg_encode_fns
, 0, 0 },
8555 { "xsr.dtlbcfg", 224 /* xt_iclass_xsr.dtlbcfg */,
8557 Opcode_xsr_dtlbcfg_encode_fns
, 0, 0 },
8558 { "idtlb", 225 /* xt_iclass_idtlb */,
8560 Opcode_idtlb_encode_fns
, 0, 0 },
8561 { "pdtlb", 226 /* xt_iclass_rdtlb */,
8563 Opcode_pdtlb_encode_fns
, 0, 0 },
8564 { "rdtlb0", 226 /* xt_iclass_rdtlb */,
8566 Opcode_rdtlb0_encode_fns
, 0, 0 },
8567 { "rdtlb1", 226 /* xt_iclass_rdtlb */,
8569 Opcode_rdtlb1_encode_fns
, 0, 0 },
8570 { "wdtlb", 227 /* xt_iclass_wdtlb */,
8572 Opcode_wdtlb_encode_fns
, 0, 0 },
8573 { "iitlb", 228 /* xt_iclass_iitlb */,
8575 Opcode_iitlb_encode_fns
, 0, 0 },
8576 { "pitlb", 229 /* xt_iclass_ritlb */,
8578 Opcode_pitlb_encode_fns
, 0, 0 },
8579 { "ritlb0", 229 /* xt_iclass_ritlb */,
8581 Opcode_ritlb0_encode_fns
, 0, 0 },
8582 { "ritlb1", 229 /* xt_iclass_ritlb */,
8584 Opcode_ritlb1_encode_fns
, 0, 0 },
8585 { "witlb", 230 /* xt_iclass_witlb */,
8587 Opcode_witlb_encode_fns
, 0, 0 },
8588 { "ldpte", 231 /* xt_iclass_ldpte */,
8590 Opcode_ldpte_encode_fns
, 0, 0 },
8591 { "hwwitlba", 232 /* xt_iclass_hwwitlba */,
8592 XTENSA_OPCODE_IS_BRANCH
,
8593 Opcode_hwwitlba_encode_fns
, 0, 0 },
8594 { "hwwdtlba", 233 /* xt_iclass_hwwdtlba */,
8596 Opcode_hwwdtlba_encode_fns
, 0, 0 },
8597 { "nsa", 234 /* xt_iclass_nsa */,
8599 Opcode_nsa_encode_fns
, 0, 0 },
8600 { "nsau", 234 /* xt_iclass_nsa */,
8602 Opcode_nsau_encode_fns
, 0, 0 }
8606 /* Slot-specific opcode decode functions. */
8609 Slot_inst_decode (const xtensa_insnbuf insn
)
8611 switch (Field_op0_Slot_inst_get (insn
))
8614 switch (Field_op1_Slot_inst_get (insn
))
8617 switch (Field_op2_Slot_inst_get (insn
))
8620 switch (Field_r_Slot_inst_get (insn
))
8623 switch (Field_m_Slot_inst_get (insn
))
8626 if (Field_s_Slot_inst_get (insn
) == 0 &&
8627 Field_n_Slot_inst_get (insn
) == 0)
8628 return 77; /* ill */
8631 switch (Field_n_Slot_inst_get (insn
))
8634 return 96; /* ret */
8636 return 14; /* retw */
8642 switch (Field_n_Slot_inst_get (insn
))
8645 return 75; /* callx0 */
8647 return 10; /* callx4 */
8649 return 9; /* callx8 */
8651 return 8; /* callx12 */
8657 return 12; /* movsp */
8659 if (Field_s_Slot_inst_get (insn
) == 0)
8661 switch (Field_t_Slot_inst_get (insn
))
8664 return 114; /* isync */
8666 return 115; /* rsync */
8668 return 116; /* esync */
8670 return 117; /* dsync */
8672 return 0; /* excw */
8674 return 112; /* memw */
8676 return 113; /* extw */
8678 return 95; /* nop */
8683 switch (Field_t_Slot_inst_get (insn
))
8686 switch (Field_s_Slot_inst_get (insn
))
8691 return 2; /* rfde */
8693 return 16; /* rfwo */
8695 return 17; /* rfwu */
8699 return 188; /* rfi */
8703 return 196; /* break */
8705 switch (Field_s_Slot_inst_get (insn
))
8708 if (Field_t_Slot_inst_get (insn
) == 0)
8709 return 3; /* syscall */
8712 if (Field_t_Slot_inst_get (insn
) == 0)
8713 return 4; /* simcall */
8718 return 118; /* rsil */
8720 if (Field_t_Slot_inst_get (insn
) == 0)
8721 return 189; /* waiti */
8726 return 47; /* and */
8730 return 49; /* xor */
8732 switch (Field_r_Slot_inst_get (insn
))
8735 if (Field_t_Slot_inst_get (insn
) == 0)
8736 return 100; /* ssr */
8739 if (Field_t_Slot_inst_get (insn
) == 0)
8740 return 101; /* ssl */
8743 if (Field_t_Slot_inst_get (insn
) == 0)
8744 return 102; /* ssa8l */
8747 if (Field_t_Slot_inst_get (insn
) == 0)
8748 return 103; /* ssa8b */
8751 if (Field_thi3_Slot_inst_get (insn
) == 0)
8752 return 104; /* ssai */
8755 if (Field_s_Slot_inst_get (insn
) == 0)
8756 return 13; /* rotw */
8759 return 289; /* nsa */
8761 return 290; /* nsau */
8765 switch (Field_r_Slot_inst_get (insn
))
8768 return 287; /* hwwitlba */
8770 return 283; /* ritlb0 */
8772 if (Field_t_Slot_inst_get (insn
) == 0)
8773 return 281; /* iitlb */
8776 return 282; /* pitlb */
8778 return 285; /* witlb */
8780 return 284; /* ritlb1 */
8782 return 288; /* hwwdtlba */
8784 return 278; /* rdtlb0 */
8786 if (Field_t_Slot_inst_get (insn
) == 0)
8787 return 276; /* idtlb */
8790 return 277; /* pdtlb */
8792 return 280; /* wdtlb */
8794 return 279; /* rdtlb1 */
8798 switch (Field_s_Slot_inst_get (insn
))
8801 return 93; /* neg */
8803 return 94; /* abs */
8807 return 39; /* add */
8809 return 41; /* addx2 */
8811 return 42; /* addx4 */
8813 return 43; /* addx8 */
8815 return 40; /* sub */
8817 return 44; /* subx2 */
8819 return 45; /* subx4 */
8821 return 46; /* subx8 */
8825 switch (Field_op2_Slot_inst_get (insn
))
8829 return 109; /* slli */
8832 return 110; /* srai */
8834 return 111; /* srli */
8836 switch (Field_sr_Slot_inst_get (insn
))
8839 return 127; /* xsr.lbeg */
8841 return 121; /* xsr.lend */
8843 return 124; /* xsr.lcount */
8845 return 130; /* xsr.sar */
8847 return 133; /* xsr.litbase */
8849 return 22; /* xsr.windowbase */
8851 return 25; /* xsr.windowstart */
8853 return 266; /* xsr.ptevaddr */
8855 return 269; /* xsr.rasid */
8857 return 272; /* xsr.itlbcfg */
8859 return 275; /* xsr.dtlbcfg */
8861 return 218; /* xsr.ibreakenable */
8863 return 230; /* xsr.ddr */
8865 return 212; /* xsr.ibreaka0 */
8867 return 215; /* xsr.ibreaka1 */
8869 return 200; /* xsr.dbreaka0 */
8871 return 206; /* xsr.dbreaka1 */
8873 return 203; /* xsr.dbreakc0 */
8875 return 209; /* xsr.dbreakc1 */
8877 return 141; /* xsr.epc1 */
8879 return 147; /* xsr.epc2 */
8881 return 153; /* xsr.epc3 */
8883 return 159; /* xsr.epc4 */
8885 return 177; /* xsr.depc */
8887 return 165; /* xsr.eps2 */
8889 return 168; /* xsr.eps3 */
8891 return 171; /* xsr.eps4 */
8893 return 144; /* xsr.excsave1 */
8895 return 150; /* xsr.excsave2 */
8897 return 156; /* xsr.excsave3 */
8899 return 162; /* xsr.excsave4 */
8901 return 195; /* xsr.intenable */
8903 return 138; /* xsr.ps */
8905 return 180; /* xsr.exccause */
8907 return 221; /* xsr.debugcause */
8909 return 235; /* xsr.ccount */
8911 return 224; /* xsr.icount */
8913 return 227; /* xsr.icountlevel */
8915 return 174; /* xsr.excvaddr */
8917 return 238; /* xsr.ccompare0 */
8919 return 241; /* xsr.ccompare1 */
8921 return 244; /* xsr.ccompare2 */
8923 return 183; /* xsr.misc0 */
8925 return 186; /* xsr.misc1 */
8929 return 106; /* src */
8931 if (Field_s_Slot_inst_get (insn
) == 0)
8932 return 107; /* srl */
8935 if (Field_t_Slot_inst_get (insn
) == 0)
8936 return 105; /* sll */
8939 if (Field_s_Slot_inst_get (insn
) == 0)
8940 return 108; /* sra */
8943 switch (Field_r_Slot_inst_get (insn
))
8946 return 248; /* lict */
8948 return 250; /* sict */
8950 return 249; /* licw */
8952 return 251; /* sicw */
8954 return 263; /* ldct */
8956 return 262; /* sdct */
8958 if (Field_t_Slot_inst_get (insn
) == 0 &&
8959 Field_s_Slot_inst_get (insn
) == 0)
8960 return 231; /* rfdo */
8961 if (Field_t_Slot_inst_get (insn
) == 1 &&
8962 Field_s_Slot_inst_get (insn
) == 0)
8963 return 232; /* rfdd */
8966 return 286; /* ldpte */
8972 switch (Field_op2_Slot_inst_get (insn
))
8975 switch (Field_sr_Slot_inst_get (insn
))
8978 return 125; /* rsr.lbeg */
8980 return 119; /* rsr.lend */
8982 return 122; /* rsr.lcount */
8984 return 128; /* rsr.sar */
8986 return 131; /* rsr.litbase */
8988 return 20; /* rsr.windowbase */
8990 return 23; /* rsr.windowstart */
8992 return 265; /* rsr.ptevaddr */
8994 return 267; /* rsr.rasid */
8996 return 270; /* rsr.itlbcfg */
8998 return 273; /* rsr.dtlbcfg */
9000 return 216; /* rsr.ibreakenable */
9002 return 228; /* rsr.ddr */
9004 return 210; /* rsr.ibreaka0 */
9006 return 213; /* rsr.ibreaka1 */
9008 return 198; /* rsr.dbreaka0 */
9010 return 204; /* rsr.dbreaka1 */
9012 return 201; /* rsr.dbreakc0 */
9014 return 207; /* rsr.dbreakc1 */
9016 return 134; /* rsr.176 */
9018 return 139; /* rsr.epc1 */
9020 return 145; /* rsr.epc2 */
9022 return 151; /* rsr.epc3 */
9024 return 157; /* rsr.epc4 */
9026 return 175; /* rsr.depc */
9028 return 163; /* rsr.eps2 */
9030 return 166; /* rsr.eps3 */
9032 return 169; /* rsr.eps4 */
9034 return 135; /* rsr.208 */
9036 return 142; /* rsr.excsave1 */
9038 return 148; /* rsr.excsave2 */
9040 return 154; /* rsr.excsave3 */
9042 return 160; /* rsr.excsave4 */
9044 return 190; /* rsr.interrupt */
9046 return 193; /* rsr.intenable */
9048 return 136; /* rsr.ps */
9050 return 178; /* rsr.exccause */
9052 return 219; /* rsr.debugcause */
9054 return 233; /* rsr.ccount */
9056 return 187; /* rsr.prid */
9058 return 222; /* rsr.icount */
9060 return 225; /* rsr.icountlevel */
9062 return 172; /* rsr.excvaddr */
9064 return 236; /* rsr.ccompare0 */
9066 return 239; /* rsr.ccompare1 */
9068 return 242; /* rsr.ccompare2 */
9070 return 181; /* rsr.misc0 */
9072 return 184; /* rsr.misc1 */
9076 switch (Field_sr_Slot_inst_get (insn
))
9079 return 126; /* wsr.lbeg */
9081 return 120; /* wsr.lend */
9083 return 123; /* wsr.lcount */
9085 return 129; /* wsr.sar */
9087 return 132; /* wsr.litbase */
9089 return 21; /* wsr.windowbase */
9091 return 24; /* wsr.windowstart */
9093 return 264; /* wsr.ptevaddr */
9095 return 268; /* wsr.rasid */
9097 return 271; /* wsr.itlbcfg */
9099 return 274; /* wsr.dtlbcfg */
9101 return 217; /* wsr.ibreakenable */
9103 return 229; /* wsr.ddr */
9105 return 211; /* wsr.ibreaka0 */
9107 return 214; /* wsr.ibreaka1 */
9109 return 199; /* wsr.dbreaka0 */
9111 return 205; /* wsr.dbreaka1 */
9113 return 202; /* wsr.dbreakc0 */
9115 return 208; /* wsr.dbreakc1 */
9117 return 140; /* wsr.epc1 */
9119 return 146; /* wsr.epc2 */
9121 return 152; /* wsr.epc3 */
9123 return 158; /* wsr.epc4 */
9125 return 176; /* wsr.depc */
9127 return 164; /* wsr.eps2 */
9129 return 167; /* wsr.eps3 */
9131 return 170; /* wsr.eps4 */
9133 return 143; /* wsr.excsave1 */
9135 return 149; /* wsr.excsave2 */
9137 return 155; /* wsr.excsave3 */
9139 return 161; /* wsr.excsave4 */
9141 return 191; /* wsr.intset */
9143 return 192; /* wsr.intclear */
9145 return 194; /* wsr.intenable */
9147 return 137; /* wsr.ps */
9149 return 179; /* wsr.exccause */
9151 return 220; /* wsr.debugcause */
9153 return 234; /* wsr.ccount */
9155 return 223; /* wsr.icount */
9157 return 226; /* wsr.icountlevel */
9159 return 173; /* wsr.excvaddr */
9161 return 237; /* wsr.ccompare0 */
9163 return 240; /* wsr.ccompare1 */
9165 return 243; /* wsr.ccompare2 */
9167 return 182; /* wsr.misc0 */
9169 return 185; /* wsr.misc1 */
9173 return 89; /* moveqz */
9175 return 90; /* movnez */
9177 return 91; /* movltz */
9179 return 92; /* movgez */
9184 return 76; /* extui */
9186 switch (Field_op2_Slot_inst_get (insn
))
9189 return 18; /* l32e */
9191 return 19; /* s32e */
9197 return 83; /* l32r */
9199 switch (Field_r_Slot_inst_get (insn
))
9202 return 84; /* l8ui */
9204 return 80; /* l16ui */
9206 return 82; /* l32i */
9208 return 99; /* s8i */
9210 return 97; /* s16i */
9212 return 98; /* s32i */
9214 switch (Field_t_Slot_inst_get (insn
))
9217 return 258; /* dpfr */
9219 return 259; /* dpfw */
9221 return 260; /* dpfro */
9223 return 261; /* dpfwo */
9225 return 252; /* dhwb */
9227 return 253; /* dhwbi */
9229 return 256; /* dhi */
9231 return 257; /* dii */
9233 switch (Field_op1_Slot_inst_get (insn
))
9236 return 254; /* diwb */
9238 return 255; /* diwbi */
9242 return 245; /* ipf */
9244 return 246; /* ihi */
9246 return 247; /* iii */
9250 return 81; /* l16si */
9252 return 88; /* movi */
9254 return 37; /* addi */
9256 return 38; /* addmi */
9260 switch (Field_n_Slot_inst_get (insn
))
9263 return 74; /* call0 */
9265 return 7; /* call4 */
9267 return 6; /* call8 */
9269 return 5; /* call12 */
9273 switch (Field_n_Slot_inst_get (insn
))
9278 switch (Field_m_Slot_inst_get (insn
))
9281 return 70; /* beqz */
9283 return 71; /* bnez */
9285 return 73; /* bltz */
9287 return 72; /* bgez */
9291 switch (Field_m_Slot_inst_get (insn
))
9294 return 50; /* beqi */
9296 return 51; /* bnei */
9298 return 53; /* blti */
9300 return 52; /* bgei */
9304 switch (Field_m_Slot_inst_get (insn
))
9307 return 11; /* entry */
9309 switch (Field_r_Slot_inst_get (insn
))
9312 return 85; /* loop */
9314 return 86; /* loopnez */
9316 return 87; /* loopgtz */
9320 return 57; /* bltui */
9322 return 56; /* bgeui */
9328 switch (Field_r_Slot_inst_get (insn
))
9331 return 65; /* bnone */
9333 return 58; /* beq */
9335 return 61; /* blt */
9337 return 63; /* bltu */
9339 return 66; /* ball */
9341 return 68; /* bbc */
9344 return 54; /* bbci */
9346 return 64; /* bany */
9348 return 59; /* bne */
9350 return 60; /* bge */
9352 return 62; /* bgeu */
9354 return 67; /* bnall */
9356 return 69; /* bbs */
9359 return 55; /* bbsi */
9367 Slot_inst16b_decode (const xtensa_insnbuf insn
)
9369 switch (Field_op0_Slot_inst16b_get (insn
))
9372 switch (Field_i_Slot_inst16b_get (insn
))
9375 return 33; /* movi.n */
9377 switch (Field_z_Slot_inst16b_get (insn
))
9380 return 28; /* beqz.n */
9382 return 29; /* bnez.n */
9388 switch (Field_r_Slot_inst16b_get (insn
))
9391 return 32; /* mov.n */
9393 switch (Field_t_Slot_inst16b_get (insn
))
9396 return 35; /* ret.n */
9398 return 15; /* retw.n */
9400 return 197; /* break.n */
9402 if (Field_s_Slot_inst16b_get (insn
) == 0)
9403 return 34; /* nop.n */
9406 if (Field_s_Slot_inst16b_get (insn
) == 0)
9407 return 30; /* ill.n */
9418 Slot_inst16a_decode (const xtensa_insnbuf insn
)
9420 switch (Field_op0_Slot_inst16a_get (insn
))
9423 return 31; /* l32i.n */
9425 return 36; /* s32i.n */
9427 return 26; /* add.n */
9429 return 27; /* addi.n */
9435 /* Instruction slots. */
9438 Slot_x24_Format_inst_0_get (const xtensa_insnbuf insn
,
9439 xtensa_insnbuf slotbuf
)
9441 slotbuf
[0] = (insn
[0] & 0xffffff);
9445 Slot_x24_Format_inst_0_set (xtensa_insnbuf insn
,
9446 const xtensa_insnbuf slotbuf
)
9448 insn
[0] = (insn
[0] & ~0xffffff) | (slotbuf
[0] & 0xffffff);
9452 Slot_x16a_Format_inst16a_0_get (const xtensa_insnbuf insn
,
9453 xtensa_insnbuf slotbuf
)
9455 slotbuf
[0] = ((insn
[0] & 0xffff00) >> 8);
9459 Slot_x16a_Format_inst16a_0_set (xtensa_insnbuf insn
,
9460 const xtensa_insnbuf slotbuf
)
9462 insn
[0] = (insn
[0] & ~0xffff00) | ((slotbuf
[0] & 0xffff) << 8);
9466 Slot_x16b_Format_inst16b_0_get (const xtensa_insnbuf insn
,
9467 xtensa_insnbuf slotbuf
)
9469 slotbuf
[0] = ((insn
[0] & 0xffff00) >> 8);
9473 Slot_x16b_Format_inst16b_0_set (xtensa_insnbuf insn
,
9474 const xtensa_insnbuf slotbuf
)
9476 insn
[0] = (insn
[0] & ~0xffff00) | ((slotbuf
[0] & 0xffff) << 8);
9479 static xtensa_get_field_fn
9480 Slot_inst_get_field_fns
[] = {
9481 Field_t_Slot_inst_get
,
9482 Field_bbi4_Slot_inst_get
,
9483 Field_bbi_Slot_inst_get
,
9484 Field_imm12_Slot_inst_get
,
9485 Field_imm8_Slot_inst_get
,
9486 Field_s_Slot_inst_get
,
9487 Field_imm12b_Slot_inst_get
,
9488 Field_imm16_Slot_inst_get
,
9489 Field_m_Slot_inst_get
,
9490 Field_n_Slot_inst_get
,
9491 Field_offset_Slot_inst_get
,
9492 Field_op0_Slot_inst_get
,
9493 Field_op1_Slot_inst_get
,
9494 Field_op2_Slot_inst_get
,
9495 Field_r_Slot_inst_get
,
9496 Field_sa4_Slot_inst_get
,
9497 Field_sae4_Slot_inst_get
,
9498 Field_sae_Slot_inst_get
,
9499 Field_sal_Slot_inst_get
,
9500 Field_sargt_Slot_inst_get
,
9501 Field_sas4_Slot_inst_get
,
9502 Field_sas_Slot_inst_get
,
9503 Field_sr_Slot_inst_get
,
9504 Field_st_Slot_inst_get
,
9505 Field_thi3_Slot_inst_get
,
9506 Field_imm4_Slot_inst_get
,
9507 Field_mn_Slot_inst_get
,
9516 Implicit_Field_ar0_get
,
9517 Implicit_Field_ar4_get
,
9518 Implicit_Field_ar8_get
,
9519 Implicit_Field_ar12_get
9522 static xtensa_set_field_fn
9523 Slot_inst_set_field_fns
[] = {
9524 Field_t_Slot_inst_set
,
9525 Field_bbi4_Slot_inst_set
,
9526 Field_bbi_Slot_inst_set
,
9527 Field_imm12_Slot_inst_set
,
9528 Field_imm8_Slot_inst_set
,
9529 Field_s_Slot_inst_set
,
9530 Field_imm12b_Slot_inst_set
,
9531 Field_imm16_Slot_inst_set
,
9532 Field_m_Slot_inst_set
,
9533 Field_n_Slot_inst_set
,
9534 Field_offset_Slot_inst_set
,
9535 Field_op0_Slot_inst_set
,
9536 Field_op1_Slot_inst_set
,
9537 Field_op2_Slot_inst_set
,
9538 Field_r_Slot_inst_set
,
9539 Field_sa4_Slot_inst_set
,
9540 Field_sae4_Slot_inst_set
,
9541 Field_sae_Slot_inst_set
,
9542 Field_sal_Slot_inst_set
,
9543 Field_sargt_Slot_inst_set
,
9544 Field_sas4_Slot_inst_set
,
9545 Field_sas_Slot_inst_set
,
9546 Field_sr_Slot_inst_set
,
9547 Field_st_Slot_inst_set
,
9548 Field_thi3_Slot_inst_set
,
9549 Field_imm4_Slot_inst_set
,
9550 Field_mn_Slot_inst_set
,
9565 static xtensa_get_field_fn
9566 Slot_inst16a_get_field_fns
[] = {
9567 Field_t_Slot_inst16a_get
,
9572 Field_s_Slot_inst16a_get
,
9578 Field_op0_Slot_inst16a_get
,
9581 Field_r_Slot_inst16a_get
,
9589 Field_sr_Slot_inst16a_get
,
9590 Field_st_Slot_inst16a_get
,
9592 Field_imm4_Slot_inst16a_get
,
9594 Field_i_Slot_inst16a_get
,
9595 Field_imm6lo_Slot_inst16a_get
,
9596 Field_imm6hi_Slot_inst16a_get
,
9597 Field_imm7lo_Slot_inst16a_get
,
9598 Field_imm7hi_Slot_inst16a_get
,
9599 Field_z_Slot_inst16a_get
,
9600 Field_imm6_Slot_inst16a_get
,
9601 Field_imm7_Slot_inst16a_get
,
9602 Implicit_Field_ar0_get
,
9603 Implicit_Field_ar4_get
,
9604 Implicit_Field_ar8_get
,
9605 Implicit_Field_ar12_get
9608 static xtensa_set_field_fn
9609 Slot_inst16a_set_field_fns
[] = {
9610 Field_t_Slot_inst16a_set
,
9615 Field_s_Slot_inst16a_set
,
9621 Field_op0_Slot_inst16a_set
,
9624 Field_r_Slot_inst16a_set
,
9632 Field_sr_Slot_inst16a_set
,
9633 Field_st_Slot_inst16a_set
,
9635 Field_imm4_Slot_inst16a_set
,
9637 Field_i_Slot_inst16a_set
,
9638 Field_imm6lo_Slot_inst16a_set
,
9639 Field_imm6hi_Slot_inst16a_set
,
9640 Field_imm7lo_Slot_inst16a_set
,
9641 Field_imm7hi_Slot_inst16a_set
,
9642 Field_z_Slot_inst16a_set
,
9643 Field_imm6_Slot_inst16a_set
,
9644 Field_imm7_Slot_inst16a_set
,
9651 static xtensa_get_field_fn
9652 Slot_inst16b_get_field_fns
[] = {
9653 Field_t_Slot_inst16b_get
,
9658 Field_s_Slot_inst16b_get
,
9664 Field_op0_Slot_inst16b_get
,
9667 Field_r_Slot_inst16b_get
,
9675 Field_sr_Slot_inst16b_get
,
9676 Field_st_Slot_inst16b_get
,
9678 Field_imm4_Slot_inst16b_get
,
9680 Field_i_Slot_inst16b_get
,
9681 Field_imm6lo_Slot_inst16b_get
,
9682 Field_imm6hi_Slot_inst16b_get
,
9683 Field_imm7lo_Slot_inst16b_get
,
9684 Field_imm7hi_Slot_inst16b_get
,
9685 Field_z_Slot_inst16b_get
,
9686 Field_imm6_Slot_inst16b_get
,
9687 Field_imm7_Slot_inst16b_get
,
9688 Implicit_Field_ar0_get
,
9689 Implicit_Field_ar4_get
,
9690 Implicit_Field_ar8_get
,
9691 Implicit_Field_ar12_get
9694 static xtensa_set_field_fn
9695 Slot_inst16b_set_field_fns
[] = {
9696 Field_t_Slot_inst16b_set
,
9701 Field_s_Slot_inst16b_set
,
9707 Field_op0_Slot_inst16b_set
,
9710 Field_r_Slot_inst16b_set
,
9718 Field_sr_Slot_inst16b_set
,
9719 Field_st_Slot_inst16b_set
,
9721 Field_imm4_Slot_inst16b_set
,
9723 Field_i_Slot_inst16b_set
,
9724 Field_imm6lo_Slot_inst16b_set
,
9725 Field_imm6hi_Slot_inst16b_set
,
9726 Field_imm7lo_Slot_inst16b_set
,
9727 Field_imm7hi_Slot_inst16b_set
,
9728 Field_z_Slot_inst16b_set
,
9729 Field_imm6_Slot_inst16b_set
,
9730 Field_imm7_Slot_inst16b_set
,
9737 static xtensa_slot_internal slots
[] = {
9739 Slot_x24_Format_inst_0_get
, Slot_x24_Format_inst_0_set
,
9740 Slot_inst_get_field_fns
, Slot_inst_set_field_fns
,
9741 Slot_inst_decode
, "nop" },
9742 { "Inst16a", "x16a", 0,
9743 Slot_x16a_Format_inst16a_0_get
, Slot_x16a_Format_inst16a_0_set
,
9744 Slot_inst16a_get_field_fns
, Slot_inst16a_set_field_fns
,
9745 Slot_inst16a_decode
, "" },
9746 { "Inst16b", "x16b", 0,
9747 Slot_x16b_Format_inst16b_0_get
, Slot_x16b_Format_inst16b_0_set
,
9748 Slot_inst16b_get_field_fns
, Slot_inst16b_set_field_fns
,
9749 Slot_inst16b_decode
, "nop.n" }
9753 /* Instruction formats. */
9756 Format_x24_encode (xtensa_insnbuf insn
)
9762 Format_x16a_encode (xtensa_insnbuf insn
)
9768 Format_x16b_encode (xtensa_insnbuf insn
)
9773 static int Format_x24_slots
[] = { 0 };
9775 static int Format_x16a_slots
[] = { 1 };
9777 static int Format_x16b_slots
[] = { 2 };
9779 static xtensa_format_internal formats
[] = {
9780 { "x24", 3, Format_x24_encode
, 1, Format_x24_slots
},
9781 { "x16a", 2, Format_x16a_encode
, 1, Format_x16a_slots
},
9782 { "x16b", 2, Format_x16b_encode
, 1, Format_x16b_slots
}
9787 format_decoder (const xtensa_insnbuf insn
)
9789 if ((insn
[0] & 0x800000) == 0)
9791 if ((insn
[0] & 0xc00000) == 0x800000)
9792 return 1; /* x16a */
9793 if ((insn
[0] & 0xe00000) == 0xc00000)
9794 return 2; /* x16b */
9798 static int length_table
[16] = {
9818 length_decoder (const unsigned char *insn
)
9820 int op0
= (insn
[0] >> 4) & 0xf;
9821 return length_table
[op0
];
9825 /* Top-level ISA structure. */
9827 xtensa_isa_internal xtensa_modules
= {
9829 3 /* insn_size */, 0,
9830 3, formats
, format_decoder
, length_decoder
,
9832 39 /* num_fields */,
9837 NUM_STATES
, states
, 0,
9838 NUM_SYSREGS
, sysregs
, 0,
9839 { MAX_SPECIAL_REG
, MAX_USER_REG
}, { 0, 0 },