1 /* Disassemble ADI Blackfin Instructions.
2 Copyright 2005, 2006, 2007, 2008, 2009, 2010, 2011
3 Free Software Foundation, Inc.
5 This file is part of libopcodes.
7 This library is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3, or (at your option)
12 It is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software
19 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
26 #include "opcode/bfin.h"
38 #define HOST_LONG_WORD_SIZE (sizeof (long) * 8)
39 #define XFIELD(w,p,s) (((w) & ((1 << (s)) - 1) << (p)) >> (p))
40 #define SIGNEXTEND(v, n) ((v << (HOST_LONG_WORD_SIZE - (n))) >> (HOST_LONG_WORD_SIZE - (n)))
41 #define MASKBITS(val, bits) (val & ((1 << bits) - 1))
45 typedef unsigned int bu32
;
47 static char comment
= 0;
48 static char parallel
= 0;
52 c_0
, c_1
, c_4
, c_2
, c_uimm2
, c_uimm3
, c_imm3
, c_pcrel4
,
53 c_imm4
, c_uimm4s4
, c_uimm4s4d
, c_uimm4
, c_uimm4s2
, c_negimm5s4
, c_imm5
, c_imm5d
, c_uimm5
, c_imm6
,
54 c_imm7
, c_imm7d
, c_imm8
, c_uimm8
, c_pcrel8
, c_uimm8s4
, c_pcrel8s4
, c_lppcrel10
, c_pcrel10
,
55 c_pcrel12
, c_imm16s4
, c_luimm16
, c_imm16
, c_imm16d
, c_huimm16
, c_rimm16
, c_imm16s2
, c_uimm16s4
,
56 c_uimm16s4d
, c_uimm16
, c_pcrel24
, c_uimm32
, c_imm32
, c_huimm32
, c_huimm32e
,
73 } constant_formats
[] =
75 { "0", 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
76 { "1", 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
77 { "4", 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
78 { "2", 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
79 { "uimm2", 2, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
80 { "uimm3", 3, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
81 { "imm3", 3, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
82 { "pcrel4", 4, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0},
83 { "imm4", 4, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
84 { "uimm4s4", 4, 0, 0, 0, 2, 0, 0, 1, 0, 0, 0},
85 { "uimm4s4d", 4, 0, 0, 0, 2, 0, 0, 1, 1, 0, 0},
86 { "uimm4", 4, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
87 { "uimm4s2", 4, 0, 0, 0, 1, 0, 0, 1, 0, 0, 0},
88 { "negimm5s4", 5, 0, 1, 0, 2, 0, 1, 0, 0, 0, 0},
89 { "imm5", 5, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
90 { "imm5d", 5, 0, 1, 0, 0, 0, 0, 0, 1, 0, 0},
91 { "uimm5", 5, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
92 { "imm6", 6, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
93 { "imm7", 7, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
94 { "imm7d", 7, 0, 1, 0, 0, 0, 0, 0, 1, 3, 0},
95 { "imm8", 8, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
96 { "uimm8", 8, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
97 { "pcrel8", 8, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0},
98 { "uimm8s4", 8, 0, 0, 0, 2, 0, 0, 0, 0, 0, 0},
99 { "pcrel8s4", 8, 1, 1, 1, 2, 0, 0, 0, 0, 0, 0},
100 { "lppcrel10", 10, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0},
101 { "pcrel10", 10, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0},
102 { "pcrel12", 12, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0},
103 { "imm16s4", 16, 0, 1, 0, 2, 0, 0, 0, 0, 0, 0},
104 { "luimm16", 16, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0},
105 { "imm16", 16, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0},
106 { "imm16d", 16, 0, 1, 0, 0, 0, 0, 0, 1, 3, 0},
107 { "huimm16", 16, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0},
108 { "rimm16", 16, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0},
109 { "imm16s2", 16, 0, 1, 0, 1, 0, 0, 0, 0, 0, 0},
110 { "uimm16s4", 16, 0, 0, 0, 2, 0, 0, 0, 0, 0, 0},
111 { "uimm16s4d", 16, 0, 0, 0, 2, 0, 0, 0, 1, 0, 0},
112 { "uimm16", 16, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
113 { "pcrel24", 24, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0},
114 { "uimm32", 32, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
115 { "imm32", 32, 0, 1, 0, 0, 0, 0, 0, 1, 3, 0},
116 { "huimm32", 32, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0},
117 { "huimm32e", 32, 1, 0, 0, 0, 0, 0, 0, 0, 0, 1},
121 fmtconst (const_forms_t cf
, TIword x
, bfd_vma pc
, disassemble_info
*outf
)
125 if (constant_formats
[cf
].reloc
)
127 bfd_vma ea
= (((constant_formats
[cf
].pcrel
? SIGNEXTEND (x
, constant_formats
[cf
].nbits
)
128 : x
) + constant_formats
[cf
].offset
) << constant_formats
[cf
].scale
);
129 if (constant_formats
[cf
].pcrel
)
132 /* truncate to 32-bits for proper symbol lookup/matching */
135 if (outf
->symbol_at_address_func (ea
, outf
) || !constant_formats
[cf
].exact
)
137 outf
->print_address_func (ea
, outf
);
142 sprintf (buf
, "%lx", (unsigned long) x
);
147 /* Negative constants have an implied sign bit. */
148 if (constant_formats
[cf
].negative
)
150 int nb
= constant_formats
[cf
].nbits
+ 1;
152 x
= x
| (1 << constant_formats
[cf
].nbits
);
153 x
= SIGNEXTEND (x
, nb
);
156 x
= constant_formats
[cf
].issigned
? SIGNEXTEND (x
, constant_formats
[cf
].nbits
) : x
;
158 if (constant_formats
[cf
].offset
)
159 x
+= constant_formats
[cf
].offset
;
161 if (constant_formats
[cf
].scale
)
162 x
<<= constant_formats
[cf
].scale
;
164 if (constant_formats
[cf
].decimal
)
166 if (constant_formats
[cf
].leading
)
169 sprintf (ps
, "%%%ii", constant_formats
[cf
].leading
);
170 sprintf (buf
, ps
, x
);
173 sprintf (buf
, "%li", x
);
177 if (constant_formats
[cf
].issigned
&& x
< 0)
178 sprintf (buf
, "-0x%x", abs (x
));
180 sprintf (buf
, "0x%lx", (unsigned long) x
);
187 fmtconst_val (const_forms_t cf
, unsigned int x
, unsigned int pc
)
189 if (0 && constant_formats
[cf
].reloc
)
191 bu32 ea
= (((constant_formats
[cf
].pcrel
192 ? SIGNEXTEND (x
, constant_formats
[cf
].nbits
)
193 : x
) + constant_formats
[cf
].offset
)
194 << constant_formats
[cf
].scale
);
195 if (constant_formats
[cf
].pcrel
)
201 /* Negative constants have an implied sign bit. */
202 if (constant_formats
[cf
].negative
)
204 int nb
= constant_formats
[cf
].nbits
+ 1;
205 x
= x
| (1 << constant_formats
[cf
].nbits
);
206 x
= SIGNEXTEND (x
, nb
);
208 else if (constant_formats
[cf
].issigned
)
209 x
= SIGNEXTEND (x
, constant_formats
[cf
].nbits
);
211 x
+= constant_formats
[cf
].offset
;
212 x
<<= constant_formats
[cf
].scale
;
217 enum machine_registers
219 REG_RL0
, REG_RL1
, REG_RL2
, REG_RL3
, REG_RL4
, REG_RL5
, REG_RL6
, REG_RL7
,
220 REG_RH0
, REG_RH1
, REG_RH2
, REG_RH3
, REG_RH4
, REG_RH5
, REG_RH6
, REG_RH7
,
221 REG_R0
, REG_R1
, REG_R2
, REG_R3
, REG_R4
, REG_R5
, REG_R6
, REG_R7
,
222 REG_R1_0
, REG_R3_2
, REG_R5_4
, REG_R7_6
, REG_P0
, REG_P1
, REG_P2
, REG_P3
,
223 REG_P4
, REG_P5
, REG_SP
, REG_FP
, REG_A0x
, REG_A1x
, REG_A0w
, REG_A1w
,
224 REG_A0
, REG_A1
, REG_I0
, REG_I1
, REG_I2
, REG_I3
, REG_M0
, REG_M1
,
225 REG_M2
, REG_M3
, REG_B0
, REG_B1
, REG_B2
, REG_B3
, REG_L0
, REG_L1
,
227 REG_AZ
, REG_AN
, REG_AC0
, REG_AC1
, REG_AV0
, REG_AV1
, REG_AV0S
, REG_AV1S
,
228 REG_AQ
, REG_V
, REG_VS
,
229 REG_sftreset
, REG_omode
, REG_excause
, REG_emucause
, REG_idle_req
, REG_hwerrcause
, REG_CC
, REG_LC0
,
230 REG_LC1
, REG_ASTAT
, REG_RETS
, REG_LT0
, REG_LB0
, REG_LT1
, REG_LB1
,
231 REG_CYCLES
, REG_CYCLES2
, REG_USP
, REG_SEQSTAT
, REG_SYSCFG
, REG_RETI
, REG_RETX
, REG_RETN
,
232 REG_RETE
, REG_EMUDAT
, REG_BR0
, REG_BR1
, REG_BR2
, REG_BR3
, REG_BR4
, REG_BR5
, REG_BR6
,
233 REG_BR7
, REG_PL0
, REG_PL1
, REG_PL2
, REG_PL3
, REG_PL4
, REG_PL5
, REG_SLP
, REG_FLP
,
234 REG_PH0
, REG_PH1
, REG_PH2
, REG_PH3
, REG_PH4
, REG_PH5
, REG_SHP
, REG_FHP
,
235 REG_IL0
, REG_IL1
, REG_IL2
, REG_IL3
, REG_ML0
, REG_ML1
, REG_ML2
, REG_ML3
,
236 REG_BL0
, REG_BL1
, REG_BL2
, REG_BL3
, REG_LL0
, REG_LL1
, REG_LL2
, REG_LL3
,
237 REG_IH0
, REG_IH1
, REG_IH2
, REG_IH3
, REG_MH0
, REG_MH1
, REG_MH2
, REG_MH3
,
238 REG_BH0
, REG_BH1
, REG_BH2
, REG_BH3
, REG_LH0
, REG_LH1
, REG_LH2
, REG_LH3
,
239 REG_AC0_COPY
, REG_V_COPY
, REG_RND_MOD
,
245 rc_dregs_lo
, rc_dregs_hi
, rc_dregs
, rc_dregs_pair
, rc_pregs
, rc_spfp
, rc_dregs_hilo
, rc_accum_ext
,
246 rc_accum_word
, rc_accum
, rc_iregs
, rc_mregs
, rc_bregs
, rc_lregs
, rc_dpregs
, rc_gregs
,
247 rc_regs
, rc_statbits
, rc_ignore_bits
, rc_ccstat
, rc_counters
, rc_dregs2_sysregs1
, rc_open
, rc_sysregs2
,
248 rc_sysregs3
, rc_allregs
,
252 static const char * const reg_names
[] =
254 "R0.L", "R1.L", "R2.L", "R3.L", "R4.L", "R5.L", "R6.L", "R7.L",
255 "R0.H", "R1.H", "R2.H", "R3.H", "R4.H", "R5.H", "R6.H", "R7.H",
256 "R0", "R1", "R2", "R3", "R4", "R5", "R6", "R7",
257 "R1:0", "R3:2", "R5:4", "R7:6", "P0", "P1", "P2", "P3",
258 "P4", "P5", "SP", "FP", "A0.X", "A1.X", "A0.W", "A1.W",
259 "A0", "A1", "I0", "I1", "I2", "I3", "M0", "M1",
260 "M2", "M3", "B0", "B1", "B2", "B3", "L0", "L1",
262 "AZ", "AN", "AC0", "AC1", "AV0", "AV1", "AV0S", "AV1S",
264 "sftreset", "omode", "excause", "emucause", "idle_req", "hwerrcause", "CC", "LC0",
265 "LC1", "ASTAT", "RETS", "LT0", "LB0", "LT1", "LB1",
266 "CYCLES", "CYCLES2", "USP", "SEQSTAT", "SYSCFG", "RETI", "RETX", "RETN",
268 "R0.B", "R1.B", "R2.B", "R3.B", "R4.B", "R5.B", "R6.B", "R7.B",
269 "P0.L", "P1.L", "P2.L", "P3.L", "P4.L", "P5.L", "SP.L", "FP.L",
270 "P0.H", "P1.H", "P2.H", "P3.H", "P4.H", "P5.H", "SP.H", "FP.H",
271 "I0.L", "I1.L", "I2.L", "I3.L", "M0.L", "M1.L", "M2.L", "M3.L",
272 "B0.L", "B1.L", "B2.L", "B3.L", "L0.L", "L1.L", "L2.L", "L3.L",
273 "I0.H", "I1.H", "I2.H", "I3.H", "M0.H", "M1.H", "M2.H", "M3.H",
274 "B0.H", "B1.H", "B2.H", "B3.H", "L0.H", "L1.H", "L2.H", "L3.H",
275 "AC0_COPY", "V_COPY", "RND_MOD",
280 #define REGNAME(x) ((x) < REG_LASTREG ? (reg_names[x]) : "...... Illegal register .......")
283 static const enum machine_registers decode_dregs_lo
[] =
285 REG_RL0
, REG_RL1
, REG_RL2
, REG_RL3
, REG_RL4
, REG_RL5
, REG_RL6
, REG_RL7
,
288 #define dregs_lo(x) REGNAME (decode_dregs_lo[(x) & 7])
291 static const enum machine_registers decode_dregs_hi
[] =
293 REG_RH0
, REG_RH1
, REG_RH2
, REG_RH3
, REG_RH4
, REG_RH5
, REG_RH6
, REG_RH7
,
296 #define dregs_hi(x) REGNAME (decode_dregs_hi[(x) & 7])
299 static const enum machine_registers decode_dregs
[] =
301 REG_R0
, REG_R1
, REG_R2
, REG_R3
, REG_R4
, REG_R5
, REG_R6
, REG_R7
,
304 #define dregs(x) REGNAME (decode_dregs[(x) & 7])
307 static const enum machine_registers decode_dregs_byte
[] =
309 REG_BR0
, REG_BR1
, REG_BR2
, REG_BR3
, REG_BR4
, REG_BR5
, REG_BR6
, REG_BR7
,
312 #define dregs_byte(x) REGNAME (decode_dregs_byte[(x) & 7])
315 static const enum machine_registers decode_pregs
[] =
317 REG_P0
, REG_P1
, REG_P2
, REG_P3
, REG_P4
, REG_P5
, REG_SP
, REG_FP
,
320 #define pregs(x) REGNAME (decode_pregs[(x) & 7])
321 #define spfp(x) REGNAME (decode_spfp[(x) & 1])
322 #define dregs_hilo(x, i) REGNAME (decode_dregs_hilo[((i) << 3) | (x)])
323 #define accum_ext(x) REGNAME (decode_accum_ext[(x) & 1])
324 #define accum_word(x) REGNAME (decode_accum_word[(x) & 1])
325 #define accum(x) REGNAME (decode_accum[(x) & 1])
328 static const enum machine_registers decode_iregs
[] =
330 REG_I0
, REG_I1
, REG_I2
, REG_I3
,
333 #define iregs(x) REGNAME (decode_iregs[(x) & 3])
336 static const enum machine_registers decode_mregs
[] =
338 REG_M0
, REG_M1
, REG_M2
, REG_M3
,
341 #define mregs(x) REGNAME (decode_mregs[(x) & 3])
342 #define bregs(x) REGNAME (decode_bregs[(x) & 3])
343 #define lregs(x) REGNAME (decode_lregs[(x) & 3])
346 static const enum machine_registers decode_dpregs
[] =
348 REG_R0
, REG_R1
, REG_R2
, REG_R3
, REG_R4
, REG_R5
, REG_R6
, REG_R7
,
349 REG_P0
, REG_P1
, REG_P2
, REG_P3
, REG_P4
, REG_P5
, REG_SP
, REG_FP
,
352 #define dpregs(x) REGNAME (decode_dpregs[(x) & 15])
355 static const enum machine_registers decode_gregs
[] =
357 REG_R0
, REG_R1
, REG_R2
, REG_R3
, REG_R4
, REG_R5
, REG_R6
, REG_R7
,
358 REG_P0
, REG_P1
, REG_P2
, REG_P3
, REG_P4
, REG_P5
, REG_SP
, REG_FP
,
361 #define gregs(x, i) REGNAME (decode_gregs[((i) << 3) | (x)])
363 /* [dregs pregs (iregs mregs) (bregs lregs)]. */
364 static const enum machine_registers decode_regs
[] =
366 REG_R0
, REG_R1
, REG_R2
, REG_R3
, REG_R4
, REG_R5
, REG_R6
, REG_R7
,
367 REG_P0
, REG_P1
, REG_P2
, REG_P3
, REG_P4
, REG_P5
, REG_SP
, REG_FP
,
368 REG_I0
, REG_I1
, REG_I2
, REG_I3
, REG_M0
, REG_M1
, REG_M2
, REG_M3
,
369 REG_B0
, REG_B1
, REG_B2
, REG_B3
, REG_L0
, REG_L1
, REG_L2
, REG_L3
,
372 #define regs(x, i) REGNAME (decode_regs[((i) << 3) | (x)])
374 /* [dregs pregs (iregs mregs) (bregs lregs) Low Half]. */
375 static const enum machine_registers decode_regs_lo
[] =
377 REG_RL0
, REG_RL1
, REG_RL2
, REG_RL3
, REG_RL4
, REG_RL5
, REG_RL6
, REG_RL7
,
378 REG_PL0
, REG_PL1
, REG_PL2
, REG_PL3
, REG_PL4
, REG_PL5
, REG_SLP
, REG_FLP
,
379 REG_IL0
, REG_IL1
, REG_IL2
, REG_IL3
, REG_ML0
, REG_ML1
, REG_ML2
, REG_ML3
,
380 REG_BL0
, REG_BL1
, REG_BL2
, REG_BL3
, REG_LL0
, REG_LL1
, REG_LL2
, REG_LL3
,
383 #define regs_lo(x, i) REGNAME (decode_regs_lo[((i) << 3) | (x)])
385 /* [dregs pregs (iregs mregs) (bregs lregs) High Half]. */
386 static const enum machine_registers decode_regs_hi
[] =
388 REG_RH0
, REG_RH1
, REG_RH2
, REG_RH3
, REG_RH4
, REG_RH5
, REG_RH6
, REG_RH7
,
389 REG_PH0
, REG_PH1
, REG_PH2
, REG_PH3
, REG_PH4
, REG_PH5
, REG_SHP
, REG_FHP
,
390 REG_IH0
, REG_IH1
, REG_IH2
, REG_IH3
, REG_MH0
, REG_MH1
, REG_MH2
, REG_MH3
,
391 REG_BH0
, REG_BH1
, REG_BH2
, REG_BH3
, REG_LH0
, REG_LH1
, REG_LH2
, REG_LH3
,
394 #define regs_hi(x, i) REGNAME (decode_regs_hi[((i) << 3) | (x)])
396 static const enum machine_registers decode_statbits
[] =
398 REG_AZ
, REG_AN
, REG_AC0_COPY
, REG_V_COPY
,
399 REG_LASTREG
, REG_LASTREG
, REG_AQ
, REG_LASTREG
,
400 REG_RND_MOD
, REG_LASTREG
, REG_LASTREG
, REG_LASTREG
,
401 REG_AC0
, REG_AC1
, REG_LASTREG
, REG_LASTREG
,
402 REG_AV0
, REG_AV0S
, REG_AV1
, REG_AV1S
,
403 REG_LASTREG
, REG_LASTREG
, REG_LASTREG
, REG_LASTREG
,
404 REG_V
, REG_VS
, REG_LASTREG
, REG_LASTREG
,
405 REG_LASTREG
, REG_LASTREG
, REG_LASTREG
, REG_LASTREG
,
408 #define statbits(x) REGNAME (decode_statbits[(x) & 31])
411 static const enum machine_registers decode_counters
[] =
416 #define counters(x) REGNAME (decode_counters[(x) & 1])
417 #define dregs2_sysregs1(x) REGNAME (decode_dregs2_sysregs1[(x) & 7])
419 /* [dregs pregs (iregs mregs) (bregs lregs)
420 dregs2_sysregs1 open sysregs2 sysregs3]. */
421 static const enum machine_registers decode_allregs
[] =
423 REG_R0
, REG_R1
, REG_R2
, REG_R3
, REG_R4
, REG_R5
, REG_R6
, REG_R7
,
424 REG_P0
, REG_P1
, REG_P2
, REG_P3
, REG_P4
, REG_P5
, REG_SP
, REG_FP
,
425 REG_I0
, REG_I1
, REG_I2
, REG_I3
, REG_M0
, REG_M1
, REG_M2
, REG_M3
,
426 REG_B0
, REG_B1
, REG_B2
, REG_B3
, REG_L0
, REG_L1
, REG_L2
, REG_L3
,
427 REG_A0x
, REG_A0w
, REG_A1x
, REG_A1w
, REG_LASTREG
, REG_LASTREG
, REG_ASTAT
, REG_RETS
,
428 REG_LASTREG
, REG_LASTREG
, REG_LASTREG
, REG_LASTREG
, REG_LASTREG
, REG_LASTREG
, REG_LASTREG
, REG_LASTREG
,
429 REG_LC0
, REG_LT0
, REG_LB0
, REG_LC1
, REG_LT1
, REG_LB1
, REG_CYCLES
, REG_CYCLES2
,
430 REG_USP
, REG_SEQSTAT
, REG_SYSCFG
, REG_RETI
, REG_RETX
, REG_RETN
, REG_RETE
, REG_EMUDAT
,
434 #define IS_DREG(g,r) ((g) == 0 && (r) < 8)
435 #define IS_PREG(g,r) ((g) == 1 && (r) < 8)
436 #define IS_AREG(g,r) ((g) == 4 && (r) >= 0 && (r) < 4)
437 #define IS_GENREG(g,r) ((((g) == 0 || (g) == 1) && (r) < 8) || IS_AREG (g, r))
438 #define IS_DAGREG(g,r) (((g) == 2 || (g) == 3) && (r) < 8)
439 #define IS_SYSREG(g,r) \
440 (((g) == 4 && ((r) == 6 || (r) == 7)) || (g) == 6 || (g) == 7)
441 #define IS_RESERVEDREG(g,r) \
442 (((r) > 7) || ((g) == 4 && ((r) == 4 || (r) == 5)) || (g) == 5)
444 #define allreg(r,g) (!IS_RESERVEDREG (g, r))
445 #define mostreg(r,g) (!(IS_DREG (g, r) || IS_PREG (g, r) || IS_RESERVEDREG (g, r)))
447 #define allregs(x, i) REGNAME (decode_allregs[((i) << 3) | (x)])
448 #define uimm16s4(x) fmtconst (c_uimm16s4, x, 0, outf)
449 #define uimm16s4d(x) fmtconst (c_uimm16s4d, x, 0, outf)
450 #define pcrel4(x) fmtconst (c_pcrel4, x, pc, outf)
451 #define pcrel8(x) fmtconst (c_pcrel8, x, pc, outf)
452 #define pcrel8s4(x) fmtconst (c_pcrel8s4, x, pc, outf)
453 #define pcrel10(x) fmtconst (c_pcrel10, x, pc, outf)
454 #define pcrel12(x) fmtconst (c_pcrel12, x, pc, outf)
455 #define negimm5s4(x) fmtconst (c_negimm5s4, x, 0, outf)
456 #define rimm16(x) fmtconst (c_rimm16, x, 0, outf)
457 #define huimm16(x) fmtconst (c_huimm16, x, 0, outf)
458 #define imm16(x) fmtconst (c_imm16, x, 0, outf)
459 #define imm16d(x) fmtconst (c_imm16d, x, 0, outf)
460 #define uimm2(x) fmtconst (c_uimm2, x, 0, outf)
461 #define uimm3(x) fmtconst (c_uimm3, x, 0, outf)
462 #define luimm16(x) fmtconst (c_luimm16, x, 0, outf)
463 #define uimm4(x) fmtconst (c_uimm4, x, 0, outf)
464 #define uimm5(x) fmtconst (c_uimm5, x, 0, outf)
465 #define imm16s2(x) fmtconst (c_imm16s2, x, 0, outf)
466 #define uimm8(x) fmtconst (c_uimm8, x, 0, outf)
467 #define imm16s4(x) fmtconst (c_imm16s4, x, 0, outf)
468 #define uimm4s2(x) fmtconst (c_uimm4s2, x, 0, outf)
469 #define uimm4s4(x) fmtconst (c_uimm4s4, x, 0, outf)
470 #define uimm4s4d(x) fmtconst (c_uimm4s4d, x, 0, outf)
471 #define lppcrel10(x) fmtconst (c_lppcrel10, x, pc, outf)
472 #define imm3(x) fmtconst (c_imm3, x, 0, outf)
473 #define imm4(x) fmtconst (c_imm4, x, 0, outf)
474 #define uimm8s4(x) fmtconst (c_uimm8s4, x, 0, outf)
475 #define imm5(x) fmtconst (c_imm5, x, 0, outf)
476 #define imm5d(x) fmtconst (c_imm5d, x, 0, outf)
477 #define imm6(x) fmtconst (c_imm6, x, 0, outf)
478 #define imm7(x) fmtconst (c_imm7, x, 0, outf)
479 #define imm7d(x) fmtconst (c_imm7d, x, 0, outf)
480 #define imm8(x) fmtconst (c_imm8, x, 0, outf)
481 #define pcrel24(x) fmtconst (c_pcrel24, x, pc, outf)
482 #define uimm16(x) fmtconst (c_uimm16, x, 0, outf)
483 #define uimm32(x) fmtconst (c_uimm32, x, 0, outf)
484 #define imm32(x) fmtconst (c_imm32, x, 0, outf)
485 #define huimm32(x) fmtconst (c_huimm32, x, 0, outf)
486 #define huimm32e(x) fmtconst (c_huimm32e, x, 0, outf)
487 #define imm7_val(x) fmtconst_val (c_imm7, x, 0)
488 #define imm16_val(x) fmtconst_val (c_uimm16, x, 0)
489 #define luimm16_val(x) fmtconst_val (c_luimm16, x, 0)
491 /* (arch.pm)arch_disassembler_functions. */
493 #define OUTS(p, txt) (p)->fprintf_func ((p)->stream, "%s", txt)
497 amod0 (int s0
, int x0
, disassemble_info
*outf
)
499 if (s0
== 1 && x0
== 0)
501 else if (s0
== 0 && x0
== 1)
502 OUTS (outf
, " (CO)");
503 else if (s0
== 1 && x0
== 1)
504 OUTS (outf
, " (SCO)");
508 amod1 (int s0
, int x0
, disassemble_info
*outf
)
510 if (s0
== 0 && x0
== 0)
511 OUTS (outf
, " (NS)");
512 else if (s0
== 1 && x0
== 0)
517 amod0amod2 (int s0
, int x0
, int aop0
, disassemble_info
*outf
)
519 if (s0
== 1 && x0
== 0 && aop0
== 0)
521 else if (s0
== 0 && x0
== 1 && aop0
== 0)
522 OUTS (outf
, " (CO)");
523 else if (s0
== 1 && x0
== 1 && aop0
== 0)
524 OUTS (outf
, " (SCO)");
525 else if (s0
== 0 && x0
== 0 && aop0
== 2)
526 OUTS (outf
, " (ASR)");
527 else if (s0
== 1 && x0
== 0 && aop0
== 2)
528 OUTS (outf
, " (S, ASR)");
529 else if (s0
== 0 && x0
== 1 && aop0
== 2)
530 OUTS (outf
, " (CO, ASR)");
531 else if (s0
== 1 && x0
== 1 && aop0
== 2)
532 OUTS (outf
, " (SCO, ASR)");
533 else if (s0
== 0 && x0
== 0 && aop0
== 3)
534 OUTS (outf
, " (ASL)");
535 else if (s0
== 1 && x0
== 0 && aop0
== 3)
536 OUTS (outf
, " (S, ASL)");
537 else if (s0
== 0 && x0
== 1 && aop0
== 3)
538 OUTS (outf
, " (CO, ASL)");
539 else if (s0
== 1 && x0
== 1 && aop0
== 3)
540 OUTS (outf
, " (SCO, ASL)");
544 searchmod (int r0
, disassemble_info
*outf
)
557 aligndir (int r0
, disassemble_info
*outf
)
564 decode_multfunc (int h0
, int h1
, int src0
, int src1
, disassemble_info
*outf
)
569 s0
= dregs_hi (src0
);
571 s0
= dregs_lo (src0
);
574 s1
= dregs_hi (src1
);
576 s1
= dregs_lo (src1
);
585 decode_macfunc (int which
, int op
, int h0
, int h1
, int src0
, int src1
, disassemble_info
*outf
)
588 const char *sop
= "<unknown op>";
603 case 0: sop
= " = "; break;
604 case 1: sop
= " += "; break;
605 case 2: sop
= " -= "; break;
611 decode_multfunc (h0
, h1
, src0
, src1
, outf
);
617 decode_optmode (int mod
, int MM
, disassemble_info
*outf
)
619 if (mod
== 0 && MM
== 0)
634 OUTS (outf
, "S2RND");
637 else if (mod
== M_W32
)
639 else if (mod
== M_FU
)
641 else if (mod
== M_TFU
)
643 else if (mod
== M_IS
)
645 else if (mod
== M_ISS2
)
647 else if (mod
== M_IH
)
649 else if (mod
== M_IU
)
657 static struct saved_state
659 bu32 dpregs
[16], iregs
[4], mregs
[4], bregs
[4], lregs
[4];
661 bu32 lt
[2], lc
[2], lb
[2];
665 #define DREG(x) (saved_state.dpregs[x])
666 #define GREG(x, i) DPREG ((x) | ((i) << 3))
667 #define DPREG(x) (saved_state.dpregs[x])
668 #define DREG(x) (saved_state.dpregs[x])
669 #define PREG(x) (saved_state.dpregs[(x) + 8])
670 #define SPREG PREG (6)
671 #define FPREG PREG (7)
672 #define IREG(x) (saved_state.iregs[x])
673 #define MREG(x) (saved_state.mregs[x])
674 #define BREG(x) (saved_state.bregs[x])
675 #define LREG(x) (saved_state.lregs[x])
676 #define AXREG(x) (saved_state.ax[x])
677 #define AWREG(x) (saved_state.aw[x])
678 #define LCREG(x) (saved_state.lc[x])
679 #define LTREG(x) (saved_state.lt[x])
680 #define LBREG(x) (saved_state.lb[x])
681 #define RETSREG (saved_state.rets)
684 get_allreg (int grp
, int reg
)
686 int fullreg
= (grp
<< 3) | reg
;
687 /* REG_R0, REG_R1, REG_R2, REG_R3, REG_R4, REG_R5, REG_R6, REG_R7,
688 REG_P0, REG_P1, REG_P2, REG_P3, REG_P4, REG_P5, REG_SP, REG_FP,
689 REG_I0, REG_I1, REG_I2, REG_I3, REG_M0, REG_M1, REG_M2, REG_M3,
690 REG_B0, REG_B1, REG_B2, REG_B3, REG_L0, REG_L1, REG_L2, REG_L3,
691 REG_A0x, REG_A0w, REG_A1x, REG_A1w, , , REG_ASTAT, REG_RETS,
693 REG_LC0, REG_LT0, REG_LB0, REG_LC1, REG_LT1, REG_LB1, REG_CYCLES,
695 REG_USP, REG_SEQSTAT, REG_SYSCFG, REG_RETI, REG_RETX, REG_RETN, REG_RETE,
697 switch (fullreg
>> 2)
699 case 0: case 1: return &DREG (reg
);
700 case 2: case 3: return &PREG (reg
);
701 case 4: return &IREG (reg
& 3);
702 case 5: return &MREG (reg
& 3);
703 case 6: return &BREG (reg
& 3);
704 case 7: return &LREG (reg
& 3);
708 case 32: return &AXREG (0);
709 case 33: return &AWREG (0);
710 case 34: return &AXREG (1);
711 case 35: return &AWREG (1);
712 case 39: return &RETSREG
;
713 case 48: return &LCREG (0);
714 case 49: return <REG (0);
715 case 50: return &LBREG (0);
716 case 51: return &LCREG (1);
717 case 52: return <REG (1);
718 case 53: return &LBREG (1);
725 decode_ProgCtrl_0 (TIword iw0
, disassemble_info
*outf
)
728 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
729 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |.prgfunc.......|.poprnd........|
730 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
731 int poprnd
= ((iw0
>> ProgCtrl_poprnd_bits
) & ProgCtrl_poprnd_mask
);
732 int prgfunc
= ((iw0
>> ProgCtrl_prgfunc_bits
) & ProgCtrl_prgfunc_mask
);
734 if (prgfunc
== 0 && poprnd
== 0)
738 else if (prgfunc
== 1 && poprnd
== 0)
740 else if (prgfunc
== 1 && poprnd
== 1)
742 else if (prgfunc
== 1 && poprnd
== 2)
744 else if (prgfunc
== 1 && poprnd
== 3)
746 else if (prgfunc
== 1 && poprnd
== 4)
748 else if (prgfunc
== 2 && poprnd
== 0)
750 else if (prgfunc
== 2 && poprnd
== 3)
751 OUTS (outf
, "CSYNC");
752 else if (prgfunc
== 2 && poprnd
== 4)
753 OUTS (outf
, "SSYNC");
754 else if (prgfunc
== 2 && poprnd
== 5)
755 OUTS (outf
, "EMUEXCPT");
756 else if (prgfunc
== 3 && IS_DREG (0, poprnd
))
759 OUTS (outf
, dregs (poprnd
));
761 else if (prgfunc
== 4 && IS_DREG (0, poprnd
))
764 OUTS (outf
, dregs (poprnd
));
766 else if (prgfunc
== 5 && IS_PREG (1, poprnd
))
768 OUTS (outf
, "JUMP (");
769 OUTS (outf
, pregs (poprnd
));
772 else if (prgfunc
== 6 && IS_PREG (1, poprnd
))
774 OUTS (outf
, "CALL (");
775 OUTS (outf
, pregs (poprnd
));
778 else if (prgfunc
== 7 && IS_PREG (1, poprnd
))
780 OUTS (outf
, "CALL (PC + ");
781 OUTS (outf
, pregs (poprnd
));
784 else if (prgfunc
== 8 && IS_PREG (1, poprnd
))
786 OUTS (outf
, "JUMP (PC + ");
787 OUTS (outf
, pregs (poprnd
));
790 else if (prgfunc
== 9)
792 OUTS (outf
, "RAISE ");
793 OUTS (outf
, uimm4 (poprnd
));
795 else if (prgfunc
== 10)
797 OUTS (outf
, "EXCPT ");
798 OUTS (outf
, uimm4 (poprnd
));
800 else if (prgfunc
== 11 && IS_PREG (1, poprnd
) && poprnd
<= 5)
802 OUTS (outf
, "TESTSET (");
803 OUTS (outf
, pregs (poprnd
));
812 decode_CaCTRL_0 (TIword iw0
, disassemble_info
*outf
)
815 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
816 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |.a.|.op....|.reg.......|
817 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
818 int a
= ((iw0
>> CaCTRL_a_bits
) & CaCTRL_a_mask
);
819 int op
= ((iw0
>> CaCTRL_op_bits
) & CaCTRL_op_mask
);
820 int reg
= ((iw0
>> CaCTRL_reg_bits
) & CaCTRL_reg_mask
);
825 if (a
== 0 && op
== 0)
827 OUTS (outf
, "PREFETCH[");
828 OUTS (outf
, pregs (reg
));
831 else if (a
== 0 && op
== 1)
833 OUTS (outf
, "FLUSHINV[");
834 OUTS (outf
, pregs (reg
));
837 else if (a
== 0 && op
== 2)
839 OUTS (outf
, "FLUSH[");
840 OUTS (outf
, pregs (reg
));
843 else if (a
== 0 && op
== 3)
845 OUTS (outf
, "IFLUSH[");
846 OUTS (outf
, pregs (reg
));
849 else if (a
== 1 && op
== 0)
851 OUTS (outf
, "PREFETCH[");
852 OUTS (outf
, pregs (reg
));
855 else if (a
== 1 && op
== 1)
857 OUTS (outf
, "FLUSHINV[");
858 OUTS (outf
, pregs (reg
));
861 else if (a
== 1 && op
== 2)
863 OUTS (outf
, "FLUSH[");
864 OUTS (outf
, pregs (reg
));
867 else if (a
== 1 && op
== 3)
869 OUTS (outf
, "IFLUSH[");
870 OUTS (outf
, pregs (reg
));
879 decode_PushPopReg_0 (TIword iw0
, disassemble_info
*outf
)
882 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
883 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |.W.|.grp.......|.reg.......|
884 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
885 int W
= ((iw0
>> PushPopReg_W_bits
) & PushPopReg_W_mask
);
886 int grp
= ((iw0
>> PushPopReg_grp_bits
) & PushPopReg_grp_mask
);
887 int reg
= ((iw0
>> PushPopReg_reg_bits
) & PushPopReg_reg_mask
);
892 if (W
== 0 && mostreg (reg
, grp
))
894 OUTS (outf
, allregs (reg
, grp
));
895 OUTS (outf
, " = [SP++]");
897 else if (W
== 1 && allreg (reg
, grp
) && !(grp
== 1 && reg
== 6))
899 OUTS (outf
, "[--SP] = ");
900 OUTS (outf
, allregs (reg
, grp
));
908 decode_PushPopMultiple_0 (TIword iw0
, disassemble_info
*outf
)
911 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
912 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |.d.|.p.|.W.|.dr........|.pr........|
913 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
914 int p
= ((iw0
>> PushPopMultiple_p_bits
) & PushPopMultiple_p_mask
);
915 int d
= ((iw0
>> PushPopMultiple_d_bits
) & PushPopMultiple_d_mask
);
916 int W
= ((iw0
>> PushPopMultiple_W_bits
) & PushPopMultiple_W_mask
);
917 int dr
= ((iw0
>> PushPopMultiple_dr_bits
) & PushPopMultiple_dr_mask
);
918 int pr
= ((iw0
>> PushPopMultiple_pr_bits
) & PushPopMultiple_pr_mask
);
926 if (W
== 1 && d
== 1 && p
== 1)
928 OUTS (outf
, "[--SP] = (R7:");
929 OUTS (outf
, imm5d (dr
));
930 OUTS (outf
, ", P5:");
931 OUTS (outf
, imm5d (pr
));
934 else if (W
== 1 && d
== 1 && p
== 0 && pr
== 0)
936 OUTS (outf
, "[--SP] = (R7:");
937 OUTS (outf
, imm5d (dr
));
940 else if (W
== 1 && d
== 0 && p
== 1 && dr
== 0)
942 OUTS (outf
, "[--SP] = (P5:");
943 OUTS (outf
, imm5d (pr
));
946 else if (W
== 0 && d
== 1 && p
== 1)
949 OUTS (outf
, imm5d (dr
));
950 OUTS (outf
, ", P5:");
951 OUTS (outf
, imm5d (pr
));
952 OUTS (outf
, ") = [SP++]");
954 else if (W
== 0 && d
== 1 && p
== 0 && pr
== 0)
957 OUTS (outf
, imm5d (dr
));
958 OUTS (outf
, ") = [SP++]");
960 else if (W
== 0 && d
== 0 && p
== 1 && dr
== 0)
963 OUTS (outf
, imm5d (pr
));
964 OUTS (outf
, ") = [SP++]");
972 decode_ccMV_0 (TIword iw0
, disassemble_info
*outf
)
975 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
976 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |.T.|.d.|.s.|.dst.......|.src.......|
977 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
978 int s
= ((iw0
>> CCmv_s_bits
) & CCmv_s_mask
);
979 int d
= ((iw0
>> CCmv_d_bits
) & CCmv_d_mask
);
980 int T
= ((iw0
>> CCmv_T_bits
) & CCmv_T_mask
);
981 int src
= ((iw0
>> CCmv_src_bits
) & CCmv_src_mask
);
982 int dst
= ((iw0
>> CCmv_dst_bits
) & CCmv_dst_mask
);
989 OUTS (outf
, "IF CC ");
990 OUTS (outf
, gregs (dst
, d
));
992 OUTS (outf
, gregs (src
, s
));
996 OUTS (outf
, "IF !CC ");
997 OUTS (outf
, gregs (dst
, d
));
999 OUTS (outf
, gregs (src
, s
));
1007 decode_CCflag_0 (TIword iw0
, disassemble_info
*outf
)
1010 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1011 | 0 | 0 | 0 | 0 | 1 |.I.|.opc.......|.G.|.y.........|.x.........|
1012 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1013 int x
= ((iw0
>> CCflag_x_bits
) & CCflag_x_mask
);
1014 int y
= ((iw0
>> CCflag_y_bits
) & CCflag_y_mask
);
1015 int I
= ((iw0
>> CCflag_I_bits
) & CCflag_I_mask
);
1016 int G
= ((iw0
>> CCflag_G_bits
) & CCflag_G_mask
);
1017 int opc
= ((iw0
>> CCflag_opc_bits
) & CCflag_opc_mask
);
1022 if (opc
== 0 && I
== 0 && G
== 0)
1024 OUTS (outf
, "CC = ");
1025 OUTS (outf
, dregs (x
));
1026 OUTS (outf
, " == ");
1027 OUTS (outf
, dregs (y
));
1029 else if (opc
== 1 && I
== 0 && G
== 0)
1031 OUTS (outf
, "CC = ");
1032 OUTS (outf
, dregs (x
));
1034 OUTS (outf
, dregs (y
));
1036 else if (opc
== 2 && I
== 0 && G
== 0)
1038 OUTS (outf
, "CC = ");
1039 OUTS (outf
, dregs (x
));
1040 OUTS (outf
, " <= ");
1041 OUTS (outf
, dregs (y
));
1043 else if (opc
== 3 && I
== 0 && G
== 0)
1045 OUTS (outf
, "CC = ");
1046 OUTS (outf
, dregs (x
));
1048 OUTS (outf
, dregs (y
));
1049 OUTS (outf
, " (IU)");
1051 else if (opc
== 4 && I
== 0 && G
== 0)
1053 OUTS (outf
, "CC = ");
1054 OUTS (outf
, dregs (x
));
1055 OUTS (outf
, " <= ");
1056 OUTS (outf
, dregs (y
));
1057 OUTS (outf
, " (IU)");
1059 else if (opc
== 0 && I
== 1 && G
== 0)
1061 OUTS (outf
, "CC = ");
1062 OUTS (outf
, dregs (x
));
1063 OUTS (outf
, " == ");
1064 OUTS (outf
, imm3 (y
));
1066 else if (opc
== 1 && I
== 1 && G
== 0)
1068 OUTS (outf
, "CC = ");
1069 OUTS (outf
, dregs (x
));
1071 OUTS (outf
, imm3 (y
));
1073 else if (opc
== 2 && I
== 1 && G
== 0)
1075 OUTS (outf
, "CC = ");
1076 OUTS (outf
, dregs (x
));
1077 OUTS (outf
, " <= ");
1078 OUTS (outf
, imm3 (y
));
1080 else if (opc
== 3 && I
== 1 && G
== 0)
1082 OUTS (outf
, "CC = ");
1083 OUTS (outf
, dregs (x
));
1085 OUTS (outf
, uimm3 (y
));
1086 OUTS (outf
, " (IU)");
1088 else if (opc
== 4 && I
== 1 && G
== 0)
1090 OUTS (outf
, "CC = ");
1091 OUTS (outf
, dregs (x
));
1092 OUTS (outf
, " <= ");
1093 OUTS (outf
, uimm3 (y
));
1094 OUTS (outf
, " (IU)");
1096 else if (opc
== 0 && I
== 0 && G
== 1)
1098 OUTS (outf
, "CC = ");
1099 OUTS (outf
, pregs (x
));
1100 OUTS (outf
, " == ");
1101 OUTS (outf
, pregs (y
));
1103 else if (opc
== 1 && I
== 0 && G
== 1)
1105 OUTS (outf
, "CC = ");
1106 OUTS (outf
, pregs (x
));
1108 OUTS (outf
, pregs (y
));
1110 else if (opc
== 2 && I
== 0 && G
== 1)
1112 OUTS (outf
, "CC = ");
1113 OUTS (outf
, pregs (x
));
1114 OUTS (outf
, " <= ");
1115 OUTS (outf
, pregs (y
));
1117 else if (opc
== 3 && I
== 0 && G
== 1)
1119 OUTS (outf
, "CC = ");
1120 OUTS (outf
, pregs (x
));
1122 OUTS (outf
, pregs (y
));
1123 OUTS (outf
, " (IU)");
1125 else if (opc
== 4 && I
== 0 && G
== 1)
1127 OUTS (outf
, "CC = ");
1128 OUTS (outf
, pregs (x
));
1129 OUTS (outf
, " <= ");
1130 OUTS (outf
, pregs (y
));
1131 OUTS (outf
, " (IU)");
1133 else if (opc
== 0 && I
== 1 && G
== 1)
1135 OUTS (outf
, "CC = ");
1136 OUTS (outf
, pregs (x
));
1137 OUTS (outf
, " == ");
1138 OUTS (outf
, imm3 (y
));
1140 else if (opc
== 1 && I
== 1 && G
== 1)
1142 OUTS (outf
, "CC = ");
1143 OUTS (outf
, pregs (x
));
1145 OUTS (outf
, imm3 (y
));
1147 else if (opc
== 2 && I
== 1 && G
== 1)
1149 OUTS (outf
, "CC = ");
1150 OUTS (outf
, pregs (x
));
1151 OUTS (outf
, " <= ");
1152 OUTS (outf
, imm3 (y
));
1154 else if (opc
== 3 && I
== 1 && G
== 1)
1156 OUTS (outf
, "CC = ");
1157 OUTS (outf
, pregs (x
));
1159 OUTS (outf
, uimm3 (y
));
1160 OUTS (outf
, " (IU)");
1162 else if (opc
== 4 && I
== 1 && G
== 1)
1164 OUTS (outf
, "CC = ");
1165 OUTS (outf
, pregs (x
));
1166 OUTS (outf
, " <= ");
1167 OUTS (outf
, uimm3 (y
));
1168 OUTS (outf
, " (IU)");
1170 else if (opc
== 5 && I
== 0 && G
== 0 && x
== 0 && y
== 0)
1171 OUTS (outf
, "CC = A0 == A1");
1173 else if (opc
== 6 && I
== 0 && G
== 0 && x
== 0 && y
== 0)
1174 OUTS (outf
, "CC = A0 < A1");
1176 else if (opc
== 7 && I
== 0 && G
== 0 && x
== 0 && y
== 0)
1177 OUTS (outf
, "CC = A0 <= A1");
1185 decode_CC2dreg_0 (TIword iw0
, disassemble_info
*outf
)
1188 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1189 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |.op....|.reg.......|
1190 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1191 int op
= ((iw0
>> CC2dreg_op_bits
) & CC2dreg_op_mask
);
1192 int reg
= ((iw0
>> CC2dreg_reg_bits
) & CC2dreg_reg_mask
);
1199 OUTS (outf
, dregs (reg
));
1200 OUTS (outf
, " = CC");
1204 OUTS (outf
, "CC = ");
1205 OUTS (outf
, dregs (reg
));
1207 else if (op
== 3 && reg
== 0)
1208 OUTS (outf
, "CC = !CC");
1216 decode_CC2stat_0 (TIword iw0
, disassemble_info
*outf
)
1219 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1220 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |.D.|.op....|.cbit..............|
1221 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1222 int D
= ((iw0
>> CC2stat_D_bits
) & CC2stat_D_mask
);
1223 int op
= ((iw0
>> CC2stat_op_bits
) & CC2stat_op_mask
);
1224 int cbit
= ((iw0
>> CC2stat_cbit_bits
) & CC2stat_cbit_mask
);
1226 const char *bitname
= statbits (cbit
);
1231 if (decode_statbits
[cbit
] == REG_LASTREG
)
1233 /* All ASTAT bits except CC may be operated on in hardware, but may
1234 not have a dedicated insn, so still decode "valid" insns. */
1235 static char bitnames
[64];
1237 sprintf (bitnames
, "ASTAT[%i /* unused bit */]", cbit
);
1244 if (op
== 0 && D
== 0)
1246 OUTS (outf
, "CC = ");
1247 OUTS (outf
, bitname
);
1249 else if (op
== 1 && D
== 0)
1251 OUTS (outf
, "CC |= ");
1252 OUTS (outf
, bitname
);
1254 else if (op
== 2 && D
== 0)
1256 OUTS (outf
, "CC &= ");
1257 OUTS (outf
, bitname
);
1259 else if (op
== 3 && D
== 0)
1261 OUTS (outf
, "CC ^= ");
1262 OUTS (outf
, bitname
);
1264 else if (op
== 0 && D
== 1)
1266 OUTS (outf
, bitname
);
1267 OUTS (outf
, " = CC");
1269 else if (op
== 1 && D
== 1)
1271 OUTS (outf
, bitname
);
1272 OUTS (outf
, " |= CC");
1274 else if (op
== 2 && D
== 1)
1276 OUTS (outf
, bitname
);
1277 OUTS (outf
, " &= CC");
1279 else if (op
== 3 && D
== 1)
1281 OUTS (outf
, bitname
);
1282 OUTS (outf
, " ^= CC");
1291 decode_BRCC_0 (TIword iw0
, bfd_vma pc
, disassemble_info
*outf
)
1294 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1295 | 0 | 0 | 0 | 1 |.T.|.B.|.offset................................|
1296 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1297 int B
= ((iw0
>> BRCC_B_bits
) & BRCC_B_mask
);
1298 int T
= ((iw0
>> BRCC_T_bits
) & BRCC_T_mask
);
1299 int offset
= ((iw0
>> BRCC_offset_bits
) & BRCC_offset_mask
);
1304 if (T
== 1 && B
== 1)
1306 OUTS (outf
, "IF CC JUMP 0x");
1307 OUTS (outf
, pcrel10 (offset
));
1308 OUTS (outf
, " (BP)");
1310 else if (T
== 0 && B
== 1)
1312 OUTS (outf
, "IF !CC JUMP 0x");
1313 OUTS (outf
, pcrel10 (offset
));
1314 OUTS (outf
, " (BP)");
1318 OUTS (outf
, "IF CC JUMP 0x");
1319 OUTS (outf
, pcrel10 (offset
));
1323 OUTS (outf
, "IF !CC JUMP 0x");
1324 OUTS (outf
, pcrel10 (offset
));
1333 decode_UJUMP_0 (TIword iw0
, bfd_vma pc
, disassemble_info
*outf
)
1336 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1337 | 0 | 0 | 1 | 0 |.offset........................................|
1338 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1339 int offset
= ((iw0
>> UJump_offset_bits
) & UJump_offset_mask
);
1344 OUTS (outf
, "JUMP.S 0x");
1345 OUTS (outf
, pcrel12 (offset
));
1350 decode_REGMV_0 (TIword iw0
, disassemble_info
*outf
)
1353 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1354 | 0 | 0 | 1 | 1 |.gd........|.gs........|.dst.......|.src.......|
1355 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1356 int gs
= ((iw0
>> RegMv_gs_bits
) & RegMv_gs_mask
);
1357 int gd
= ((iw0
>> RegMv_gd_bits
) & RegMv_gd_mask
);
1358 int src
= ((iw0
>> RegMv_src_bits
) & RegMv_src_mask
);
1359 int dst
= ((iw0
>> RegMv_dst_bits
) & RegMv_dst_mask
);
1361 /* Reserved slots cannot be a src/dst. */
1362 if (IS_RESERVEDREG (gs
, src
) || IS_RESERVEDREG (gd
, dst
))
1365 /* Standard register moves */
1366 if ((gs
< 2) || /* Dregs/Pregs as source */
1367 (gd
< 2) || /* Dregs/Pregs as dest */
1368 (gs
== 4 && src
< 4) || /* Accumulators as source */
1369 (gd
== 4 && dst
< 4 && (gs
< 4)) || /* Accumulators as dest */
1370 (gs
== 7 && src
== 7 && !(gd
== 4 && dst
< 4)) || /* EMUDAT as src */
1371 (gd
== 7 && dst
== 7)) /* EMUDAT as dest */
1374 /* dareg = dareg (IMBL) */
1375 if (gs
< 4 && gd
< 4)
1378 /* USP can be src to sysregs, but not dagregs. */
1379 if ((gs
== 7 && src
== 0) && (gd
>= 4))
1382 /* USP can move between genregs (only check Accumulators). */
1383 if (((gs
== 7 && src
== 0) && (gd
== 4 && dst
< 4)) ||
1384 ((gd
== 7 && dst
== 0) && (gs
== 4 && src
< 4)))
1387 /* Still here ? Invalid reg pair. */
1392 OUTS (outf
, allregs (dst
, gd
));
1394 OUTS (outf
, allregs (src
, gs
));
1399 decode_ALU2op_0 (TIword iw0
, disassemble_info
*outf
)
1402 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1403 | 0 | 1 | 0 | 0 | 0 | 0 |.opc...........|.src.......|.dst.......|
1404 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1405 int src
= ((iw0
>> ALU2op_src_bits
) & ALU2op_src_mask
);
1406 int opc
= ((iw0
>> ALU2op_opc_bits
) & ALU2op_opc_mask
);
1407 int dst
= ((iw0
>> ALU2op_dst_bits
) & ALU2op_dst_mask
);
1411 OUTS (outf
, dregs (dst
));
1412 OUTS (outf
, " >>>= ");
1413 OUTS (outf
, dregs (src
));
1417 OUTS (outf
, dregs (dst
));
1418 OUTS (outf
, " >>= ");
1419 OUTS (outf
, dregs (src
));
1423 OUTS (outf
, dregs (dst
));
1424 OUTS (outf
, " <<= ");
1425 OUTS (outf
, dregs (src
));
1429 OUTS (outf
, dregs (dst
));
1430 OUTS (outf
, " *= ");
1431 OUTS (outf
, dregs (src
));
1435 OUTS (outf
, dregs (dst
));
1436 OUTS (outf
, " = (");
1437 OUTS (outf
, dregs (dst
));
1439 OUTS (outf
, dregs (src
));
1440 OUTS (outf
, ") << 0x1");
1444 OUTS (outf
, dregs (dst
));
1445 OUTS (outf
, " = (");
1446 OUTS (outf
, dregs (dst
));
1448 OUTS (outf
, dregs (src
));
1449 OUTS (outf
, ") << 0x2");
1453 OUTS (outf
, "DIVQ (");
1454 OUTS (outf
, dregs (dst
));
1456 OUTS (outf
, dregs (src
));
1461 OUTS (outf
, "DIVS (");
1462 OUTS (outf
, dregs (dst
));
1464 OUTS (outf
, dregs (src
));
1469 OUTS (outf
, dregs (dst
));
1471 OUTS (outf
, dregs_lo (src
));
1472 OUTS (outf
, " (X)");
1476 OUTS (outf
, dregs (dst
));
1478 OUTS (outf
, dregs_lo (src
));
1479 OUTS (outf
, " (Z)");
1483 OUTS (outf
, dregs (dst
));
1485 OUTS (outf
, dregs_byte (src
));
1486 OUTS (outf
, " (X)");
1490 OUTS (outf
, dregs (dst
));
1492 OUTS (outf
, dregs_byte (src
));
1493 OUTS (outf
, " (Z)");
1497 OUTS (outf
, dregs (dst
));
1498 OUTS (outf
, " = -");
1499 OUTS (outf
, dregs (src
));
1503 OUTS (outf
, dregs (dst
));
1504 OUTS (outf
, " =~ ");
1505 OUTS (outf
, dregs (src
));
1514 decode_PTR2op_0 (TIword iw0
, disassemble_info
*outf
)
1517 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1518 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |.opc.......|.src.......|.dst.......|
1519 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1520 int src
= ((iw0
>> PTR2op_src_bits
) & PTR2op_dst_mask
);
1521 int opc
= ((iw0
>> PTR2op_opc_bits
) & PTR2op_opc_mask
);
1522 int dst
= ((iw0
>> PTR2op_dst_bits
) & PTR2op_dst_mask
);
1526 OUTS (outf
, pregs (dst
));
1527 OUTS (outf
, " -= ");
1528 OUTS (outf
, pregs (src
));
1532 OUTS (outf
, pregs (dst
));
1534 OUTS (outf
, pregs (src
));
1535 OUTS (outf
, " << 0x2");
1539 OUTS (outf
, pregs (dst
));
1541 OUTS (outf
, pregs (src
));
1542 OUTS (outf
, " >> 0x2");
1546 OUTS (outf
, pregs (dst
));
1548 OUTS (outf
, pregs (src
));
1549 OUTS (outf
, " >> 0x1");
1553 OUTS (outf
, pregs (dst
));
1554 OUTS (outf
, " += ");
1555 OUTS (outf
, pregs (src
));
1556 OUTS (outf
, " (BREV)");
1560 OUTS (outf
, pregs (dst
));
1561 OUTS (outf
, " = (");
1562 OUTS (outf
, pregs (dst
));
1564 OUTS (outf
, pregs (src
));
1565 OUTS (outf
, ") << 0x1");
1569 OUTS (outf
, pregs (dst
));
1570 OUTS (outf
, " = (");
1571 OUTS (outf
, pregs (dst
));
1573 OUTS (outf
, pregs (src
));
1574 OUTS (outf
, ") << 0x2");
1583 decode_LOGI2op_0 (TIword iw0
, disassemble_info
*outf
)
1586 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1587 | 0 | 1 | 0 | 0 | 1 |.opc.......|.src...............|.dst.......|
1588 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1589 int src
= ((iw0
>> LOGI2op_src_bits
) & LOGI2op_src_mask
);
1590 int opc
= ((iw0
>> LOGI2op_opc_bits
) & LOGI2op_opc_mask
);
1591 int dst
= ((iw0
>> LOGI2op_dst_bits
) & LOGI2op_dst_mask
);
1598 OUTS (outf
, "CC = !BITTST (");
1599 OUTS (outf
, dregs (dst
));
1601 OUTS (outf
, uimm5 (src
));
1602 OUTS (outf
, ");\t\t/* bit");
1603 OUTS (outf
, imm7d (src
));
1609 OUTS (outf
, "CC = BITTST (");
1610 OUTS (outf
, dregs (dst
));
1612 OUTS (outf
, uimm5 (src
));
1613 OUTS (outf
, ");\t\t/* bit");
1614 OUTS (outf
, imm7d (src
));
1620 OUTS (outf
, "BITSET (");
1621 OUTS (outf
, dregs (dst
));
1623 OUTS (outf
, uimm5 (src
));
1624 OUTS (outf
, ");\t\t/* bit");
1625 OUTS (outf
, imm7d (src
));
1631 OUTS (outf
, "BITTGL (");
1632 OUTS (outf
, dregs (dst
));
1634 OUTS (outf
, uimm5 (src
));
1635 OUTS (outf
, ");\t\t/* bit");
1636 OUTS (outf
, imm7d (src
));
1642 OUTS (outf
, "BITCLR (");
1643 OUTS (outf
, dregs (dst
));
1645 OUTS (outf
, uimm5 (src
));
1646 OUTS (outf
, ");\t\t/* bit");
1647 OUTS (outf
, imm7d (src
));
1653 OUTS (outf
, dregs (dst
));
1654 OUTS (outf
, " >>>= ");
1655 OUTS (outf
, uimm5 (src
));
1659 OUTS (outf
, dregs (dst
));
1660 OUTS (outf
, " >>= ");
1661 OUTS (outf
, uimm5 (src
));
1665 OUTS (outf
, dregs (dst
));
1666 OUTS (outf
, " <<= ");
1667 OUTS (outf
, uimm5 (src
));
1676 decode_COMP3op_0 (TIword iw0
, disassemble_info
*outf
)
1679 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1680 | 0 | 1 | 0 | 1 |.opc.......|.dst.......|.src1......|.src0......|
1681 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1682 int opc
= ((iw0
>> COMP3op_opc_bits
) & COMP3op_opc_mask
);
1683 int dst
= ((iw0
>> COMP3op_dst_bits
) & COMP3op_dst_mask
);
1684 int src0
= ((iw0
>> COMP3op_src0_bits
) & COMP3op_src0_mask
);
1685 int src1
= ((iw0
>> COMP3op_src1_bits
) & COMP3op_src1_mask
);
1687 if (opc
== 5 && src1
== src0
)
1689 OUTS (outf
, pregs (dst
));
1691 OUTS (outf
, pregs (src0
));
1692 OUTS (outf
, " << 0x1");
1696 OUTS (outf
, dregs (dst
));
1698 OUTS (outf
, dregs (src0
));
1700 OUTS (outf
, dregs (src1
));
1704 OUTS (outf
, dregs (dst
));
1706 OUTS (outf
, dregs (src0
));
1708 OUTS (outf
, dregs (src1
));
1712 OUTS (outf
, dregs (dst
));
1714 OUTS (outf
, dregs (src0
));
1716 OUTS (outf
, dregs (src1
));
1720 OUTS (outf
, dregs (dst
));
1722 OUTS (outf
, dregs (src0
));
1724 OUTS (outf
, dregs (src1
));
1728 OUTS (outf
, pregs (dst
));
1730 OUTS (outf
, pregs (src0
));
1732 OUTS (outf
, pregs (src1
));
1736 OUTS (outf
, pregs (dst
));
1738 OUTS (outf
, pregs (src0
));
1739 OUTS (outf
, " + (");
1740 OUTS (outf
, pregs (src1
));
1741 OUTS (outf
, " << 0x1)");
1745 OUTS (outf
, pregs (dst
));
1747 OUTS (outf
, pregs (src0
));
1748 OUTS (outf
, " + (");
1749 OUTS (outf
, pregs (src1
));
1750 OUTS (outf
, " << 0x2)");
1754 OUTS (outf
, dregs (dst
));
1756 OUTS (outf
, dregs (src0
));
1758 OUTS (outf
, dregs (src1
));
1767 decode_COMPI2opD_0 (TIword iw0
, disassemble_info
*outf
)
1770 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1771 | 0 | 1 | 1 | 0 | 0 |.op|..src......................|.dst.......|
1772 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1773 int op
= ((iw0
>> COMPI2opD_op_bits
) & COMPI2opD_op_mask
);
1774 int dst
= ((iw0
>> COMPI2opD_dst_bits
) & COMPI2opD_dst_mask
);
1775 int src
= ((iw0
>> COMPI2opD_src_bits
) & COMPI2opD_src_mask
);
1777 bu32
*pval
= get_allreg (0, dst
);
1782 /* Since we don't have 32-bit immediate loads, we allow the disassembler
1783 to combine them, so it prints out the right values.
1784 Here we keep track of the registers. */
1787 *pval
= imm7_val (src
);
1789 *pval
|= 0xFFFFFF80;
1796 OUTS (outf
, dregs (dst
));
1798 OUTS (outf
, imm7 (src
));
1799 OUTS (outf
, " (X);\t\t/*\t\t");
1800 OUTS (outf
, dregs (dst
));
1802 OUTS (outf
, uimm32 (*pval
));
1804 OUTS (outf
, imm32 (*pval
));
1805 OUTS (outf
, ") */");
1810 OUTS (outf
, dregs (dst
));
1811 OUTS (outf
, " += ");
1812 OUTS (outf
, imm7 (src
));
1813 OUTS (outf
, ";\t\t/* (");
1814 OUTS (outf
, imm7d (src
));
1815 OUTS (outf
, ") */");
1825 decode_COMPI2opP_0 (TIword iw0
, disassemble_info
*outf
)
1828 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1829 | 0 | 1 | 1 | 0 | 1 |.op|.src.......................|.dst.......|
1830 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1831 int op
= ((iw0
>> COMPI2opP_op_bits
) & COMPI2opP_op_mask
);
1832 int src
= ((iw0
>> COMPI2opP_src_bits
) & COMPI2opP_src_mask
);
1833 int dst
= ((iw0
>> COMPI2opP_dst_bits
) & COMPI2opP_dst_mask
);
1835 bu32
*pval
= get_allreg (1, dst
);
1842 *pval
= imm7_val (src
);
1844 *pval
|= 0xFFFFFF80;
1851 OUTS (outf
, pregs (dst
));
1853 OUTS (outf
, imm7 (src
));
1854 OUTS (outf
, " (X);\t\t/*\t\t");
1855 OUTS (outf
, pregs (dst
));
1857 OUTS (outf
, uimm32 (*pval
));
1859 OUTS (outf
, imm32 (*pval
));
1860 OUTS (outf
, ") */");
1865 OUTS (outf
, pregs (dst
));
1866 OUTS (outf
, " += ");
1867 OUTS (outf
, imm7 (src
));
1868 OUTS (outf
, ";\t\t/* (");
1869 OUTS (outf
, imm7d (src
));
1870 OUTS (outf
, ") */");
1880 decode_LDSTpmod_0 (TIword iw0
, disassemble_info
*outf
)
1883 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
1884 | 1 | 0 | 0 | 0 |.W.|.aop...|.reg.......|.idx.......|.ptr.......|
1885 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
1886 int W
= ((iw0
>> LDSTpmod_W_bits
) & LDSTpmod_W_mask
);
1887 int aop
= ((iw0
>> LDSTpmod_aop_bits
) & LDSTpmod_aop_mask
);
1888 int idx
= ((iw0
>> LDSTpmod_idx_bits
) & LDSTpmod_idx_mask
);
1889 int ptr
= ((iw0
>> LDSTpmod_ptr_bits
) & LDSTpmod_ptr_mask
);
1890 int reg
= ((iw0
>> LDSTpmod_reg_bits
) & LDSTpmod_reg_mask
);
1892 if (aop
== 1 && W
== 0 && idx
== ptr
)
1894 OUTS (outf
, dregs_lo (reg
));
1895 OUTS (outf
, " = W[");
1896 OUTS (outf
, pregs (ptr
));
1899 else if (aop
== 2 && W
== 0 && idx
== ptr
)
1901 OUTS (outf
, dregs_hi (reg
));
1902 OUTS (outf
, " = W[");
1903 OUTS (outf
, pregs (ptr
));
1906 else if (aop
== 1 && W
== 1 && idx
== ptr
)
1909 OUTS (outf
, pregs (ptr
));
1910 OUTS (outf
, "] = ");
1911 OUTS (outf
, dregs_lo (reg
));
1913 else if (aop
== 2 && W
== 1 && idx
== ptr
)
1916 OUTS (outf
, pregs (ptr
));
1917 OUTS (outf
, "] = ");
1918 OUTS (outf
, dregs_hi (reg
));
1920 else if (aop
== 0 && W
== 0)
1922 OUTS (outf
, dregs (reg
));
1923 OUTS (outf
, " = [");
1924 OUTS (outf
, pregs (ptr
));
1925 OUTS (outf
, " ++ ");
1926 OUTS (outf
, pregs (idx
));
1929 else if (aop
== 1 && W
== 0)
1931 OUTS (outf
, dregs_lo (reg
));
1932 OUTS (outf
, " = W[");
1933 OUTS (outf
, pregs (ptr
));
1934 OUTS (outf
, " ++ ");
1935 OUTS (outf
, pregs (idx
));
1938 else if (aop
== 2 && W
== 0)
1940 OUTS (outf
, dregs_hi (reg
));
1941 OUTS (outf
, " = W[");
1942 OUTS (outf
, pregs (ptr
));
1943 OUTS (outf
, " ++ ");
1944 OUTS (outf
, pregs (idx
));
1947 else if (aop
== 3 && W
== 0)
1949 OUTS (outf
, dregs (reg
));
1950 OUTS (outf
, " = W[");
1951 OUTS (outf
, pregs (ptr
));
1952 OUTS (outf
, " ++ ");
1953 OUTS (outf
, pregs (idx
));
1954 OUTS (outf
, "] (Z)");
1956 else if (aop
== 3 && W
== 1)
1958 OUTS (outf
, dregs (reg
));
1959 OUTS (outf
, " = W[");
1960 OUTS (outf
, pregs (ptr
));
1961 OUTS (outf
, " ++ ");
1962 OUTS (outf
, pregs (idx
));
1963 OUTS (outf
, "] (X)");
1965 else if (aop
== 0 && W
== 1)
1968 OUTS (outf
, pregs (ptr
));
1969 OUTS (outf
, " ++ ");
1970 OUTS (outf
, pregs (idx
));
1971 OUTS (outf
, "] = ");
1972 OUTS (outf
, dregs (reg
));
1974 else if (aop
== 1 && W
== 1)
1977 OUTS (outf
, pregs (ptr
));
1978 OUTS (outf
, " ++ ");
1979 OUTS (outf
, pregs (idx
));
1980 OUTS (outf
, "] = ");
1981 OUTS (outf
, dregs_lo (reg
));
1983 else if (aop
== 2 && W
== 1)
1986 OUTS (outf
, pregs (ptr
));
1987 OUTS (outf
, " ++ ");
1988 OUTS (outf
, pregs (idx
));
1989 OUTS (outf
, "] = ");
1990 OUTS (outf
, dregs_hi (reg
));
1999 decode_dagMODim_0 (TIword iw0
, disassemble_info
*outf
)
2002 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2003 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |.br| 1 | 1 |.op|.m.....|.i.....|
2004 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2005 int i
= ((iw0
>> DagMODim_i_bits
) & DagMODim_i_mask
);
2006 int m
= ((iw0
>> DagMODim_m_bits
) & DagMODim_m_mask
);
2007 int br
= ((iw0
>> DagMODim_br_bits
) & DagMODim_br_mask
);
2008 int op
= ((iw0
>> DagMODim_op_bits
) & DagMODim_op_mask
);
2010 if (op
== 0 && br
== 1)
2012 OUTS (outf
, iregs (i
));
2013 OUTS (outf
, " += ");
2014 OUTS (outf
, mregs (m
));
2015 OUTS (outf
, " (BREV)");
2019 OUTS (outf
, iregs (i
));
2020 OUTS (outf
, " += ");
2021 OUTS (outf
, mregs (m
));
2023 else if (op
== 1 && br
== 0)
2025 OUTS (outf
, iregs (i
));
2026 OUTS (outf
, " -= ");
2027 OUTS (outf
, mregs (m
));
2036 decode_dagMODik_0 (TIword iw0
, disassemble_info
*outf
)
2039 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2040 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |.op....|.i.....|
2041 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2042 int i
= ((iw0
>> DagMODik_i_bits
) & DagMODik_i_mask
);
2043 int op
= ((iw0
>> DagMODik_op_bits
) & DagMODik_op_mask
);
2047 OUTS (outf
, iregs (i
));
2048 OUTS (outf
, " += 0x2");
2052 OUTS (outf
, iregs (i
));
2053 OUTS (outf
, " -= 0x2");
2057 OUTS (outf
, iregs (i
));
2058 OUTS (outf
, " += 0x4");
2062 OUTS (outf
, iregs (i
));
2063 OUTS (outf
, " -= 0x4");
2070 OUTS (outf
, ";\t\t/* ( ");
2071 if (op
== 0 || op
== 1)
2073 else if (op
== 2 || op
== 3)
2075 OUTS (outf
, ") */");
2083 decode_dspLDST_0 (TIword iw0
, disassemble_info
*outf
)
2086 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2087 | 1 | 0 | 0 | 1 | 1 | 1 |.W.|.aop...|.m.....|.i.....|.reg.......|
2088 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2089 int i
= ((iw0
>> DspLDST_i_bits
) & DspLDST_i_mask
);
2090 int m
= ((iw0
>> DspLDST_m_bits
) & DspLDST_m_mask
);
2091 int W
= ((iw0
>> DspLDST_W_bits
) & DspLDST_W_mask
);
2092 int aop
= ((iw0
>> DspLDST_aop_bits
) & DspLDST_aop_mask
);
2093 int reg
= ((iw0
>> DspLDST_reg_bits
) & DspLDST_reg_mask
);
2095 if (aop
== 0 && W
== 0 && m
== 0)
2097 OUTS (outf
, dregs (reg
));
2098 OUTS (outf
, " = [");
2099 OUTS (outf
, iregs (i
));
2102 else if (aop
== 0 && W
== 0 && m
== 1)
2104 OUTS (outf
, dregs_lo (reg
));
2105 OUTS (outf
, " = W[");
2106 OUTS (outf
, iregs (i
));
2109 else if (aop
== 0 && W
== 0 && m
== 2)
2111 OUTS (outf
, dregs_hi (reg
));
2112 OUTS (outf
, " = W[");
2113 OUTS (outf
, iregs (i
));
2116 else if (aop
== 1 && W
== 0 && m
== 0)
2118 OUTS (outf
, dregs (reg
));
2119 OUTS (outf
, " = [");
2120 OUTS (outf
, iregs (i
));
2123 else if (aop
== 1 && W
== 0 && m
== 1)
2125 OUTS (outf
, dregs_lo (reg
));
2126 OUTS (outf
, " = W[");
2127 OUTS (outf
, iregs (i
));
2130 else if (aop
== 1 && W
== 0 && m
== 2)
2132 OUTS (outf
, dregs_hi (reg
));
2133 OUTS (outf
, " = W[");
2134 OUTS (outf
, iregs (i
));
2137 else if (aop
== 2 && W
== 0 && m
== 0)
2139 OUTS (outf
, dregs (reg
));
2140 OUTS (outf
, " = [");
2141 OUTS (outf
, iregs (i
));
2144 else if (aop
== 2 && W
== 0 && m
== 1)
2146 OUTS (outf
, dregs_lo (reg
));
2147 OUTS (outf
, " = W[");
2148 OUTS (outf
, iregs (i
));
2151 else if (aop
== 2 && W
== 0 && m
== 2)
2153 OUTS (outf
, dregs_hi (reg
));
2154 OUTS (outf
, " = W[");
2155 OUTS (outf
, iregs (i
));
2158 else if (aop
== 0 && W
== 1 && m
== 0)
2161 OUTS (outf
, iregs (i
));
2162 OUTS (outf
, "++] = ");
2163 OUTS (outf
, dregs (reg
));
2165 else if (aop
== 0 && W
== 1 && m
== 1)
2168 OUTS (outf
, iregs (i
));
2169 OUTS (outf
, "++] = ");
2170 OUTS (outf
, dregs_lo (reg
));
2172 else if (aop
== 0 && W
== 1 && m
== 2)
2175 OUTS (outf
, iregs (i
));
2176 OUTS (outf
, "++] = ");
2177 OUTS (outf
, dregs_hi (reg
));
2179 else if (aop
== 1 && W
== 1 && m
== 0)
2182 OUTS (outf
, iregs (i
));
2183 OUTS (outf
, "--] = ");
2184 OUTS (outf
, dregs (reg
));
2186 else if (aop
== 1 && W
== 1 && m
== 1)
2189 OUTS (outf
, iregs (i
));
2190 OUTS (outf
, "--] = ");
2191 OUTS (outf
, dregs_lo (reg
));
2193 else if (aop
== 1 && W
== 1 && m
== 2)
2196 OUTS (outf
, iregs (i
));
2197 OUTS (outf
, "--] = ");
2198 OUTS (outf
, dregs_hi (reg
));
2200 else if (aop
== 2 && W
== 1 && m
== 0)
2203 OUTS (outf
, iregs (i
));
2204 OUTS (outf
, "] = ");
2205 OUTS (outf
, dregs (reg
));
2207 else if (aop
== 2 && W
== 1 && m
== 1)
2210 OUTS (outf
, iregs (i
));
2211 OUTS (outf
, "] = ");
2212 OUTS (outf
, dregs_lo (reg
));
2214 else if (aop
== 2 && W
== 1 && m
== 2)
2217 OUTS (outf
, iregs (i
));
2218 OUTS (outf
, "] = ");
2219 OUTS (outf
, dregs_hi (reg
));
2221 else if (aop
== 3 && W
== 0)
2223 OUTS (outf
, dregs (reg
));
2224 OUTS (outf
, " = [");
2225 OUTS (outf
, iregs (i
));
2226 OUTS (outf
, " ++ ");
2227 OUTS (outf
, mregs (m
));
2230 else if (aop
== 3 && W
== 1)
2233 OUTS (outf
, iregs (i
));
2234 OUTS (outf
, " ++ ");
2235 OUTS (outf
, mregs (m
));
2236 OUTS (outf
, "] = ");
2237 OUTS (outf
, dregs (reg
));
2246 decode_LDST_0 (TIword iw0
, disassemble_info
*outf
)
2249 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2250 | 1 | 0 | 0 | 1 |.sz....|.W.|.aop...|.Z.|.ptr.......|.reg.......|
2251 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2252 int Z
= ((iw0
>> LDST_Z_bits
) & LDST_Z_mask
);
2253 int W
= ((iw0
>> LDST_W_bits
) & LDST_W_mask
);
2254 int sz
= ((iw0
>> LDST_sz_bits
) & LDST_sz_mask
);
2255 int aop
= ((iw0
>> LDST_aop_bits
) & LDST_aop_mask
);
2256 int reg
= ((iw0
>> LDST_reg_bits
) & LDST_reg_mask
);
2257 int ptr
= ((iw0
>> LDST_ptr_bits
) & LDST_ptr_mask
);
2259 if (aop
== 0 && sz
== 0 && Z
== 0 && W
== 0)
2261 OUTS (outf
, dregs (reg
));
2262 OUTS (outf
, " = [");
2263 OUTS (outf
, pregs (ptr
));
2266 else if (aop
== 0 && sz
== 0 && Z
== 1 && W
== 0 && reg
!= ptr
)
2268 OUTS (outf
, pregs (reg
));
2269 OUTS (outf
, " = [");
2270 OUTS (outf
, pregs (ptr
));
2273 else if (aop
== 0 && sz
== 1 && Z
== 0 && W
== 0)
2275 OUTS (outf
, dregs (reg
));
2276 OUTS (outf
, " = W[");
2277 OUTS (outf
, pregs (ptr
));
2278 OUTS (outf
, "++] (Z)");
2280 else if (aop
== 0 && sz
== 1 && Z
== 1 && W
== 0)
2282 OUTS (outf
, dregs (reg
));
2283 OUTS (outf
, " = W[");
2284 OUTS (outf
, pregs (ptr
));
2285 OUTS (outf
, "++] (X)");
2287 else if (aop
== 0 && sz
== 2 && Z
== 0 && W
== 0)
2289 OUTS (outf
, dregs (reg
));
2290 OUTS (outf
, " = B[");
2291 OUTS (outf
, pregs (ptr
));
2292 OUTS (outf
, "++] (Z)");
2294 else if (aop
== 0 && sz
== 2 && Z
== 1 && W
== 0)
2296 OUTS (outf
, dregs (reg
));
2297 OUTS (outf
, " = B[");
2298 OUTS (outf
, pregs (ptr
));
2299 OUTS (outf
, "++] (X)");
2301 else if (aop
== 1 && sz
== 0 && Z
== 0 && W
== 0)
2303 OUTS (outf
, dregs (reg
));
2304 OUTS (outf
, " = [");
2305 OUTS (outf
, pregs (ptr
));
2308 else if (aop
== 1 && sz
== 0 && Z
== 1 && W
== 0 && reg
!= ptr
)
2310 OUTS (outf
, pregs (reg
));
2311 OUTS (outf
, " = [");
2312 OUTS (outf
, pregs (ptr
));
2315 else if (aop
== 1 && sz
== 1 && Z
== 0 && W
== 0)
2317 OUTS (outf
, dregs (reg
));
2318 OUTS (outf
, " = W[");
2319 OUTS (outf
, pregs (ptr
));
2320 OUTS (outf
, "--] (Z)");
2322 else if (aop
== 1 && sz
== 1 && Z
== 1 && W
== 0)
2324 OUTS (outf
, dregs (reg
));
2325 OUTS (outf
, " = W[");
2326 OUTS (outf
, pregs (ptr
));
2327 OUTS (outf
, "--] (X)");
2329 else if (aop
== 1 && sz
== 2 && Z
== 0 && W
== 0)
2331 OUTS (outf
, dregs (reg
));
2332 OUTS (outf
, " = B[");
2333 OUTS (outf
, pregs (ptr
));
2334 OUTS (outf
, "--] (Z)");
2336 else if (aop
== 1 && sz
== 2 && Z
== 1 && W
== 0)
2338 OUTS (outf
, dregs (reg
));
2339 OUTS (outf
, " = B[");
2340 OUTS (outf
, pregs (ptr
));
2341 OUTS (outf
, "--] (X)");
2343 else if (aop
== 2 && sz
== 0 && Z
== 0 && W
== 0)
2345 OUTS (outf
, dregs (reg
));
2346 OUTS (outf
, " = [");
2347 OUTS (outf
, pregs (ptr
));
2350 else if (aop
== 2 && sz
== 0 && Z
== 1 && W
== 0)
2352 OUTS (outf
, pregs (reg
));
2353 OUTS (outf
, " = [");
2354 OUTS (outf
, pregs (ptr
));
2357 else if (aop
== 2 && sz
== 1 && Z
== 0 && W
== 0)
2359 OUTS (outf
, dregs (reg
));
2360 OUTS (outf
, " = W[");
2361 OUTS (outf
, pregs (ptr
));
2362 OUTS (outf
, "] (Z)");
2364 else if (aop
== 2 && sz
== 1 && Z
== 1 && W
== 0)
2366 OUTS (outf
, dregs (reg
));
2367 OUTS (outf
, " = W[");
2368 OUTS (outf
, pregs (ptr
));
2369 OUTS (outf
, "] (X)");
2371 else if (aop
== 2 && sz
== 2 && Z
== 0 && W
== 0)
2373 OUTS (outf
, dregs (reg
));
2374 OUTS (outf
, " = B[");
2375 OUTS (outf
, pregs (ptr
));
2376 OUTS (outf
, "] (Z)");
2378 else if (aop
== 2 && sz
== 2 && Z
== 1 && W
== 0)
2380 OUTS (outf
, dregs (reg
));
2381 OUTS (outf
, " = B[");
2382 OUTS (outf
, pregs (ptr
));
2383 OUTS (outf
, "] (X)");
2385 else if (aop
== 0 && sz
== 0 && Z
== 0 && W
== 1)
2388 OUTS (outf
, pregs (ptr
));
2389 OUTS (outf
, "++] = ");
2390 OUTS (outf
, dregs (reg
));
2392 else if (aop
== 0 && sz
== 0 && Z
== 1 && W
== 1)
2395 OUTS (outf
, pregs (ptr
));
2396 OUTS (outf
, "++] = ");
2397 OUTS (outf
, pregs (reg
));
2399 else if (aop
== 0 && sz
== 1 && Z
== 0 && W
== 1)
2402 OUTS (outf
, pregs (ptr
));
2403 OUTS (outf
, "++] = ");
2404 OUTS (outf
, dregs (reg
));
2406 else if (aop
== 0 && sz
== 2 && Z
== 0 && W
== 1)
2409 OUTS (outf
, pregs (ptr
));
2410 OUTS (outf
, "++] = ");
2411 OUTS (outf
, dregs (reg
));
2413 else if (aop
== 1 && sz
== 0 && Z
== 0 && W
== 1)
2416 OUTS (outf
, pregs (ptr
));
2417 OUTS (outf
, "--] = ");
2418 OUTS (outf
, dregs (reg
));
2420 else if (aop
== 1 && sz
== 0 && Z
== 1 && W
== 1)
2423 OUTS (outf
, pregs (ptr
));
2424 OUTS (outf
, "--] = ");
2425 OUTS (outf
, pregs (reg
));
2427 else if (aop
== 1 && sz
== 1 && Z
== 0 && W
== 1)
2430 OUTS (outf
, pregs (ptr
));
2431 OUTS (outf
, "--] = ");
2432 OUTS (outf
, dregs (reg
));
2434 else if (aop
== 1 && sz
== 2 && Z
== 0 && W
== 1)
2437 OUTS (outf
, pregs (ptr
));
2438 OUTS (outf
, "--] = ");
2439 OUTS (outf
, dregs (reg
));
2441 else if (aop
== 2 && sz
== 0 && Z
== 0 && W
== 1)
2444 OUTS (outf
, pregs (ptr
));
2445 OUTS (outf
, "] = ");
2446 OUTS (outf
, dregs (reg
));
2448 else if (aop
== 2 && sz
== 0 && Z
== 1 && W
== 1)
2451 OUTS (outf
, pregs (ptr
));
2452 OUTS (outf
, "] = ");
2453 OUTS (outf
, pregs (reg
));
2455 else if (aop
== 2 && sz
== 1 && Z
== 0 && W
== 1)
2458 OUTS (outf
, pregs (ptr
));
2459 OUTS (outf
, "] = ");
2460 OUTS (outf
, dregs (reg
));
2462 else if (aop
== 2 && sz
== 2 && Z
== 0 && W
== 1)
2465 OUTS (outf
, pregs (ptr
));
2466 OUTS (outf
, "] = ");
2467 OUTS (outf
, dregs (reg
));
2476 decode_LDSTiiFP_0 (TIword iw0
, disassemble_info
*outf
)
2479 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2480 | 1 | 0 | 1 | 1 | 1 | 0 |.W.|.offset............|.reg...........|
2481 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2482 int reg
= ((iw0
>> LDSTiiFP_reg_bits
) & LDSTiiFP_reg_mask
);
2483 int offset
= ((iw0
>> LDSTiiFP_offset_bits
) & LDSTiiFP_offset_mask
);
2484 int W
= ((iw0
>> LDSTiiFP_W_bits
) & LDSTiiFP_W_mask
);
2488 OUTS (outf
, dpregs (reg
));
2489 OUTS (outf
, " = [FP ");
2490 OUTS (outf
, negimm5s4 (offset
));
2495 OUTS (outf
, "[FP ");
2496 OUTS (outf
, negimm5s4 (offset
));
2497 OUTS (outf
, "] = ");
2498 OUTS (outf
, dpregs (reg
));
2507 decode_LDSTii_0 (TIword iw0
, disassemble_info
*outf
)
2510 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2511 | 1 | 0 | 1 |.W.|.op....|.offset........|.ptr.......|.reg.......|
2512 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2513 int reg
= ((iw0
>> LDSTii_reg_bit
) & LDSTii_reg_mask
);
2514 int ptr
= ((iw0
>> LDSTii_ptr_bit
) & LDSTii_ptr_mask
);
2515 int offset
= ((iw0
>> LDSTii_offset_bit
) & LDSTii_offset_mask
);
2516 int op
= ((iw0
>> LDSTii_op_bit
) & LDSTii_op_mask
);
2517 int W
= ((iw0
>> LDSTii_W_bit
) & LDSTii_W_mask
);
2519 if (W
== 0 && op
== 0)
2521 OUTS (outf
, dregs (reg
));
2522 OUTS (outf
, " = [");
2523 OUTS (outf
, pregs (ptr
));
2525 OUTS (outf
, uimm4s4 (offset
));
2528 else if (W
== 0 && op
== 1)
2530 OUTS (outf
, dregs (reg
));
2531 OUTS (outf
, " = W[");
2532 OUTS (outf
, pregs (ptr
));
2534 OUTS (outf
, uimm4s2 (offset
));
2535 OUTS (outf
, "] (Z)");
2537 else if (W
== 0 && op
== 2)
2539 OUTS (outf
, dregs (reg
));
2540 OUTS (outf
, " = W[");
2541 OUTS (outf
, pregs (ptr
));
2543 OUTS (outf
, uimm4s2 (offset
));
2544 OUTS (outf
, "] (X)");
2546 else if (W
== 0 && op
== 3)
2548 OUTS (outf
, pregs (reg
));
2549 OUTS (outf
, " = [");
2550 OUTS (outf
, pregs (ptr
));
2552 OUTS (outf
, uimm4s4 (offset
));
2555 else if (W
== 1 && op
== 0)
2558 OUTS (outf
, pregs (ptr
));
2560 OUTS (outf
, uimm4s4 (offset
));
2561 OUTS (outf
, "] = ");
2562 OUTS (outf
, dregs (reg
));
2564 else if (W
== 1 && op
== 1)
2567 OUTS (outf
, pregs (ptr
));
2569 OUTS (outf
, uimm4s2 (offset
));
2570 OUTS (outf
, "] = ");
2571 OUTS (outf
, dregs (reg
));
2573 else if (W
== 1 && op
== 3)
2576 OUTS (outf
, pregs (ptr
));
2578 OUTS (outf
, uimm4s4 (offset
));
2579 OUTS (outf
, "] = ");
2580 OUTS (outf
, pregs (reg
));
2589 decode_LoopSetup_0 (TIword iw0
, TIword iw1
, bfd_vma pc
, disassemble_info
*outf
)
2592 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2593 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 |.rop...|.c.|.soffset.......|
2594 |.reg...........| - | - |.eoffset...............................|
2595 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2596 int c
= ((iw0
>> (LoopSetup_c_bits
- 16)) & LoopSetup_c_mask
);
2597 int reg
= ((iw1
>> LoopSetup_reg_bits
) & LoopSetup_reg_mask
);
2598 int rop
= ((iw0
>> (LoopSetup_rop_bits
- 16)) & LoopSetup_rop_mask
);
2599 int soffset
= ((iw0
>> (LoopSetup_soffset_bits
- 16)) & LoopSetup_soffset_mask
);
2600 int eoffset
= ((iw1
>> LoopSetup_eoffset_bits
) & LoopSetup_eoffset_mask
);
2610 OUTS (outf
, "LSETUP");
2612 OUTS (outf
, pcrel4 (soffset
));
2613 OUTS (outf
, ", 0x");
2614 OUTS (outf
, lppcrel10 (eoffset
));
2616 OUTS (outf
, counters (c
));
2620 OUTS (outf
, "LSETUP");
2622 OUTS (outf
, pcrel4 (soffset
));
2623 OUTS (outf
, ", 0x");
2624 OUTS (outf
, lppcrel10 (eoffset
));
2626 OUTS (outf
, counters (c
));
2628 OUTS (outf
, pregs (reg
));
2632 OUTS (outf
, "LSETUP");
2634 OUTS (outf
, pcrel4 (soffset
));
2635 OUTS (outf
, ", 0x");
2636 OUTS (outf
, lppcrel10 (eoffset
));
2638 OUTS (outf
, counters (c
));
2640 OUTS (outf
, pregs (reg
));
2641 OUTS (outf
, " >> 0x1");
2650 decode_LDIMMhalf_0 (TIword iw0
, TIword iw1
, disassemble_info
*outf
)
2653 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2654 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |.Z.|.H.|.S.|.grp...|.reg.......|
2655 |.hword.........................................................|
2656 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2657 int H
= ((iw0
>> (LDIMMhalf_H_bits
- 16)) & LDIMMhalf_H_mask
);
2658 int Z
= ((iw0
>> (LDIMMhalf_Z_bits
- 16)) & LDIMMhalf_Z_mask
);
2659 int S
= ((iw0
>> (LDIMMhalf_S_bits
- 16)) & LDIMMhalf_S_mask
);
2660 int reg
= ((iw0
>> (LDIMMhalf_reg_bits
- 16)) & LDIMMhalf_reg_mask
);
2661 int grp
= ((iw0
>> (LDIMMhalf_grp_bits
- 16)) & LDIMMhalf_grp_mask
);
2662 int hword
= ((iw1
>> LDIMMhalf_hword_bits
) & LDIMMhalf_hword_mask
);
2664 bu32
*pval
= get_allreg (grp
, reg
);
2669 /* Since we don't have 32-bit immediate loads, we allow the disassembler
2670 to combine them, so it prints out the right values.
2671 Here we keep track of the registers. */
2672 if (H
== 0 && S
== 1 && Z
== 0)
2674 /* regs = imm16 (x) */
2675 *pval
= imm16_val (hword
);
2677 *pval
|= 0xFFFF0000;
2681 else if (H
== 0 && S
== 0 && Z
== 1)
2683 /* regs = luimm16 (Z) */
2684 *pval
= luimm16_val (hword
);
2687 else if (H
== 0 && S
== 0 && Z
== 0)
2689 /* regs_lo = luimm16 */
2690 *pval
&= 0xFFFF0000;
2691 *pval
|= luimm16_val (hword
);
2693 else if (H
== 1 && S
== 0 && Z
== 0)
2695 /* regs_hi = huimm16 */
2697 *pval
|= luimm16_val (hword
) << 16;
2700 /* Here we do the disassembly */
2701 if (grp
== 0 && H
== 0 && S
== 0 && Z
== 0)
2703 OUTS (outf
, dregs_lo (reg
));
2705 OUTS (outf
, uimm16 (hword
));
2707 else if (grp
== 0 && H
== 1 && S
== 0 && Z
== 0)
2709 OUTS (outf
, dregs_hi (reg
));
2711 OUTS (outf
, uimm16 (hword
));
2713 else if (grp
== 0 && H
== 0 && S
== 1 && Z
== 0)
2715 OUTS (outf
, dregs (reg
));
2717 OUTS (outf
, imm16 (hword
));
2718 OUTS (outf
, " (X)");
2720 else if (H
== 0 && S
== 1 && Z
== 0)
2722 OUTS (outf
, regs (reg
, grp
));
2724 OUTS (outf
, imm16 (hword
));
2725 OUTS (outf
, " (X)");
2727 else if (H
== 0 && S
== 0 && Z
== 1)
2729 OUTS (outf
, regs (reg
, grp
));
2731 OUTS (outf
, uimm16 (hword
));
2732 OUTS (outf
, " (Z)");
2734 else if (H
== 0 && S
== 0 && Z
== 0)
2736 OUTS (outf
, regs_lo (reg
, grp
));
2738 OUTS (outf
, uimm16 (hword
));
2740 else if (H
== 1 && S
== 0 && Z
== 0)
2742 OUTS (outf
, regs_hi (reg
, grp
));
2744 OUTS (outf
, uimm16 (hword
));
2749 /* And we print out the 32-bit value if it is a pointer. */
2750 if (S
== 0 && Z
== 0)
2752 OUTS (outf
, ";\t\t/* (");
2753 OUTS (outf
, imm16d (hword
));
2756 /* If it is an MMR, don't print the symbol. */
2757 if (*pval
< 0xFFC00000 && grp
== 1)
2759 OUTS (outf
, regs (reg
, grp
));
2761 OUTS (outf
, huimm32e (*pval
));
2765 OUTS (outf
, regs (reg
, grp
));
2767 OUTS (outf
, huimm32e (*pval
));
2769 OUTS (outf
, imm32 (*pval
));
2776 if (S
== 1 || Z
== 1)
2778 OUTS (outf
, ";\t\t/*\t\t");
2779 OUTS (outf
, regs (reg
, grp
));
2781 OUTS (outf
, huimm32e (*pval
));
2783 OUTS (outf
, imm32 (*pval
));
2784 OUTS (outf
, ") */");
2791 decode_CALLa_0 (TIword iw0
, TIword iw1
, bfd_vma pc
, disassemble_info
*outf
)
2794 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2795 | 1 | 1 | 1 | 0 | 0 | 0 | 1 |.S.|.msw...........................|
2796 |.lsw...........................................................|
2797 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2798 int S
= ((iw0
>> (CALLa_S_bits
- 16)) & CALLa_S_mask
);
2799 int lsw
= ((iw1
>> 0) & 0xffff);
2800 int msw
= ((iw0
>> 0) & 0xff);
2806 OUTS (outf
, "CALL 0x");
2808 OUTS (outf
, "JUMP.L 0x");
2812 OUTS (outf
, pcrel24 (((msw
) << 16) | (lsw
)));
2817 decode_LDSTidxI_0 (TIword iw0
, TIword iw1
, disassemble_info
*outf
)
2820 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2821 | 1 | 1 | 1 | 0 | 0 | 1 |.W.|.Z.|.sz....|.ptr.......|.reg.......|
2822 |.offset........................................................|
2823 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2824 int Z
= ((iw0
>> (LDSTidxI_Z_bits
- 16)) & LDSTidxI_Z_mask
);
2825 int W
= ((iw0
>> (LDSTidxI_W_bits
- 16)) & LDSTidxI_W_mask
);
2826 int sz
= ((iw0
>> (LDSTidxI_sz_bits
- 16)) & LDSTidxI_sz_mask
);
2827 int reg
= ((iw0
>> (LDSTidxI_reg_bits
- 16)) & LDSTidxI_reg_mask
);
2828 int ptr
= ((iw0
>> (LDSTidxI_ptr_bits
- 16)) & LDSTidxI_ptr_mask
);
2829 int offset
= ((iw1
>> LDSTidxI_offset_bits
) & LDSTidxI_offset_mask
);
2831 if (W
== 0 && sz
== 0 && Z
== 0)
2833 OUTS (outf
, dregs (reg
));
2834 OUTS (outf
, " = [");
2835 OUTS (outf
, pregs (ptr
));
2837 OUTS (outf
, imm16s4 (offset
));
2840 else if (W
== 0 && sz
== 0 && Z
== 1)
2842 OUTS (outf
, pregs (reg
));
2843 OUTS (outf
, " = [");
2844 OUTS (outf
, pregs (ptr
));
2846 OUTS (outf
, imm16s4 (offset
));
2849 else if (W
== 0 && sz
== 1 && Z
== 0)
2851 OUTS (outf
, dregs (reg
));
2852 OUTS (outf
, " = W[");
2853 OUTS (outf
, pregs (ptr
));
2855 OUTS (outf
, imm16s2 (offset
));
2856 OUTS (outf
, "] (Z)");
2858 else if (W
== 0 && sz
== 1 && Z
== 1)
2860 OUTS (outf
, dregs (reg
));
2861 OUTS (outf
, " = W[");
2862 OUTS (outf
, pregs (ptr
));
2864 OUTS (outf
, imm16s2 (offset
));
2865 OUTS (outf
, "] (X)");
2867 else if (W
== 0 && sz
== 2 && Z
== 0)
2869 OUTS (outf
, dregs (reg
));
2870 OUTS (outf
, " = B[");
2871 OUTS (outf
, pregs (ptr
));
2873 OUTS (outf
, imm16 (offset
));
2874 OUTS (outf
, "] (Z)");
2876 else if (W
== 0 && sz
== 2 && Z
== 1)
2878 OUTS (outf
, dregs (reg
));
2879 OUTS (outf
, " = B[");
2880 OUTS (outf
, pregs (ptr
));
2882 OUTS (outf
, imm16 (offset
));
2883 OUTS (outf
, "] (X)");
2885 else if (W
== 1 && sz
== 0 && Z
== 0)
2888 OUTS (outf
, pregs (ptr
));
2890 OUTS (outf
, imm16s4 (offset
));
2891 OUTS (outf
, "] = ");
2892 OUTS (outf
, dregs (reg
));
2894 else if (W
== 1 && sz
== 0 && Z
== 1)
2897 OUTS (outf
, pregs (ptr
));
2899 OUTS (outf
, imm16s4 (offset
));
2900 OUTS (outf
, "] = ");
2901 OUTS (outf
, pregs (reg
));
2903 else if (W
== 1 && sz
== 1 && Z
== 0)
2906 OUTS (outf
, pregs (ptr
));
2908 OUTS (outf
, imm16s2 (offset
));
2909 OUTS (outf
, "] = ");
2910 OUTS (outf
, dregs (reg
));
2912 else if (W
== 1 && sz
== 2 && Z
== 0)
2915 OUTS (outf
, pregs (ptr
));
2917 OUTS (outf
, imm16 (offset
));
2918 OUTS (outf
, "] = ");
2919 OUTS (outf
, dregs (reg
));
2928 decode_linkage_0 (TIword iw0
, TIword iw1
, disassemble_info
*outf
)
2931 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2932 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |.R.|
2933 |.framesize.....................................................|
2934 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2935 int R
= ((iw0
>> (Linkage_R_bits
- 16)) & Linkage_R_mask
);
2936 int framesize
= ((iw1
>> Linkage_framesize_bits
) & Linkage_framesize_mask
);
2943 OUTS (outf
, "LINK ");
2944 OUTS (outf
, uimm16s4 (framesize
));
2945 OUTS (outf
, ";\t\t/* (");
2946 OUTS (outf
, uimm16s4d (framesize
));
2947 OUTS (outf
, ") */");
2951 OUTS (outf
, "UNLINK");
2959 decode_dsp32mac_0 (TIword iw0
, TIword iw1
, disassemble_info
*outf
)
2962 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
2963 | 1 | 1 | 0 | 0 |.M.| 0 | 0 |.mmod..........|.MM|.P.|.w1|.op1...|
2964 |.h01|.h11|.w0|.op0...|.h00|.h10|.dst.......|.src0......|.src1..|
2965 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
2966 int op1
= ((iw0
>> (DSP32Mac_op1_bits
- 16)) & DSP32Mac_op1_mask
);
2967 int w1
= ((iw0
>> (DSP32Mac_w1_bits
- 16)) & DSP32Mac_w1_mask
);
2968 int P
= ((iw0
>> (DSP32Mac_p_bits
- 16)) & DSP32Mac_p_mask
);
2969 int MM
= ((iw0
>> (DSP32Mac_MM_bits
- 16)) & DSP32Mac_MM_mask
);
2970 int mmod
= ((iw0
>> (DSP32Mac_mmod_bits
- 16)) & DSP32Mac_mmod_mask
);
2971 int w0
= ((iw1
>> DSP32Mac_w0_bits
) & DSP32Mac_w0_mask
);
2972 int src0
= ((iw1
>> DSP32Mac_src0_bits
) & DSP32Mac_src0_mask
);
2973 int src1
= ((iw1
>> DSP32Mac_src1_bits
) & DSP32Mac_src1_mask
);
2974 int dst
= ((iw1
>> DSP32Mac_dst_bits
) & DSP32Mac_dst_mask
);
2975 int h10
= ((iw1
>> DSP32Mac_h10_bits
) & DSP32Mac_h10_mask
);
2976 int h00
= ((iw1
>> DSP32Mac_h00_bits
) & DSP32Mac_h00_mask
);
2977 int op0
= ((iw1
>> DSP32Mac_op0_bits
) & DSP32Mac_op0_mask
);
2978 int h11
= ((iw1
>> DSP32Mac_h11_bits
) & DSP32Mac_h11_mask
);
2979 int h01
= ((iw1
>> DSP32Mac_h01_bits
) & DSP32Mac_h01_mask
);
2981 if (w0
== 0 && w1
== 0 && op1
== 3 && op0
== 3)
2987 if ((w1
|| w0
) && mmod
== M_W32
)
2990 if (((1 << mmod
) & (P
? 0x131b : 0x1b5f)) == 0)
2993 if (w1
== 1 || op1
!= 3)
2996 OUTS (outf
, P
? dregs (dst
+ 1) : dregs_hi (dst
));
2999 OUTS (outf
, " = A1");
3003 OUTS (outf
, " = (");
3004 decode_macfunc (1, op1
, h01
, h11
, src0
, src1
, outf
);
3009 if (w0
== 1 || op0
!= 3)
3012 OUTS (outf
, " (M)");
3018 if (w0
== 1 || op0
!= 3)
3021 OUTS (outf
, P
? dregs (dst
) : dregs_lo (dst
));
3024 OUTS (outf
, " = A0");
3028 OUTS (outf
, " = (");
3029 decode_macfunc (0, op0
, h00
, h10
, src0
, src1
, outf
);
3035 decode_optmode (mmod
, MM
, outf
);
3041 decode_dsp32mult_0 (TIword iw0
, TIword iw1
, disassemble_info
*outf
)
3044 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
3045 | 1 | 1 | 0 | 0 |.M.| 0 | 1 |.mmod..........|.MM|.P.|.w1|.op1...|
3046 |.h01|.h11|.w0|.op0...|.h00|.h10|.dst.......|.src0......|.src1..|
3047 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
3048 int w1
= ((iw0
>> (DSP32Mac_w1_bits
- 16)) & DSP32Mac_w1_mask
);
3049 int P
= ((iw0
>> (DSP32Mac_p_bits
- 16)) & DSP32Mac_p_mask
);
3050 int MM
= ((iw0
>> (DSP32Mac_MM_bits
- 16)) & DSP32Mac_MM_mask
);
3051 int mmod
= ((iw0
>> (DSP32Mac_mmod_bits
- 16)) & DSP32Mac_mmod_mask
);
3052 int w0
= ((iw1
>> DSP32Mac_w0_bits
) & DSP32Mac_w0_mask
);
3053 int src0
= ((iw1
>> DSP32Mac_src0_bits
) & DSP32Mac_src0_mask
);
3054 int src1
= ((iw1
>> DSP32Mac_src1_bits
) & DSP32Mac_src1_mask
);
3055 int dst
= ((iw1
>> DSP32Mac_dst_bits
) & DSP32Mac_dst_mask
);
3056 int h10
= ((iw1
>> DSP32Mac_h10_bits
) & DSP32Mac_h10_mask
);
3057 int h00
= ((iw1
>> DSP32Mac_h00_bits
) & DSP32Mac_h00_mask
);
3058 int h11
= ((iw1
>> DSP32Mac_h11_bits
) & DSP32Mac_h11_mask
);
3059 int h01
= ((iw1
>> DSP32Mac_h01_bits
) & DSP32Mac_h01_mask
);
3061 if (w1
== 0 && w0
== 0)
3064 if (((1 << mmod
) & (P
? 0x313 : 0x1b57)) == 0)
3069 OUTS (outf
, P
? dregs (dst
+ 1) : dregs_hi (dst
));
3071 decode_multfunc (h01
, h11
, src0
, src1
, outf
);
3076 OUTS (outf
, " (M)");
3084 OUTS (outf
, P
? dregs (dst
) : dregs_lo (dst
));
3086 decode_multfunc (h00
, h10
, src0
, src1
, outf
);
3089 decode_optmode (mmod
, MM
, outf
);
3094 decode_dsp32alu_0 (TIword iw0
, TIword iw1
, disassemble_info
*outf
)
3097 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
3098 | 1 | 1 | 0 | 0 |.M.| 1 | 0 | - | - | - |.HL|.aopcde............|
3099 |.aop...|.s.|.x.|.dst0......|.dst1......|.src0......|.src1......|
3100 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
3101 int s
= ((iw1
>> DSP32Alu_s_bits
) & DSP32Alu_s_mask
);
3102 int x
= ((iw1
>> DSP32Alu_x_bits
) & DSP32Alu_x_mask
);
3103 int aop
= ((iw1
>> DSP32Alu_aop_bits
) & DSP32Alu_aop_mask
);
3104 int src0
= ((iw1
>> DSP32Alu_src0_bits
) & DSP32Alu_src0_mask
);
3105 int src1
= ((iw1
>> DSP32Alu_src1_bits
) & DSP32Alu_src1_mask
);
3106 int dst0
= ((iw1
>> DSP32Alu_dst0_bits
) & DSP32Alu_dst0_mask
);
3107 int dst1
= ((iw1
>> DSP32Alu_dst1_bits
) & DSP32Alu_dst1_mask
);
3108 int HL
= ((iw0
>> (DSP32Alu_HL_bits
- 16)) & DSP32Alu_HL_mask
);
3109 int aopcde
= ((iw0
>> (DSP32Alu_aopcde_bits
- 16)) & DSP32Alu_aopcde_mask
);
3111 if (aop
== 0 && aopcde
== 9 && HL
== 0 && s
== 0)
3113 OUTS (outf
, "A0.L = ");
3114 OUTS (outf
, dregs_lo (src0
));
3116 else if (aop
== 2 && aopcde
== 9 && HL
== 1 && s
== 0)
3118 OUTS (outf
, "A1.H = ");
3119 OUTS (outf
, dregs_hi (src0
));
3121 else if (aop
== 2 && aopcde
== 9 && HL
== 0 && s
== 0)
3123 OUTS (outf
, "A1.L = ");
3124 OUTS (outf
, dregs_lo (src0
));
3126 else if (aop
== 0 && aopcde
== 9 && HL
== 1 && s
== 0)
3128 OUTS (outf
, "A0.H = ");
3129 OUTS (outf
, dregs_hi (src0
));
3131 else if (x
== 1 && HL
== 1 && aop
== 3 && aopcde
== 5)
3133 OUTS (outf
, dregs_hi (dst0
));
3135 OUTS (outf
, dregs (src0
));
3137 OUTS (outf
, dregs (src1
));
3138 OUTS (outf
, " (RND20)");
3140 else if (x
== 1 && HL
== 1 && aop
== 2 && aopcde
== 5)
3142 OUTS (outf
, dregs_hi (dst0
));
3144 OUTS (outf
, dregs (src0
));
3146 OUTS (outf
, dregs (src1
));
3147 OUTS (outf
, " (RND20)");
3149 else if (x
== 0 && HL
== 0 && aop
== 1 && aopcde
== 5)
3151 OUTS (outf
, dregs_lo (dst0
));
3153 OUTS (outf
, dregs (src0
));
3155 OUTS (outf
, dregs (src1
));
3156 OUTS (outf
, " (RND12)");
3158 else if (x
== 0 && HL
== 0 && aop
== 0 && aopcde
== 5)
3160 OUTS (outf
, dregs_lo (dst0
));
3162 OUTS (outf
, dregs (src0
));
3164 OUTS (outf
, dregs (src1
));
3165 OUTS (outf
, " (RND12)");
3167 else if (x
== 1 && HL
== 0 && aop
== 3 && aopcde
== 5)
3169 OUTS (outf
, dregs_lo (dst0
));
3171 OUTS (outf
, dregs (src0
));
3173 OUTS (outf
, dregs (src1
));
3174 OUTS (outf
, " (RND20)");
3176 else if (x
== 0 && HL
== 1 && aop
== 0 && aopcde
== 5)
3178 OUTS (outf
, dregs_hi (dst0
));
3180 OUTS (outf
, dregs (src0
));
3182 OUTS (outf
, dregs (src1
));
3183 OUTS (outf
, " (RND12)");
3185 else if (x
== 1 && HL
== 0 && aop
== 2 && aopcde
== 5)
3187 OUTS (outf
, dregs_lo (dst0
));
3189 OUTS (outf
, dregs (src0
));
3191 OUTS (outf
, dregs (src1
));
3192 OUTS (outf
, " (RND20)");
3194 else if (x
== 0 && HL
== 1 && aop
== 1 && aopcde
== 5)
3196 OUTS (outf
, dregs_hi (dst0
));
3198 OUTS (outf
, dregs (src0
));
3200 OUTS (outf
, dregs (src1
));
3201 OUTS (outf
, " (RND12)");
3203 else if (HL
== 1 && aop
== 0 && aopcde
== 2)
3205 OUTS (outf
, dregs_hi (dst0
));
3207 OUTS (outf
, dregs_lo (src0
));
3209 OUTS (outf
, dregs_lo (src1
));
3212 else if (HL
== 1 && aop
== 1 && aopcde
== 2)
3214 OUTS (outf
, dregs_hi (dst0
));
3216 OUTS (outf
, dregs_lo (src0
));
3218 OUTS (outf
, dregs_hi (src1
));
3221 else if (HL
== 1 && aop
== 2 && aopcde
== 2)
3223 OUTS (outf
, dregs_hi (dst0
));
3225 OUTS (outf
, dregs_hi (src0
));
3227 OUTS (outf
, dregs_lo (src1
));
3230 else if (HL
== 1 && aop
== 3 && aopcde
== 2)
3232 OUTS (outf
, dregs_hi (dst0
));
3234 OUTS (outf
, dregs_hi (src0
));
3236 OUTS (outf
, dregs_hi (src1
));
3239 else if (HL
== 0 && aop
== 0 && aopcde
== 3)
3241 OUTS (outf
, dregs_lo (dst0
));
3243 OUTS (outf
, dregs_lo (src0
));
3245 OUTS (outf
, dregs_lo (src1
));
3248 else if (HL
== 0 && aop
== 1 && aopcde
== 3)
3250 OUTS (outf
, dregs_lo (dst0
));
3252 OUTS (outf
, dregs_lo (src0
));
3254 OUTS (outf
, dregs_hi (src1
));
3257 else if (HL
== 0 && aop
== 3 && aopcde
== 2)
3259 OUTS (outf
, dregs_lo (dst0
));
3261 OUTS (outf
, dregs_hi (src0
));
3263 OUTS (outf
, dregs_hi (src1
));
3266 else if (HL
== 1 && aop
== 0 && aopcde
== 3)
3268 OUTS (outf
, dregs_hi (dst0
));
3270 OUTS (outf
, dregs_lo (src0
));
3272 OUTS (outf
, dregs_lo (src1
));
3275 else if (HL
== 1 && aop
== 1 && aopcde
== 3)
3277 OUTS (outf
, dregs_hi (dst0
));
3279 OUTS (outf
, dregs_lo (src0
));
3281 OUTS (outf
, dregs_hi (src1
));
3284 else if (HL
== 1 && aop
== 2 && aopcde
== 3)
3286 OUTS (outf
, dregs_hi (dst0
));
3288 OUTS (outf
, dregs_hi (src0
));
3290 OUTS (outf
, dregs_lo (src1
));
3293 else if (HL
== 1 && aop
== 3 && aopcde
== 3)
3295 OUTS (outf
, dregs_hi (dst0
));
3297 OUTS (outf
, dregs_hi (src0
));
3299 OUTS (outf
, dregs_hi (src1
));
3302 else if (HL
== 0 && aop
== 2 && aopcde
== 2)
3304 OUTS (outf
, dregs_lo (dst0
));
3306 OUTS (outf
, dregs_hi (src0
));
3308 OUTS (outf
, dregs_lo (src1
));
3311 else if (HL
== 0 && aop
== 1 && aopcde
== 2)
3313 OUTS (outf
, dregs_lo (dst0
));
3315 OUTS (outf
, dregs_lo (src0
));
3317 OUTS (outf
, dregs_hi (src1
));
3320 else if (HL
== 0 && aop
== 2 && aopcde
== 3)
3322 OUTS (outf
, dregs_lo (dst0
));
3324 OUTS (outf
, dregs_hi (src0
));
3326 OUTS (outf
, dregs_lo (src1
));
3329 else if (HL
== 0 && aop
== 3 && aopcde
== 3)
3331 OUTS (outf
, dregs_lo (dst0
));
3333 OUTS (outf
, dregs_hi (src0
));
3335 OUTS (outf
, dregs_hi (src1
));
3338 else if (HL
== 0 && aop
== 0 && aopcde
== 2)
3340 OUTS (outf
, dregs_lo (dst0
));
3342 OUTS (outf
, dregs_lo (src0
));
3344 OUTS (outf
, dregs_lo (src1
));
3347 else if (aop
== 0 && aopcde
== 9 && s
== 1)
3349 OUTS (outf
, "A0 = ");
3350 OUTS (outf
, dregs (src0
));
3352 else if (aop
== 3 && aopcde
== 11 && s
== 0)
3353 OUTS (outf
, "A0 -= A1");
3355 else if (aop
== 3 && aopcde
== 11 && s
== 1)
3356 OUTS (outf
, "A0 -= A1 (W32)");
3358 else if (aop
== 1 && aopcde
== 22 && HL
== 1)
3360 OUTS (outf
, dregs (dst0
));
3361 OUTS (outf
, " = BYTEOP2P (");
3362 OUTS (outf
, dregs (src0
+ 1));
3364 OUTS (outf
, imm5d (src0
));
3366 OUTS (outf
, dregs (src1
+ 1));
3368 OUTS (outf
, imm5d (src1
));
3369 OUTS (outf
, ") (TH");
3371 OUTS (outf
, ", R)");
3375 else if (aop
== 1 && aopcde
== 22 && HL
== 0)
3377 OUTS (outf
, dregs (dst0
));
3378 OUTS (outf
, " = BYTEOP2P (");
3379 OUTS (outf
, dregs (src0
+ 1));
3381 OUTS (outf
, imm5d (src0
));
3383 OUTS (outf
, dregs (src1
+ 1));
3385 OUTS (outf
, imm5d (src1
));
3386 OUTS (outf
, ") (TL");
3388 OUTS (outf
, ", R)");
3392 else if (aop
== 0 && aopcde
== 22 && HL
== 1)
3394 OUTS (outf
, dregs (dst0
));
3395 OUTS (outf
, " = BYTEOP2P (");
3396 OUTS (outf
, dregs (src0
+ 1));
3398 OUTS (outf
, imm5d (src0
));
3400 OUTS (outf
, dregs (src1
+ 1));
3402 OUTS (outf
, imm5d (src1
));
3403 OUTS (outf
, ") (RNDH");
3405 OUTS (outf
, ", R)");
3409 else if (aop
== 0 && aopcde
== 22 && HL
== 0)
3411 OUTS (outf
, dregs (dst0
));
3412 OUTS (outf
, " = BYTEOP2P (");
3413 OUTS (outf
, dregs (src0
+ 1));
3415 OUTS (outf
, imm5d (src0
));
3417 OUTS (outf
, dregs (src1
+ 1));
3419 OUTS (outf
, imm5d (src1
));
3420 OUTS (outf
, ") (RNDL");
3422 OUTS (outf
, ", R)");
3426 else if (aop
== 0 && s
== 0 && aopcde
== 8)
3427 OUTS (outf
, "A0 = 0");
3429 else if (aop
== 0 && s
== 1 && aopcde
== 8)
3430 OUTS (outf
, "A0 = A0 (S)");
3432 else if (aop
== 1 && s
== 0 && aopcde
== 8)
3433 OUTS (outf
, "A1 = 0");
3435 else if (aop
== 1 && s
== 1 && aopcde
== 8)
3436 OUTS (outf
, "A1 = A1 (S)");
3438 else if (aop
== 2 && s
== 0 && aopcde
== 8)
3439 OUTS (outf
, "A1 = A0 = 0");
3441 else if (aop
== 2 && s
== 1 && aopcde
== 8)
3442 OUTS (outf
, "A1 = A1 (S), A0 = A0 (S)");
3444 else if (aop
== 3 && s
== 0 && aopcde
== 8)
3445 OUTS (outf
, "A0 = A1");
3447 else if (aop
== 3 && s
== 1 && aopcde
== 8)
3448 OUTS (outf
, "A1 = A0");
3450 else if (aop
== 1 && aopcde
== 9 && s
== 0)
3452 OUTS (outf
, "A0.X = ");
3453 OUTS (outf
, dregs_lo (src0
));
3455 else if (aop
== 1 && HL
== 0 && aopcde
== 11)
3457 OUTS (outf
, dregs_lo (dst0
));
3458 OUTS (outf
, " = (A0 += A1)");
3460 else if (aop
== 3 && HL
== 0 && aopcde
== 16)
3461 OUTS (outf
, "A1 = ABS A1, A0 = ABS A0");
3463 else if (aop
== 0 && aopcde
== 23 && HL
== 1)
3465 OUTS (outf
, dregs (dst0
));
3466 OUTS (outf
, " = BYTEOP3P (");
3467 OUTS (outf
, dregs (src0
+ 1));
3469 OUTS (outf
, imm5d (src0
));
3471 OUTS (outf
, dregs (src1
+ 1));
3473 OUTS (outf
, imm5d (src1
));
3474 OUTS (outf
, ") (HI");
3476 OUTS (outf
, ", R)");
3480 else if (aop
== 3 && aopcde
== 9 && s
== 0)
3482 OUTS (outf
, "A1.X = ");
3483 OUTS (outf
, dregs_lo (src0
));
3485 else if (aop
== 1 && HL
== 1 && aopcde
== 16)
3486 OUTS (outf
, "A1 = ABS A1");
3488 else if (aop
== 0 && HL
== 1 && aopcde
== 16)
3489 OUTS (outf
, "A1 = ABS A0");
3491 else if (aop
== 2 && aopcde
== 9 && s
== 1)
3493 OUTS (outf
, "A1 = ");
3494 OUTS (outf
, dregs (src0
));
3496 else if (HL
== 0 && aop
== 3 && aopcde
== 12)
3498 OUTS (outf
, dregs_lo (dst0
));
3500 OUTS (outf
, dregs (src0
));
3501 OUTS (outf
, " (RND)");
3503 else if (aop
== 1 && HL
== 0 && aopcde
== 16)
3504 OUTS (outf
, "A0 = ABS A1");
3506 else if (aop
== 0 && HL
== 0 && aopcde
== 16)
3507 OUTS (outf
, "A0 = ABS A0");
3509 else if (aop
== 3 && HL
== 0 && aopcde
== 15)
3511 OUTS (outf
, dregs (dst0
));
3512 OUTS (outf
, " = -");
3513 OUTS (outf
, dregs (src0
));
3514 OUTS (outf
, " (V)");
3516 else if (aop
== 3 && s
== 1 && HL
== 0 && aopcde
== 7)
3518 OUTS (outf
, dregs (dst0
));
3519 OUTS (outf
, " = -");
3520 OUTS (outf
, dregs (src0
));
3521 OUTS (outf
, " (S)");
3523 else if (aop
== 3 && s
== 0 && HL
== 0 && aopcde
== 7)
3525 OUTS (outf
, dregs (dst0
));
3526 OUTS (outf
, " = -");
3527 OUTS (outf
, dregs (src0
));
3528 OUTS (outf
, " (NS)");
3530 else if (aop
== 1 && HL
== 1 && aopcde
== 11)
3532 OUTS (outf
, dregs_hi (dst0
));
3533 OUTS (outf
, " = (A0 += A1)");
3535 else if (aop
== 2 && aopcde
== 11 && s
== 0)
3536 OUTS (outf
, "A0 += A1");
3538 else if (aop
== 2 && aopcde
== 11 && s
== 1)
3539 OUTS (outf
, "A0 += A1 (W32)");
3541 else if (aop
== 3 && HL
== 0 && aopcde
== 14)
3542 OUTS (outf
, "A1 = -A1, A0 = -A0");
3544 else if (HL
== 1 && aop
== 3 && aopcde
== 12)
3546 OUTS (outf
, dregs_hi (dst0
));
3548 OUTS (outf
, dregs (src0
));
3549 OUTS (outf
, " (RND)");
3551 else if (aop
== 0 && aopcde
== 23 && HL
== 0)
3553 OUTS (outf
, dregs (dst0
));
3554 OUTS (outf
, " = BYTEOP3P (");
3555 OUTS (outf
, dregs (src0
+ 1));
3557 OUTS (outf
, imm5d (src0
));
3559 OUTS (outf
, dregs (src1
+ 1));
3561 OUTS (outf
, imm5d (src1
));
3562 OUTS (outf
, ") (LO");
3564 OUTS (outf
, ", R)");
3568 else if (aop
== 0 && HL
== 0 && aopcde
== 14)
3569 OUTS (outf
, "A0 = -A0");
3571 else if (aop
== 1 && HL
== 0 && aopcde
== 14)
3572 OUTS (outf
, "A0 = -A1");
3574 else if (aop
== 0 && HL
== 1 && aopcde
== 14)
3575 OUTS (outf
, "A1 = -A0");
3577 else if (aop
== 1 && HL
== 1 && aopcde
== 14)
3578 OUTS (outf
, "A1 = -A1");
3580 else if (aop
== 0 && aopcde
== 12)
3582 OUTS (outf
, dregs_hi (dst0
));
3584 OUTS (outf
, dregs_lo (dst0
));
3585 OUTS (outf
, " = SIGN (");
3586 OUTS (outf
, dregs_hi (src0
));
3587 OUTS (outf
, ") * ");
3588 OUTS (outf
, dregs_hi (src1
));
3589 OUTS (outf
, " + SIGN (");
3590 OUTS (outf
, dregs_lo (src0
));
3591 OUTS (outf
, ") * ");
3592 OUTS (outf
, dregs_lo (src1
));
3594 else if (aop
== 2 && aopcde
== 0)
3596 OUTS (outf
, dregs (dst0
));
3598 OUTS (outf
, dregs (src0
));
3599 OUTS (outf
, " -|+ ");
3600 OUTS (outf
, dregs (src1
));
3603 else if (aop
== 1 && aopcde
== 12)
3605 OUTS (outf
, dregs (dst1
));
3606 OUTS (outf
, " = A1.L + A1.H, ");
3607 OUTS (outf
, dregs (dst0
));
3608 OUTS (outf
, " = A0.L + A0.H");
3610 else if (aop
== 2 && aopcde
== 4)
3612 OUTS (outf
, dregs (dst1
));
3614 OUTS (outf
, dregs (src0
));
3616 OUTS (outf
, dregs (src1
));
3618 OUTS (outf
, dregs (dst0
));
3620 OUTS (outf
, dregs (src0
));
3622 OUTS (outf
, dregs (src1
));
3625 else if (HL
== 0 && aopcde
== 1)
3627 OUTS (outf
, dregs (dst1
));
3629 OUTS (outf
, dregs (src0
));
3630 OUTS (outf
, " +|+ ");
3631 OUTS (outf
, dregs (src1
));
3633 OUTS (outf
, dregs (dst0
));
3635 OUTS (outf
, dregs (src0
));
3636 OUTS (outf
, " -|- ");
3637 OUTS (outf
, dregs (src1
));
3638 amod0amod2 (s
, x
, aop
, outf
);
3640 else if (aop
== 0 && aopcde
== 11)
3642 OUTS (outf
, dregs (dst0
));
3643 OUTS (outf
, " = (A0 += A1)");
3645 else if (aop
== 0 && aopcde
== 10)
3647 OUTS (outf
, dregs_lo (dst0
));
3648 OUTS (outf
, " = A0.X");
3650 else if (aop
== 1 && aopcde
== 10)
3652 OUTS (outf
, dregs_lo (dst0
));
3653 OUTS (outf
, " = A1.X");
3655 else if (aop
== 1 && aopcde
== 0)
3657 OUTS (outf
, dregs (dst0
));
3659 OUTS (outf
, dregs (src0
));
3660 OUTS (outf
, " +|- ");
3661 OUTS (outf
, dregs (src1
));
3664 else if (aop
== 3 && aopcde
== 0)
3666 OUTS (outf
, dregs (dst0
));
3668 OUTS (outf
, dregs (src0
));
3669 OUTS (outf
, " -|- ");
3670 OUTS (outf
, dregs (src1
));
3673 else if (aop
== 1 && aopcde
== 4)
3675 OUTS (outf
, dregs (dst0
));
3677 OUTS (outf
, dregs (src0
));
3679 OUTS (outf
, dregs (src1
));
3682 else if (aop
== 0 && aopcde
== 17)
3684 OUTS (outf
, dregs (dst1
));
3685 OUTS (outf
, " = A1 + A0, ");
3686 OUTS (outf
, dregs (dst0
));
3687 OUTS (outf
, " = A1 - A0");
3690 else if (aop
== 1 && aopcde
== 17)
3692 OUTS (outf
, dregs (dst1
));
3693 OUTS (outf
, " = A0 + A1, ");
3694 OUTS (outf
, dregs (dst0
));
3695 OUTS (outf
, " = A0 - A1");
3698 else if (aop
== 0 && aopcde
== 18)
3700 OUTS (outf
, "SAA (");
3701 OUTS (outf
, dregs (src0
+ 1));
3703 OUTS (outf
, imm5d (src0
));
3705 OUTS (outf
, dregs (src1
+ 1));
3707 OUTS (outf
, imm5d (src1
));
3711 else if (aop
== 3 && aopcde
== 18)
3712 OUTS (outf
, "DISALGNEXCPT");
3714 else if (aop
== 0 && aopcde
== 20)
3716 OUTS (outf
, dregs (dst0
));
3717 OUTS (outf
, " = BYTEOP1P (");
3718 OUTS (outf
, dregs (src0
+ 1));
3720 OUTS (outf
, imm5d (src0
));
3722 OUTS (outf
, dregs (src1
+ 1));
3724 OUTS (outf
, imm5d (src1
));
3728 else if (aop
== 1 && aopcde
== 20)
3730 OUTS (outf
, dregs (dst0
));
3731 OUTS (outf
, " = BYTEOP1P (");
3732 OUTS (outf
, dregs (src0
+ 1));
3734 OUTS (outf
, imm5d (src0
));
3736 OUTS (outf
, dregs (src1
+ 1));
3738 OUTS (outf
, imm5d (src1
));
3739 OUTS (outf
, ") (T");
3741 OUTS (outf
, ", R)");
3745 else if (aop
== 0 && aopcde
== 21)
3748 OUTS (outf
, dregs (dst1
));
3750 OUTS (outf
, dregs (dst0
));
3751 OUTS (outf
, ") = BYTEOP16P (");
3752 OUTS (outf
, dregs (src0
+ 1));
3754 OUTS (outf
, imm5d (src0
));
3756 OUTS (outf
, dregs (src1
+ 1));
3758 OUTS (outf
, imm5d (src1
));
3762 else if (aop
== 1 && aopcde
== 21)
3765 OUTS (outf
, dregs (dst1
));
3767 OUTS (outf
, dregs (dst0
));
3768 OUTS (outf
, ") = BYTEOP16M (");
3769 OUTS (outf
, dregs (src0
+ 1));
3771 OUTS (outf
, imm5d (src0
));
3773 OUTS (outf
, dregs (src1
+ 1));
3775 OUTS (outf
, imm5d (src1
));
3779 else if (aop
== 2 && aopcde
== 7)
3781 OUTS (outf
, dregs (dst0
));
3782 OUTS (outf
, " = ABS ");
3783 OUTS (outf
, dregs (src0
));
3785 else if (aop
== 1 && aopcde
== 7)
3787 OUTS (outf
, dregs (dst0
));
3788 OUTS (outf
, " = MIN (");
3789 OUTS (outf
, dregs (src0
));
3791 OUTS (outf
, dregs (src1
));
3794 else if (aop
== 0 && aopcde
== 7)
3796 OUTS (outf
, dregs (dst0
));
3797 OUTS (outf
, " = MAX (");
3798 OUTS (outf
, dregs (src0
));
3800 OUTS (outf
, dregs (src1
));
3803 else if (aop
== 2 && aopcde
== 6)
3805 OUTS (outf
, dregs (dst0
));
3806 OUTS (outf
, " = ABS ");
3807 OUTS (outf
, dregs (src0
));
3808 OUTS (outf
, " (V)");
3810 else if (aop
== 1 && aopcde
== 6)
3812 OUTS (outf
, dregs (dst0
));
3813 OUTS (outf
, " = MIN (");
3814 OUTS (outf
, dregs (src0
));
3816 OUTS (outf
, dregs (src1
));
3817 OUTS (outf
, ") (V)");
3819 else if (aop
== 0 && aopcde
== 6)
3821 OUTS (outf
, dregs (dst0
));
3822 OUTS (outf
, " = MAX (");
3823 OUTS (outf
, dregs (src0
));
3825 OUTS (outf
, dregs (src1
));
3826 OUTS (outf
, ") (V)");
3828 else if (HL
== 1 && aopcde
== 1)
3830 OUTS (outf
, dregs (dst1
));
3832 OUTS (outf
, dregs (src0
));
3833 OUTS (outf
, " +|- ");
3834 OUTS (outf
, dregs (src1
));
3836 OUTS (outf
, dregs (dst0
));
3838 OUTS (outf
, dregs (src0
));
3839 OUTS (outf
, " -|+ ");
3840 OUTS (outf
, dregs (src1
));
3841 amod0amod2 (s
, x
, aop
, outf
);
3843 else if (aop
== 0 && aopcde
== 4)
3845 OUTS (outf
, dregs (dst0
));
3847 OUTS (outf
, dregs (src0
));
3849 OUTS (outf
, dregs (src1
));
3852 else if (aop
== 0 && aopcde
== 0)
3854 OUTS (outf
, dregs (dst0
));
3856 OUTS (outf
, dregs (src0
));
3857 OUTS (outf
, " +|+ ");
3858 OUTS (outf
, dregs (src1
));
3861 else if (aop
== 0 && aopcde
== 24)
3863 OUTS (outf
, dregs (dst0
));
3864 OUTS (outf
, " = BYTEPACK (");
3865 OUTS (outf
, dregs (src0
));
3867 OUTS (outf
, dregs (src1
));
3870 else if (aop
== 1 && aopcde
== 24)
3873 OUTS (outf
, dregs (dst1
));
3875 OUTS (outf
, dregs (dst0
));
3876 OUTS (outf
, ") = BYTEUNPACK ");
3877 OUTS (outf
, dregs (src0
+ 1));
3879 OUTS (outf
, imm5d (src0
));
3882 else if (aopcde
== 13)
3885 OUTS (outf
, dregs (dst1
));
3887 OUTS (outf
, dregs (dst0
));
3888 OUTS (outf
, ") = SEARCH ");
3889 OUTS (outf
, dregs (src0
));
3891 searchmod (aop
, outf
);
3901 decode_dsp32shift_0 (TIword iw0
, TIword iw1
, disassemble_info
*outf
)
3904 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
3905 | 1 | 1 | 0 | 0 |.M.| 1 | 1 | 0 | 0 | - | - |.sopcde............|
3906 |.sop...|.HLs...|.dst0......| - | - | - |.src0......|.src1......|
3907 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
3908 int HLs
= ((iw1
>> DSP32Shift_HLs_bits
) & DSP32Shift_HLs_mask
);
3909 int sop
= ((iw1
>> DSP32Shift_sop_bits
) & DSP32Shift_sop_mask
);
3910 int src0
= ((iw1
>> DSP32Shift_src0_bits
) & DSP32Shift_src0_mask
);
3911 int src1
= ((iw1
>> DSP32Shift_src1_bits
) & DSP32Shift_src1_mask
);
3912 int dst0
= ((iw1
>> DSP32Shift_dst0_bits
) & DSP32Shift_dst0_mask
);
3913 int sopcde
= ((iw0
>> (DSP32Shift_sopcde_bits
- 16)) & DSP32Shift_sopcde_mask
);
3914 const char *acc01
= (HLs
& 1) == 0 ? "A0" : "A1";
3916 if (HLs
== 0 && sop
== 0 && sopcde
== 0)
3918 OUTS (outf
, dregs_lo (dst0
));
3919 OUTS (outf
, " = ASHIFT ");
3920 OUTS (outf
, dregs_lo (src1
));
3921 OUTS (outf
, " BY ");
3922 OUTS (outf
, dregs_lo (src0
));
3924 else if (HLs
== 1 && sop
== 0 && sopcde
== 0)
3926 OUTS (outf
, dregs_lo (dst0
));
3927 OUTS (outf
, " = ASHIFT ");
3928 OUTS (outf
, dregs_hi (src1
));
3929 OUTS (outf
, " BY ");
3930 OUTS (outf
, dregs_lo (src0
));
3932 else if (HLs
== 2 && sop
== 0 && sopcde
== 0)
3934 OUTS (outf
, dregs_hi (dst0
));
3935 OUTS (outf
, " = ASHIFT ");
3936 OUTS (outf
, dregs_lo (src1
));
3937 OUTS (outf
, " BY ");
3938 OUTS (outf
, dregs_lo (src0
));
3940 else if (HLs
== 3 && sop
== 0 && sopcde
== 0)
3942 OUTS (outf
, dregs_hi (dst0
));
3943 OUTS (outf
, " = ASHIFT ");
3944 OUTS (outf
, dregs_hi (src1
));
3945 OUTS (outf
, " BY ");
3946 OUTS (outf
, dregs_lo (src0
));
3948 else if (HLs
== 0 && sop
== 1 && sopcde
== 0)
3950 OUTS (outf
, dregs_lo (dst0
));
3951 OUTS (outf
, " = ASHIFT ");
3952 OUTS (outf
, dregs_lo (src1
));
3953 OUTS (outf
, " BY ");
3954 OUTS (outf
, dregs_lo (src0
));
3955 OUTS (outf
, " (S)");
3957 else if (HLs
== 1 && sop
== 1 && sopcde
== 0)
3959 OUTS (outf
, dregs_lo (dst0
));
3960 OUTS (outf
, " = ASHIFT ");
3961 OUTS (outf
, dregs_hi (src1
));
3962 OUTS (outf
, " BY ");
3963 OUTS (outf
, dregs_lo (src0
));
3964 OUTS (outf
, " (S)");
3966 else if (HLs
== 2 && sop
== 1 && sopcde
== 0)
3968 OUTS (outf
, dregs_hi (dst0
));
3969 OUTS (outf
, " = ASHIFT ");
3970 OUTS (outf
, dregs_lo (src1
));
3971 OUTS (outf
, " BY ");
3972 OUTS (outf
, dregs_lo (src0
));
3973 OUTS (outf
, " (S)");
3975 else if (HLs
== 3 && sop
== 1 && sopcde
== 0)
3977 OUTS (outf
, dregs_hi (dst0
));
3978 OUTS (outf
, " = ASHIFT ");
3979 OUTS (outf
, dregs_hi (src1
));
3980 OUTS (outf
, " BY ");
3981 OUTS (outf
, dregs_lo (src0
));
3982 OUTS (outf
, " (S)");
3984 else if (sop
== 2 && sopcde
== 0)
3986 OUTS (outf
, (HLs
& 2) == 0 ? dregs_lo (dst0
) : dregs_hi (dst0
));
3987 OUTS (outf
, " = LSHIFT ");
3988 OUTS (outf
, (HLs
& 1) == 0 ? dregs_lo (src1
) : dregs_hi (src1
));
3989 OUTS (outf
, " BY ");
3990 OUTS (outf
, dregs_lo (src0
));
3992 else if (sop
== 0 && sopcde
== 3)
3995 OUTS (outf
, " = ASHIFT ");
3997 OUTS (outf
, " BY ");
3998 OUTS (outf
, dregs_lo (src0
));
4000 else if (sop
== 1 && sopcde
== 3)
4003 OUTS (outf
, " = LSHIFT ");
4005 OUTS (outf
, " BY ");
4006 OUTS (outf
, dregs_lo (src0
));
4008 else if (sop
== 2 && sopcde
== 3)
4011 OUTS (outf
, " = ROT ");
4013 OUTS (outf
, " BY ");
4014 OUTS (outf
, dregs_lo (src0
));
4016 else if (sop
== 3 && sopcde
== 3)
4018 OUTS (outf
, dregs (dst0
));
4019 OUTS (outf
, " = ROT ");
4020 OUTS (outf
, dregs (src1
));
4021 OUTS (outf
, " BY ");
4022 OUTS (outf
, dregs_lo (src0
));
4024 else if (sop
== 1 && sopcde
== 1)
4026 OUTS (outf
, dregs (dst0
));
4027 OUTS (outf
, " = ASHIFT ");
4028 OUTS (outf
, dregs (src1
));
4029 OUTS (outf
, " BY ");
4030 OUTS (outf
, dregs_lo (src0
));
4031 OUTS (outf
, " (V, S)");
4033 else if (sop
== 0 && sopcde
== 1)
4035 OUTS (outf
, dregs (dst0
));
4036 OUTS (outf
, " = ASHIFT ");
4037 OUTS (outf
, dregs (src1
));
4038 OUTS (outf
, " BY ");
4039 OUTS (outf
, dregs_lo (src0
));
4040 OUTS (outf
, " (V)");
4042 else if (sop
== 0 && sopcde
== 2)
4044 OUTS (outf
, dregs (dst0
));
4045 OUTS (outf
, " = ASHIFT ");
4046 OUTS (outf
, dregs (src1
));
4047 OUTS (outf
, " BY ");
4048 OUTS (outf
, dregs_lo (src0
));
4050 else if (sop
== 1 && sopcde
== 2)
4052 OUTS (outf
, dregs (dst0
));
4053 OUTS (outf
, " = ASHIFT ");
4054 OUTS (outf
, dregs (src1
));
4055 OUTS (outf
, " BY ");
4056 OUTS (outf
, dregs_lo (src0
));
4057 OUTS (outf
, " (S)");
4059 else if (sop
== 2 && sopcde
== 2)
4061 OUTS (outf
, dregs (dst0
));
4062 OUTS (outf
, " = LSHIFT ");
4063 OUTS (outf
, dregs (src1
));
4064 OUTS (outf
, " BY ");
4065 OUTS (outf
, dregs_lo (src0
));
4067 else if (sop
== 3 && sopcde
== 2)
4069 OUTS (outf
, dregs (dst0
));
4070 OUTS (outf
, " = ROT ");
4071 OUTS (outf
, dregs (src1
));
4072 OUTS (outf
, " BY ");
4073 OUTS (outf
, dregs_lo (src0
));
4075 else if (sop
== 2 && sopcde
== 1)
4077 OUTS (outf
, dregs (dst0
));
4078 OUTS (outf
, " = LSHIFT ");
4079 OUTS (outf
, dregs (src1
));
4080 OUTS (outf
, " BY ");
4081 OUTS (outf
, dregs_lo (src0
));
4082 OUTS (outf
, " (V)");
4084 else if (sop
== 0 && sopcde
== 4)
4086 OUTS (outf
, dregs (dst0
));
4087 OUTS (outf
, " = PACK (");
4088 OUTS (outf
, dregs_lo (src1
));
4090 OUTS (outf
, dregs_lo (src0
));
4093 else if (sop
== 1 && sopcde
== 4)
4095 OUTS (outf
, dregs (dst0
));
4096 OUTS (outf
, " = PACK (");
4097 OUTS (outf
, dregs_lo (src1
));
4099 OUTS (outf
, dregs_hi (src0
));
4102 else if (sop
== 2 && sopcde
== 4)
4104 OUTS (outf
, dregs (dst0
));
4105 OUTS (outf
, " = PACK (");
4106 OUTS (outf
, dregs_hi (src1
));
4108 OUTS (outf
, dregs_lo (src0
));
4111 else if (sop
== 3 && sopcde
== 4)
4113 OUTS (outf
, dregs (dst0
));
4114 OUTS (outf
, " = PACK (");
4115 OUTS (outf
, dregs_hi (src1
));
4117 OUTS (outf
, dregs_hi (src0
));
4120 else if (sop
== 0 && sopcde
== 5)
4122 OUTS (outf
, dregs_lo (dst0
));
4123 OUTS (outf
, " = SIGNBITS ");
4124 OUTS (outf
, dregs (src1
));
4126 else if (sop
== 1 && sopcde
== 5)
4128 OUTS (outf
, dregs_lo (dst0
));
4129 OUTS (outf
, " = SIGNBITS ");
4130 OUTS (outf
, dregs_lo (src1
));
4132 else if (sop
== 2 && sopcde
== 5)
4134 OUTS (outf
, dregs_lo (dst0
));
4135 OUTS (outf
, " = SIGNBITS ");
4136 OUTS (outf
, dregs_hi (src1
));
4138 else if (sop
== 0 && sopcde
== 6)
4140 OUTS (outf
, dregs_lo (dst0
));
4141 OUTS (outf
, " = SIGNBITS A0");
4143 else if (sop
== 1 && sopcde
== 6)
4145 OUTS (outf
, dregs_lo (dst0
));
4146 OUTS (outf
, " = SIGNBITS A1");
4148 else if (sop
== 3 && sopcde
== 6)
4150 OUTS (outf
, dregs_lo (dst0
));
4151 OUTS (outf
, " = ONES ");
4152 OUTS (outf
, dregs (src1
));
4154 else if (sop
== 0 && sopcde
== 7)
4156 OUTS (outf
, dregs_lo (dst0
));
4157 OUTS (outf
, " = EXPADJ (");
4158 OUTS (outf
, dregs (src1
));
4160 OUTS (outf
, dregs_lo (src0
));
4163 else if (sop
== 1 && sopcde
== 7)
4165 OUTS (outf
, dregs_lo (dst0
));
4166 OUTS (outf
, " = EXPADJ (");
4167 OUTS (outf
, dregs (src1
));
4169 OUTS (outf
, dregs_lo (src0
));
4170 OUTS (outf
, ") (V)");
4172 else if (sop
== 2 && sopcde
== 7)
4174 OUTS (outf
, dregs_lo (dst0
));
4175 OUTS (outf
, " = EXPADJ (");
4176 OUTS (outf
, dregs_lo (src1
));
4178 OUTS (outf
, dregs_lo (src0
));
4181 else if (sop
== 3 && sopcde
== 7)
4183 OUTS (outf
, dregs_lo (dst0
));
4184 OUTS (outf
, " = EXPADJ (");
4185 OUTS (outf
, dregs_hi (src1
));
4187 OUTS (outf
, dregs_lo (src0
));
4190 else if (sop
== 0 && sopcde
== 8)
4192 OUTS (outf
, "BITMUX (");
4193 OUTS (outf
, dregs (src0
));
4195 OUTS (outf
, dregs (src1
));
4196 OUTS (outf
, ", A0) (ASR)");
4198 else if (sop
== 1 && sopcde
== 8)
4200 OUTS (outf
, "BITMUX (");
4201 OUTS (outf
, dregs (src0
));
4203 OUTS (outf
, dregs (src1
));
4204 OUTS (outf
, ", A0) (ASL)");
4206 else if (sop
== 0 && sopcde
== 9)
4208 OUTS (outf
, dregs_lo (dst0
));
4209 OUTS (outf
, " = VIT_MAX (");
4210 OUTS (outf
, dregs (src1
));
4211 OUTS (outf
, ") (ASL)");
4213 else if (sop
== 1 && sopcde
== 9)
4215 OUTS (outf
, dregs_lo (dst0
));
4216 OUTS (outf
, " = VIT_MAX (");
4217 OUTS (outf
, dregs (src1
));
4218 OUTS (outf
, ") (ASR)");
4220 else if (sop
== 2 && sopcde
== 9)
4222 OUTS (outf
, dregs (dst0
));
4223 OUTS (outf
, " = VIT_MAX (");
4224 OUTS (outf
, dregs (src1
));
4226 OUTS (outf
, dregs (src0
));
4227 OUTS (outf
, ") (ASL)");
4229 else if (sop
== 3 && sopcde
== 9)
4231 OUTS (outf
, dregs (dst0
));
4232 OUTS (outf
, " = VIT_MAX (");
4233 OUTS (outf
, dregs (src1
));
4235 OUTS (outf
, dregs (src0
));
4236 OUTS (outf
, ") (ASR)");
4238 else if (sop
== 0 && sopcde
== 10)
4240 OUTS (outf
, dregs (dst0
));
4241 OUTS (outf
, " = EXTRACT (");
4242 OUTS (outf
, dregs (src1
));
4244 OUTS (outf
, dregs_lo (src0
));
4245 OUTS (outf
, ") (Z)");
4247 else if (sop
== 1 && sopcde
== 10)
4249 OUTS (outf
, dregs (dst0
));
4250 OUTS (outf
, " = EXTRACT (");
4251 OUTS (outf
, dregs (src1
));
4253 OUTS (outf
, dregs_lo (src0
));
4254 OUTS (outf
, ") (X)");
4256 else if (sop
== 2 && sopcde
== 10)
4258 OUTS (outf
, dregs (dst0
));
4259 OUTS (outf
, " = DEPOSIT (");
4260 OUTS (outf
, dregs (src1
));
4262 OUTS (outf
, dregs (src0
));
4265 else if (sop
== 3 && sopcde
== 10)
4267 OUTS (outf
, dregs (dst0
));
4268 OUTS (outf
, " = DEPOSIT (");
4269 OUTS (outf
, dregs (src1
));
4271 OUTS (outf
, dregs (src0
));
4272 OUTS (outf
, ") (X)");
4274 else if (sop
== 0 && sopcde
== 11)
4276 OUTS (outf
, dregs_lo (dst0
));
4277 OUTS (outf
, " = CC = BXORSHIFT (A0, ");
4278 OUTS (outf
, dregs (src0
));
4281 else if (sop
== 1 && sopcde
== 11)
4283 OUTS (outf
, dregs_lo (dst0
));
4284 OUTS (outf
, " = CC = BXOR (A0, ");
4285 OUTS (outf
, dregs (src0
));
4288 else if (sop
== 0 && sopcde
== 12)
4289 OUTS (outf
, "A0 = BXORSHIFT (A0, A1, CC)");
4291 else if (sop
== 1 && sopcde
== 12)
4293 OUTS (outf
, dregs_lo (dst0
));
4294 OUTS (outf
, " = CC = BXOR (A0, A1, CC)");
4296 else if (sop
== 0 && sopcde
== 13)
4298 OUTS (outf
, dregs (dst0
));
4299 OUTS (outf
, " = ALIGN8 (");
4300 OUTS (outf
, dregs (src1
));
4302 OUTS (outf
, dregs (src0
));
4305 else if (sop
== 1 && sopcde
== 13)
4307 OUTS (outf
, dregs (dst0
));
4308 OUTS (outf
, " = ALIGN16 (");
4309 OUTS (outf
, dregs (src1
));
4311 OUTS (outf
, dregs (src0
));
4314 else if (sop
== 2 && sopcde
== 13)
4316 OUTS (outf
, dregs (dst0
));
4317 OUTS (outf
, " = ALIGN24 (");
4318 OUTS (outf
, dregs (src1
));
4320 OUTS (outf
, dregs (src0
));
4330 decode_dsp32shiftimm_0 (TIword iw0
, TIword iw1
, disassemble_info
*outf
)
4333 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
4334 | 1 | 1 | 0 | 0 |.M.| 1 | 1 | 0 | 1 | - | - |.sopcde............|
4335 |.sop...|.HLs...|.dst0......|.immag.................|.src1......|
4336 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
4337 int src1
= ((iw1
>> DSP32ShiftImm_src1_bits
) & DSP32ShiftImm_src1_mask
);
4338 int sop
= ((iw1
>> DSP32ShiftImm_sop_bits
) & DSP32ShiftImm_sop_mask
);
4339 int bit8
= ((iw1
>> 8) & 0x1);
4340 int immag
= ((iw1
>> DSP32ShiftImm_immag_bits
) & DSP32ShiftImm_immag_mask
);
4341 int newimmag
= (-(iw1
>> DSP32ShiftImm_immag_bits
) & DSP32ShiftImm_immag_mask
);
4342 int dst0
= ((iw1
>> DSP32ShiftImm_dst0_bits
) & DSP32ShiftImm_dst0_mask
);
4343 int sopcde
= ((iw0
>> (DSP32ShiftImm_sopcde_bits
- 16)) & DSP32ShiftImm_sopcde_mask
);
4344 int HLs
= ((iw1
>> DSP32ShiftImm_HLs_bits
) & DSP32ShiftImm_HLs_mask
);
4346 if (sop
== 0 && sopcde
== 0)
4348 OUTS (outf
, (HLs
& 2) ? dregs_hi (dst0
) : dregs_lo (dst0
));
4350 OUTS (outf
, (HLs
& 1) ? dregs_hi (src1
) : dregs_lo (src1
));
4351 OUTS (outf
, " >>> ");
4352 OUTS (outf
, uimm4 (newimmag
));
4354 else if (sop
== 1 && sopcde
== 0 && bit8
== 0)
4356 OUTS (outf
, (HLs
& 2) ? dregs_hi (dst0
) : dregs_lo (dst0
));
4358 OUTS (outf
, (HLs
& 1) ? dregs_hi (src1
) : dregs_lo (src1
));
4359 OUTS (outf
, " << ");
4360 OUTS (outf
, uimm4 (immag
));
4361 OUTS (outf
, " (S)");
4363 else if (sop
== 1 && sopcde
== 0 && bit8
== 1)
4365 OUTS (outf
, (HLs
& 2) ? dregs_hi (dst0
) : dregs_lo (dst0
));
4367 OUTS (outf
, (HLs
& 1) ? dregs_hi (src1
) : dregs_lo (src1
));
4368 OUTS (outf
, " >>> ");
4369 OUTS (outf
, uimm4 (newimmag
));
4370 OUTS (outf
, " (S)");
4372 else if (sop
== 2 && sopcde
== 0 && bit8
== 0)
4374 OUTS (outf
, (HLs
& 2) ? dregs_hi (dst0
) : dregs_lo (dst0
));
4376 OUTS (outf
, (HLs
& 1) ? dregs_hi (src1
) : dregs_lo (src1
));
4377 OUTS (outf
, " << ");
4378 OUTS (outf
, uimm4 (immag
));
4380 else if (sop
== 2 && sopcde
== 0 && bit8
== 1)
4382 OUTS (outf
, (HLs
& 2) ? dregs_hi (dst0
) : dregs_lo (dst0
));
4384 OUTS (outf
, (HLs
& 1) ? dregs_hi (src1
) : dregs_lo (src1
));
4385 OUTS (outf
, " >> ");
4386 OUTS (outf
, uimm4 (newimmag
));
4388 else if (sop
== 2 && sopcde
== 3 && HLs
== 1)
4390 OUTS (outf
, "A1 = ROT A1 BY ");
4391 OUTS (outf
, imm6 (immag
));
4393 else if (sop
== 0 && sopcde
== 3 && HLs
== 0 && bit8
== 0)
4395 OUTS (outf
, "A0 = A0 << ");
4396 OUTS (outf
, uimm5 (immag
));
4398 else if (sop
== 0 && sopcde
== 3 && HLs
== 0 && bit8
== 1)
4400 OUTS (outf
, "A0 = A0 >>> ");
4401 OUTS (outf
, uimm5 (newimmag
));
4403 else if (sop
== 0 && sopcde
== 3 && HLs
== 1 && bit8
== 0)
4405 OUTS (outf
, "A1 = A1 << ");
4406 OUTS (outf
, uimm5 (immag
));
4408 else if (sop
== 0 && sopcde
== 3 && HLs
== 1 && bit8
== 1)
4410 OUTS (outf
, "A1 = A1 >>> ");
4411 OUTS (outf
, uimm5 (newimmag
));
4413 else if (sop
== 1 && sopcde
== 3 && HLs
== 0)
4415 OUTS (outf
, "A0 = A0 >> ");
4416 OUTS (outf
, uimm5 (newimmag
));
4418 else if (sop
== 1 && sopcde
== 3 && HLs
== 1)
4420 OUTS (outf
, "A1 = A1 >> ");
4421 OUTS (outf
, uimm5 (newimmag
));
4423 else if (sop
== 2 && sopcde
== 3 && HLs
== 0)
4425 OUTS (outf
, "A0 = ROT A0 BY ");
4426 OUTS (outf
, imm6 (immag
));
4428 else if (sop
== 1 && sopcde
== 1 && bit8
== 0)
4430 OUTS (outf
, dregs (dst0
));
4432 OUTS (outf
, dregs (src1
));
4433 OUTS (outf
, " << ");
4434 OUTS (outf
, uimm5 (immag
));
4435 OUTS (outf
, " (V, S)");
4437 else if (sop
== 1 && sopcde
== 1 && bit8
== 1)
4439 OUTS (outf
, dregs (dst0
));
4441 OUTS (outf
, dregs (src1
));
4442 OUTS (outf
, " >>> ");
4443 OUTS (outf
, imm5 (-immag
));
4444 OUTS (outf
, " (V, S)");
4446 else if (sop
== 2 && sopcde
== 1 && bit8
== 1)
4448 OUTS (outf
, dregs (dst0
));
4450 OUTS (outf
, dregs (src1
));
4451 OUTS (outf
, " >> ");
4452 OUTS (outf
, uimm5 (newimmag
));
4453 OUTS (outf
, " (V)");
4455 else if (sop
== 2 && sopcde
== 1 && bit8
== 0)
4457 OUTS (outf
, dregs (dst0
));
4459 OUTS (outf
, dregs (src1
));
4460 OUTS (outf
, " << ");
4461 OUTS (outf
, imm5 (immag
));
4462 OUTS (outf
, " (V)");
4464 else if (sop
== 0 && sopcde
== 1)
4466 OUTS (outf
, dregs (dst0
));
4468 OUTS (outf
, dregs (src1
));
4469 OUTS (outf
, " >>> ");
4470 OUTS (outf
, uimm5 (newimmag
));
4471 OUTS (outf
, " (V)");
4473 else if (sop
== 1 && sopcde
== 2)
4475 OUTS (outf
, dregs (dst0
));
4477 OUTS (outf
, dregs (src1
));
4478 OUTS (outf
, " << ");
4479 OUTS (outf
, uimm5 (immag
));
4480 OUTS (outf
, " (S)");
4482 else if (sop
== 2 && sopcde
== 2 && bit8
== 1)
4484 OUTS (outf
, dregs (dst0
));
4486 OUTS (outf
, dregs (src1
));
4487 OUTS (outf
, " >> ");
4488 OUTS (outf
, uimm5 (newimmag
));
4490 else if (sop
== 2 && sopcde
== 2 && bit8
== 0)
4492 OUTS (outf
, dregs (dst0
));
4494 OUTS (outf
, dregs (src1
));
4495 OUTS (outf
, " << ");
4496 OUTS (outf
, uimm5 (immag
));
4498 else if (sop
== 3 && sopcde
== 2)
4500 OUTS (outf
, dregs (dst0
));
4501 OUTS (outf
, " = ROT ");
4502 OUTS (outf
, dregs (src1
));
4503 OUTS (outf
, " BY ");
4504 OUTS (outf
, imm6 (immag
));
4506 else if (sop
== 0 && sopcde
== 2)
4508 OUTS (outf
, dregs (dst0
));
4510 OUTS (outf
, dregs (src1
));
4511 OUTS (outf
, " >>> ");
4512 OUTS (outf
, uimm5 (newimmag
));
4521 decode_pseudoDEBUG_0 (TIword iw0
, disassemble_info
*outf
)
4524 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
4525 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 |.fn....|.grp.......|.reg.......|
4526 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
4527 int fn
= ((iw0
>> PseudoDbg_fn_bits
) & PseudoDbg_fn_mask
);
4528 int grp
= ((iw0
>> PseudoDbg_grp_bits
) & PseudoDbg_grp_mask
);
4529 int reg
= ((iw0
>> PseudoDbg_reg_bits
) & PseudoDbg_reg_mask
);
4534 if (reg
== 0 && fn
== 3)
4535 OUTS (outf
, "DBG A0");
4537 else if (reg
== 1 && fn
== 3)
4538 OUTS (outf
, "DBG A1");
4540 else if (reg
== 3 && fn
== 3)
4541 OUTS (outf
, "ABORT");
4543 else if (reg
== 4 && fn
== 3)
4546 else if (reg
== 5 && fn
== 3)
4547 OUTS (outf
, "DBGHALT");
4549 else if (reg
== 6 && fn
== 3)
4551 OUTS (outf
, "DBGCMPLX (");
4552 OUTS (outf
, dregs (grp
));
4555 else if (reg
== 7 && fn
== 3)
4558 else if (grp
== 0 && fn
== 2)
4560 OUTS (outf
, "OUTC ");
4561 OUTS (outf
, dregs (reg
));
4565 OUTS (outf
, "DBG ");
4566 OUTS (outf
, allregs (reg
, grp
));
4570 OUTS (outf
, "PRNT ");
4571 OUTS (outf
, allregs (reg
, grp
));
4580 decode_pseudoOChar_0 (TIword iw0
, disassemble_info
*outf
)
4583 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
4584 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |.ch............................|
4585 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
4586 int ch
= ((iw0
>> PseudoChr_ch_bits
) & PseudoChr_ch_mask
);
4591 OUTS (outf
, "OUTC ");
4592 OUTS (outf
, uimm8 (ch
));
4598 decode_pseudodbg_assert_0 (TIword iw0
, TIword iw1
, disassemble_info
*outf
)
4601 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+
4602 | 1 | 1 | 1 | 1 | 0 | - | - | - | dbgop |.grp.......|.regtest...|
4603 |.expected......................................................|
4604 +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */
4605 int expected
= ((iw1
>> PseudoDbg_Assert_expected_bits
) & PseudoDbg_Assert_expected_mask
);
4606 int dbgop
= ((iw0
>> (PseudoDbg_Assert_dbgop_bits
- 16)) & PseudoDbg_Assert_dbgop_mask
);
4607 int grp
= ((iw0
>> (PseudoDbg_Assert_grp_bits
- 16)) & PseudoDbg_Assert_grp_mask
);
4608 int regtest
= ((iw0
>> (PseudoDbg_Assert_regtest_bits
- 16)) & PseudoDbg_Assert_regtest_mask
);
4615 OUTS (outf
, "DBGA (");
4616 OUTS (outf
, regs_lo (regtest
, grp
));
4618 OUTS (outf
, uimm16 (expected
));
4621 else if (dbgop
== 1)
4623 OUTS (outf
, "DBGA (");
4624 OUTS (outf
, regs_hi (regtest
, grp
));
4626 OUTS (outf
, uimm16 (expected
));
4629 else if (dbgop
== 2)
4631 OUTS (outf
, "DBGAL (");
4632 OUTS (outf
, allregs (regtest
, grp
));
4634 OUTS (outf
, uimm16 (expected
));
4637 else if (dbgop
== 3)
4639 OUTS (outf
, "DBGAH (");
4640 OUTS (outf
, allregs (regtest
, grp
));
4642 OUTS (outf
, uimm16 (expected
));
4651 _print_insn_bfin (bfd_vma pc
, disassemble_info
*outf
)
4659 status
= (*outf
->read_memory_func
) (pc
& ~0x1, buf
, 2, outf
);
4662 status
= (*outf
->read_memory_func
) ((pc
+ 2) & ~0x1, buf
+ 2, 2, outf
);
4666 iw0
= bfd_getl16 (buf
);
4667 iw1
= bfd_getl16 (buf
+ 2);
4669 if ((iw0
& 0xf7ff) == 0xc003 && iw1
== 0x1800)
4673 OUTS (outf
, "ILLEGAL");
4676 OUTS (outf
, "MNOP");
4679 else if ((iw0
& 0xff00) == 0x0000)
4680 rv
= decode_ProgCtrl_0 (iw0
, outf
);
4681 else if ((iw0
& 0xffc0) == 0x0240)
4682 rv
= decode_CaCTRL_0 (iw0
, outf
);
4683 else if ((iw0
& 0xff80) == 0x0100)
4684 rv
= decode_PushPopReg_0 (iw0
, outf
);
4685 else if ((iw0
& 0xfe00) == 0x0400)
4686 rv
= decode_PushPopMultiple_0 (iw0
, outf
);
4687 else if ((iw0
& 0xfe00) == 0x0600)
4688 rv
= decode_ccMV_0 (iw0
, outf
);
4689 else if ((iw0
& 0xf800) == 0x0800)
4690 rv
= decode_CCflag_0 (iw0
, outf
);
4691 else if ((iw0
& 0xffe0) == 0x0200)
4692 rv
= decode_CC2dreg_0 (iw0
, outf
);
4693 else if ((iw0
& 0xff00) == 0x0300)
4694 rv
= decode_CC2stat_0 (iw0
, outf
);
4695 else if ((iw0
& 0xf000) == 0x1000)
4696 rv
= decode_BRCC_0 (iw0
, pc
, outf
);
4697 else if ((iw0
& 0xf000) == 0x2000)
4698 rv
= decode_UJUMP_0 (iw0
, pc
, outf
);
4699 else if ((iw0
& 0xf000) == 0x3000)
4700 rv
= decode_REGMV_0 (iw0
, outf
);
4701 else if ((iw0
& 0xfc00) == 0x4000)
4702 rv
= decode_ALU2op_0 (iw0
, outf
);
4703 else if ((iw0
& 0xfe00) == 0x4400)
4704 rv
= decode_PTR2op_0 (iw0
, outf
);
4705 else if ((iw0
& 0xf800) == 0x4800)
4706 rv
= decode_LOGI2op_0 (iw0
, outf
);
4707 else if ((iw0
& 0xf000) == 0x5000)
4708 rv
= decode_COMP3op_0 (iw0
, outf
);
4709 else if ((iw0
& 0xf800) == 0x6000)
4710 rv
= decode_COMPI2opD_0 (iw0
, outf
);
4711 else if ((iw0
& 0xf800) == 0x6800)
4712 rv
= decode_COMPI2opP_0 (iw0
, outf
);
4713 else if ((iw0
& 0xf000) == 0x8000)
4714 rv
= decode_LDSTpmod_0 (iw0
, outf
);
4715 else if ((iw0
& 0xff60) == 0x9e60)
4716 rv
= decode_dagMODim_0 (iw0
, outf
);
4717 else if ((iw0
& 0xfff0) == 0x9f60)
4718 rv
= decode_dagMODik_0 (iw0
, outf
);
4719 else if ((iw0
& 0xfc00) == 0x9c00)
4720 rv
= decode_dspLDST_0 (iw0
, outf
);
4721 else if ((iw0
& 0xf000) == 0x9000)
4722 rv
= decode_LDST_0 (iw0
, outf
);
4723 else if ((iw0
& 0xfc00) == 0xb800)
4724 rv
= decode_LDSTiiFP_0 (iw0
, outf
);
4725 else if ((iw0
& 0xe000) == 0xA000)
4726 rv
= decode_LDSTii_0 (iw0
, outf
);
4727 else if ((iw0
& 0xff80) == 0xe080 && (iw1
& 0x0C00) == 0x0000)
4728 rv
= decode_LoopSetup_0 (iw0
, iw1
, pc
, outf
);
4729 else if ((iw0
& 0xff00) == 0xe100 && (iw1
& 0x0000) == 0x0000)
4730 rv
= decode_LDIMMhalf_0 (iw0
, iw1
, outf
);
4731 else if ((iw0
& 0xfe00) == 0xe200 && (iw1
& 0x0000) == 0x0000)
4732 rv
= decode_CALLa_0 (iw0
, iw1
, pc
, outf
);
4733 else if ((iw0
& 0xfc00) == 0xe400 && (iw1
& 0x0000) == 0x0000)
4734 rv
= decode_LDSTidxI_0 (iw0
, iw1
, outf
);
4735 else if ((iw0
& 0xfffe) == 0xe800 && (iw1
& 0x0000) == 0x0000)
4736 rv
= decode_linkage_0 (iw0
, iw1
, outf
);
4737 else if ((iw0
& 0xf600) == 0xc000 && (iw1
& 0x0000) == 0x0000)
4738 rv
= decode_dsp32mac_0 (iw0
, iw1
, outf
);
4739 else if ((iw0
& 0xf600) == 0xc200 && (iw1
& 0x0000) == 0x0000)
4740 rv
= decode_dsp32mult_0 (iw0
, iw1
, outf
);
4741 else if ((iw0
& 0xf7c0) == 0xc400 && (iw1
& 0x0000) == 0x0000)
4742 rv
= decode_dsp32alu_0 (iw0
, iw1
, outf
);
4743 else if ((iw0
& 0xf780) == 0xc600 && (iw1
& 0x01c0) == 0x0000)
4744 rv
= decode_dsp32shift_0 (iw0
, iw1
, outf
);
4745 else if ((iw0
& 0xf780) == 0xc680 && (iw1
& 0x0000) == 0x0000)
4746 rv
= decode_dsp32shiftimm_0 (iw0
, iw1
, outf
);
4747 else if ((iw0
& 0xff00) == 0xf800)
4748 rv
= decode_pseudoDEBUG_0 (iw0
, outf
);
4749 else if ((iw0
& 0xFF00) == 0xF900)
4750 rv
= decode_pseudoOChar_0 (iw0
, outf
);
4751 else if ((iw0
& 0xFF00) == 0xf000 && (iw1
& 0x0000) == 0x0000)
4752 rv
= decode_pseudodbg_assert_0 (iw0
, iw1
, outf
);
4755 OUTS (outf
, "ILLEGAL");
4761 print_insn_bfin (bfd_vma pc
, disassemble_info
*outf
)
4768 status
= (*outf
->read_memory_func
) (pc
& ~0x01, buf
, 2, outf
);
4771 iw0
= bfd_getl16 (buf
);
4773 count
+= _print_insn_bfin (pc
, outf
);
4775 /* Proper display of multiple issue instructions. */
4777 if (count
== 4 && (iw0
& 0xc000) == 0xc000 && (iw0
& BIT_MULTI_INS
)
4778 && ((iw0
& 0xe800) != 0xe800 /* Not Linkage. */ ))
4784 OUTS (outf
, " || ");
4785 len
= _print_insn_bfin (pc
+ 4, outf
);
4786 OUTS (outf
, " || ");
4789 len
= _print_insn_bfin (pc
+ 6, outf
);
4797 OUTS (outf
, ";\t\t/* ILLEGAL PARALLEL INSTRUCTION */");