(coff_std_swap_table): Add an unused attribute in case it is not used.
[binutils.git] / opcodes / ppc-opc.c
blob8089a255496d896ded2d2fec06d4305f61cbfd5c
1 /* ppc-opc.c -- PowerPC opcode list
2 Copyright 1994, 1995, 1996, 1997, 1998, 2000, 2001, 2002, 2003, 2004,
3 2005 Free Software Foundation, Inc.
4 Written by Ian Lance Taylor, Cygnus Support
6 This file is part of GDB, GAS, and the GNU binutils.
8 GDB, GAS, and the GNU binutils are free software; you can redistribute
9 them and/or modify them under the terms of the GNU General Public
10 License as published by the Free Software Foundation; either version
11 2, or (at your option) any later version.
13 GDB, GAS, and the GNU binutils are distributed in the hope that they
14 will be useful, but WITHOUT ANY WARRANTY; without even the implied
15 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
16 the GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this file; see the file COPYING. If not, write to the Free
20 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
21 02111-1307, USA. */
23 #include <stdio.h>
24 #include "sysdep.h"
25 #include "opcode/ppc.h"
26 #include "opintl.h"
28 /* This file holds the PowerPC opcode table. The opcode table
29 includes almost all of the extended instruction mnemonics. This
30 permits the disassembler to use them, and simplifies the assembler
31 logic, at the cost of increasing the table size. The table is
32 strictly constant data, so the compiler should be able to put it in
33 the .text section.
35 This file also holds the operand table. All knowledge about
36 inserting operands into instructions and vice-versa is kept in this
37 file. */
39 /* Local insertion and extraction functions. */
41 static unsigned long insert_bat (unsigned long, long, int, const char **);
42 static long extract_bat (unsigned long, int, int *);
43 static unsigned long insert_bba (unsigned long, long, int, const char **);
44 static long extract_bba (unsigned long, int, int *);
45 static unsigned long insert_bd (unsigned long, long, int, const char **);
46 static long extract_bd (unsigned long, int, int *);
47 static unsigned long insert_bdm (unsigned long, long, int, const char **);
48 static long extract_bdm (unsigned long, int, int *);
49 static unsigned long insert_bdp (unsigned long, long, int, const char **);
50 static long extract_bdp (unsigned long, int, int *);
51 static unsigned long insert_bo (unsigned long, long, int, const char **);
52 static long extract_bo (unsigned long, int, int *);
53 static unsigned long insert_boe (unsigned long, long, int, const char **);
54 static long extract_boe (unsigned long, int, int *);
55 static unsigned long insert_dq (unsigned long, long, int, const char **);
56 static long extract_dq (unsigned long, int, int *);
57 static unsigned long insert_ds (unsigned long, long, int, const char **);
58 static long extract_ds (unsigned long, int, int *);
59 static unsigned long insert_de (unsigned long, long, int, const char **);
60 static long extract_de (unsigned long, int, int *);
61 static unsigned long insert_des (unsigned long, long, int, const char **);
62 static long extract_des (unsigned long, int, int *);
63 static unsigned long insert_fxm (unsigned long, long, int, const char **);
64 static long extract_fxm (unsigned long, int, int *);
65 static unsigned long insert_li (unsigned long, long, int, const char **);
66 static long extract_li (unsigned long, int, int *);
67 static unsigned long insert_mbe (unsigned long, long, int, const char **);
68 static long extract_mbe (unsigned long, int, int *);
69 static unsigned long insert_mb6 (unsigned long, long, int, const char **);
70 static long extract_mb6 (unsigned long, int, int *);
71 static unsigned long insert_nb (unsigned long, long, int, const char **);
72 static long extract_nb (unsigned long, int, int *);
73 static unsigned long insert_nsi (unsigned long, long, int, const char **);
74 static long extract_nsi (unsigned long, int, int *);
75 static unsigned long insert_ral (unsigned long, long, int, const char **);
76 static unsigned long insert_ram (unsigned long, long, int, const char **);
77 static unsigned long insert_raq (unsigned long, long, int, const char **);
78 static unsigned long insert_ras (unsigned long, long, int, const char **);
79 static unsigned long insert_rbs (unsigned long, long, int, const char **);
80 static long extract_rbs (unsigned long, int, int *);
81 static unsigned long insert_rsq (unsigned long, long, int, const char **);
82 static unsigned long insert_rtq (unsigned long, long, int, const char **);
83 static unsigned long insert_sh6 (unsigned long, long, int, const char **);
84 static long extract_sh6 (unsigned long, int, int *);
85 static unsigned long insert_spr (unsigned long, long, int, const char **);
86 static long extract_spr (unsigned long, int, int *);
87 static unsigned long insert_tbr (unsigned long, long, int, const char **);
88 static long extract_tbr (unsigned long, int, int *);
89 static unsigned long insert_ev2 (unsigned long, long, int, const char **);
90 static long extract_ev2 (unsigned long, int, int *);
91 static unsigned long insert_ev4 (unsigned long, long, int, const char **);
92 static long extract_ev4 (unsigned long, int, int *);
93 static unsigned long insert_ev8 (unsigned long, long, int, const char **);
94 static long extract_ev8 (unsigned long, int, int *);
96 /* The operands table.
98 The fields are bits, shift, insert, extract, flags.
100 We used to put parens around the various additions, like the one
101 for BA just below. However, that caused trouble with feeble
102 compilers with a limit on depth of a parenthesized expression, like
103 (reportedly) the compiler in Microsoft Developer Studio 5. So we
104 omit the parens, since the macros are never used in a context where
105 the addition will be ambiguous. */
107 const struct powerpc_operand powerpc_operands[] =
109 /* The zero index is used to indicate the end of the list of
110 operands. */
111 #define UNUSED 0
112 { 0, 0, NULL, NULL, 0 },
114 /* The BA field in an XL form instruction. */
115 #define BA UNUSED + 1
116 #define BA_MASK (0x1f << 16)
117 { 5, 16, NULL, NULL, PPC_OPERAND_CR },
119 /* The BA field in an XL form instruction when it must be the same
120 as the BT field in the same instruction. */
121 #define BAT BA + 1
122 { 5, 16, insert_bat, extract_bat, PPC_OPERAND_FAKE },
124 /* The BB field in an XL form instruction. */
125 #define BB BAT + 1
126 #define BB_MASK (0x1f << 11)
127 { 5, 11, NULL, NULL, PPC_OPERAND_CR },
129 /* The BB field in an XL form instruction when it must be the same
130 as the BA field in the same instruction. */
131 #define BBA BB + 1
132 { 5, 11, insert_bba, extract_bba, PPC_OPERAND_FAKE },
134 /* The BD field in a B form instruction. The lower two bits are
135 forced to zero. */
136 #define BD BBA + 1
137 { 16, 0, insert_bd, extract_bd, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
139 /* The BD field in a B form instruction when absolute addressing is
140 used. */
141 #define BDA BD + 1
142 { 16, 0, insert_bd, extract_bd, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
144 /* The BD field in a B form instruction when the - modifier is used.
145 This sets the y bit of the BO field appropriately. */
146 #define BDM BDA + 1
147 { 16, 0, insert_bdm, extract_bdm,
148 PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
150 /* The BD field in a B form instruction when the - modifier is used
151 and absolute address is used. */
152 #define BDMA BDM + 1
153 { 16, 0, insert_bdm, extract_bdm,
154 PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
156 /* The BD field in a B form instruction when the + modifier is used.
157 This sets the y bit of the BO field appropriately. */
158 #define BDP BDMA + 1
159 { 16, 0, insert_bdp, extract_bdp,
160 PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
162 /* The BD field in a B form instruction when the + modifier is used
163 and absolute addressing is used. */
164 #define BDPA BDP + 1
165 { 16, 0, insert_bdp, extract_bdp,
166 PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
168 /* The BF field in an X or XL form instruction. */
169 #define BF BDPA + 1
170 { 3, 23, NULL, NULL, PPC_OPERAND_CR },
172 /* An optional BF field. This is used for comparison instructions,
173 in which an omitted BF field is taken as zero. */
174 #define OBF BF + 1
175 { 3, 23, NULL, NULL, PPC_OPERAND_CR | PPC_OPERAND_OPTIONAL },
177 /* The BFA field in an X or XL form instruction. */
178 #define BFA OBF + 1
179 { 3, 18, NULL, NULL, PPC_OPERAND_CR },
181 /* The BI field in a B form or XL form instruction. */
182 #define BI BFA + 1
183 #define BI_MASK (0x1f << 16)
184 { 5, 16, NULL, NULL, PPC_OPERAND_CR },
186 /* The BO field in a B form instruction. Certain values are
187 illegal. */
188 #define BO BI + 1
189 #define BO_MASK (0x1f << 21)
190 { 5, 21, insert_bo, extract_bo, 0 },
192 /* The BO field in a B form instruction when the + or - modifier is
193 used. This is like the BO field, but it must be even. */
194 #define BOE BO + 1
195 { 5, 21, insert_boe, extract_boe, 0 },
197 #define BH BOE + 1
198 { 2, 11, NULL, NULL, PPC_OPERAND_OPTIONAL },
200 /* The BT field in an X or XL form instruction. */
201 #define BT BH + 1
202 { 5, 21, NULL, NULL, PPC_OPERAND_CR },
204 /* The condition register number portion of the BI field in a B form
205 or XL form instruction. This is used for the extended
206 conditional branch mnemonics, which set the lower two bits of the
207 BI field. This field is optional. */
208 #define CR BT + 1
209 { 3, 18, NULL, NULL, PPC_OPERAND_CR | PPC_OPERAND_OPTIONAL },
211 /* The CRB field in an X form instruction. */
212 #define CRB CR + 1
213 { 5, 6, NULL, NULL, 0 },
215 /* The CRFD field in an X form instruction. */
216 #define CRFD CRB + 1
217 { 3, 23, NULL, NULL, PPC_OPERAND_CR },
219 /* The CRFS field in an X form instruction. */
220 #define CRFS CRFD + 1
221 { 3, 0, NULL, NULL, PPC_OPERAND_CR },
223 /* The CT field in an X form instruction. */
224 #define CT CRFS + 1
225 { 5, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
227 /* The D field in a D form instruction. This is a displacement off
228 a register, and implies that the next operand is a register in
229 parentheses. */
230 #define D CT + 1
231 { 16, 0, NULL, NULL, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
233 /* The DE field in a DE form instruction. This is like D, but is 12
234 bits only. */
235 #define DE D + 1
236 { 14, 0, insert_de, extract_de, PPC_OPERAND_PARENS },
238 /* The DES field in a DES form instruction. This is like DS, but is 14
239 bits only (12 stored.) */
240 #define DES DE + 1
241 { 14, 0, insert_des, extract_des, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
243 /* The DQ field in a DQ form instruction. This is like D, but the
244 lower four bits are forced to zero. */
245 #define DQ DES + 1
246 { 16, 0, insert_dq, extract_dq,
247 PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DQ },
249 /* The DS field in a DS form instruction. This is like D, but the
250 lower two bits are forced to zero. */
251 #define DS DQ + 1
252 { 16, 0, insert_ds, extract_ds,
253 PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DS },
255 /* The E field in a wrteei instruction. */
256 #define E DS + 1
257 { 1, 15, NULL, NULL, 0 },
259 /* The FL1 field in a POWER SC form instruction. */
260 #define FL1 E + 1
261 { 4, 12, NULL, NULL, 0 },
263 /* The FL2 field in a POWER SC form instruction. */
264 #define FL2 FL1 + 1
265 { 3, 2, NULL, NULL, 0 },
267 /* The FLM field in an XFL form instruction. */
268 #define FLM FL2 + 1
269 { 8, 17, NULL, NULL, 0 },
271 /* The FRA field in an X or A form instruction. */
272 #define FRA FLM + 1
273 #define FRA_MASK (0x1f << 16)
274 { 5, 16, NULL, NULL, PPC_OPERAND_FPR },
276 /* The FRB field in an X or A form instruction. */
277 #define FRB FRA + 1
278 #define FRB_MASK (0x1f << 11)
279 { 5, 11, NULL, NULL, PPC_OPERAND_FPR },
281 /* The FRC field in an A form instruction. */
282 #define FRC FRB + 1
283 #define FRC_MASK (0x1f << 6)
284 { 5, 6, NULL, NULL, PPC_OPERAND_FPR },
286 /* The FRS field in an X form instruction or the FRT field in a D, X
287 or A form instruction. */
288 #define FRS FRC + 1
289 #define FRT FRS
290 { 5, 21, NULL, NULL, PPC_OPERAND_FPR },
292 /* The FXM field in an XFX instruction. */
293 #define FXM FRS + 1
294 #define FXM_MASK (0xff << 12)
295 { 8, 12, insert_fxm, extract_fxm, 0 },
297 /* Power4 version for mfcr. */
298 #define FXM4 FXM + 1
299 { 8, 12, insert_fxm, extract_fxm, PPC_OPERAND_OPTIONAL },
301 /* The L field in a D or X form instruction. */
302 #define L FXM4 + 1
303 { 1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
305 /* The LEV field in a POWER SC form instruction. */
306 #define LEV L + 1
307 { 7, 5, NULL, NULL, 0 },
309 /* The LI field in an I form instruction. The lower two bits are
310 forced to zero. */
311 #define LI LEV + 1
312 { 26, 0, insert_li, extract_li, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
314 /* The LI field in an I form instruction when used as an absolute
315 address. */
316 #define LIA LI + 1
317 { 26, 0, insert_li, extract_li, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
319 /* The LS field in an X (sync) form instruction. */
320 #define LS LIA + 1
321 { 2, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
323 /* The MB field in an M form instruction. */
324 #define MB LS + 1
325 #define MB_MASK (0x1f << 6)
326 { 5, 6, NULL, NULL, 0 },
328 /* The ME field in an M form instruction. */
329 #define ME MB + 1
330 #define ME_MASK (0x1f << 1)
331 { 5, 1, NULL, NULL, 0 },
333 /* The MB and ME fields in an M form instruction expressed a single
334 operand which is a bitmask indicating which bits to select. This
335 is a two operand form using PPC_OPERAND_NEXT. See the
336 description in opcode/ppc.h for what this means. */
337 #define MBE ME + 1
338 { 5, 6, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_NEXT },
339 { 32, 0, insert_mbe, extract_mbe, 0 },
341 /* The MB or ME field in an MD or MDS form instruction. The high
342 bit is wrapped to the low end. */
343 #define MB6 MBE + 2
344 #define ME6 MB6
345 #define MB6_MASK (0x3f << 5)
346 { 6, 5, insert_mb6, extract_mb6, 0 },
348 /* The MO field in an mbar instruction. */
349 #define MO MB6 + 1
350 { 5, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
352 /* The NB field in an X form instruction. The value 32 is stored as
353 0. */
354 #define NB MO + 1
355 { 6, 11, insert_nb, extract_nb, 0 },
357 /* The NSI field in a D form instruction. This is the same as the
358 SI field, only negated. */
359 #define NSI NB + 1
360 { 16, 0, insert_nsi, extract_nsi,
361 PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
363 /* The RA field in an D, DS, DQ, X, XO, M, or MDS form instruction. */
364 #define RA NSI + 1
365 #define RA_MASK (0x1f << 16)
366 { 5, 16, NULL, NULL, PPC_OPERAND_GPR },
368 /* As above, but 0 in the RA field means zero, not r0. */
369 #define RA0 RA + 1
370 { 5, 16, NULL, NULL, PPC_OPERAND_GPR_0 },
372 /* The RA field in the DQ form lq instruction, which has special
373 value restrictions. */
374 #define RAQ RA0 + 1
375 { 5, 16, insert_raq, NULL, PPC_OPERAND_GPR_0 },
377 /* The RA field in a D or X form instruction which is an updating
378 load, which means that the RA field may not be zero and may not
379 equal the RT field. */
380 #define RAL RAQ + 1
381 { 5, 16, insert_ral, NULL, PPC_OPERAND_GPR_0 },
383 /* The RA field in an lmw instruction, which has special value
384 restrictions. */
385 #define RAM RAL + 1
386 { 5, 16, insert_ram, NULL, PPC_OPERAND_GPR_0 },
388 /* The RA field in a D or X form instruction which is an updating
389 store or an updating floating point load, which means that the RA
390 field may not be zero. */
391 #define RAS RAM + 1
392 { 5, 16, insert_ras, NULL, PPC_OPERAND_GPR_0 },
394 /* The RA field of the tlbwe instruction, which is optional. */
395 #define RAOPT RAS + 1
396 { 5, 16, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
398 /* The RB field in an X, XO, M, or MDS form instruction. */
399 #define RB RAOPT + 1
400 #define RB_MASK (0x1f << 11)
401 { 5, 11, NULL, NULL, PPC_OPERAND_GPR },
403 /* The RB field in an X form instruction when it must be the same as
404 the RS field in the instruction. This is used for extended
405 mnemonics like mr. */
406 #define RBS RB + 1
407 { 5, 1, insert_rbs, extract_rbs, PPC_OPERAND_FAKE },
409 /* The RS field in a D, DS, X, XFX, XS, M, MD or MDS form
410 instruction or the RT field in a D, DS, X, XFX or XO form
411 instruction. */
412 #define RS RBS + 1
413 #define RT RS
414 #define RT_MASK (0x1f << 21)
415 { 5, 21, NULL, NULL, PPC_OPERAND_GPR },
417 /* The RS field of the DS form stq instruction, which has special
418 value restrictions. */
419 #define RSQ RS + 1
420 { 5, 21, insert_rsq, NULL, PPC_OPERAND_GPR_0 },
422 /* The RT field of the DQ form lq instruction, which has special
423 value restrictions. */
424 #define RTQ RSQ + 1
425 { 5, 21, insert_rtq, NULL, PPC_OPERAND_GPR_0 },
427 /* The RS field of the tlbwe instruction, which is optional. */
428 #define RSO RTQ + 1
429 { 5, 21, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
431 /* The SH field in an X or M form instruction. */
432 #define SH RSO + 1
433 #define SH_MASK (0x1f << 11)
434 { 5, 11, NULL, NULL, 0 },
436 /* The SH field in an MD form instruction. This is split. */
437 #define SH6 SH + 1
438 #define SH6_MASK ((0x1f << 11) | (1 << 1))
439 { 6, 1, insert_sh6, extract_sh6, 0 },
441 /* The SH field of the tlbwe instruction, which is optional. */
442 #define SHO SH6 + 1
443 { 5, 11,NULL, NULL, PPC_OPERAND_OPTIONAL },
445 /* The SI field in a D form instruction. */
446 #define SI SHO + 1
447 { 16, 0, NULL, NULL, PPC_OPERAND_SIGNED },
449 /* The SI field in a D form instruction when we accept a wide range
450 of positive values. */
451 #define SISIGNOPT SI + 1
452 { 16, 0, NULL, NULL, PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
454 /* The SPR field in an XFX form instruction. This is flipped--the
455 lower 5 bits are stored in the upper 5 and vice- versa. */
456 #define SPR SISIGNOPT + 1
457 #define PMR SPR
458 #define SPR_MASK (0x3ff << 11)
459 { 10, 11, insert_spr, extract_spr, 0 },
461 /* The BAT index number in an XFX form m[ft]ibat[lu] instruction. */
462 #define SPRBAT SPR + 1
463 #define SPRBAT_MASK (0x3 << 17)
464 { 2, 17, NULL, NULL, 0 },
466 /* The SPRG register number in an XFX form m[ft]sprg instruction. */
467 #define SPRG SPRBAT + 1
468 #define SPRG_MASK (0x3 << 16)
469 { 2, 16, NULL, NULL, 0 },
471 /* The SR field in an X form instruction. */
472 #define SR SPRG + 1
473 { 4, 16, NULL, NULL, 0 },
475 /* The STRM field in an X AltiVec form instruction. */
476 #define STRM SR + 1
477 #define STRM_MASK (0x3 << 21)
478 { 2, 21, NULL, NULL, 0 },
480 /* The SV field in a POWER SC form instruction. */
481 #define SV STRM + 1
482 { 14, 2, NULL, NULL, 0 },
484 /* The TBR field in an XFX form instruction. This is like the SPR
485 field, but it is optional. */
486 #define TBR SV + 1
487 { 10, 11, insert_tbr, extract_tbr, PPC_OPERAND_OPTIONAL },
489 /* The TO field in a D or X form instruction. */
490 #define TO TBR + 1
491 #define TO_MASK (0x1f << 21)
492 { 5, 21, NULL, NULL, 0 },
494 /* The U field in an X form instruction. */
495 #define U TO + 1
496 { 4, 12, NULL, NULL, 0 },
498 /* The UI field in a D form instruction. */
499 #define UI U + 1
500 { 16, 0, NULL, NULL, 0 },
502 /* The VA field in a VA, VX or VXR form instruction. */
503 #define VA UI + 1
504 #define VA_MASK (0x1f << 16)
505 { 5, 16, NULL, NULL, PPC_OPERAND_VR },
507 /* The VB field in a VA, VX or VXR form instruction. */
508 #define VB VA + 1
509 #define VB_MASK (0x1f << 11)
510 { 5, 11, NULL, NULL, PPC_OPERAND_VR },
512 /* The VC field in a VA form instruction. */
513 #define VC VB + 1
514 #define VC_MASK (0x1f << 6)
515 { 5, 6, NULL, NULL, PPC_OPERAND_VR },
517 /* The VD or VS field in a VA, VX, VXR or X form instruction. */
518 #define VD VC + 1
519 #define VS VD
520 #define VD_MASK (0x1f << 21)
521 { 5, 21, NULL, NULL, PPC_OPERAND_VR },
523 /* The SIMM field in a VX form instruction. */
524 #define SIMM VD + 1
525 { 5, 16, NULL, NULL, PPC_OPERAND_SIGNED},
527 /* The UIMM field in a VX form instruction. */
528 #define UIMM SIMM + 1
529 { 5, 16, NULL, NULL, 0 },
531 /* The SHB field in a VA form instruction. */
532 #define SHB UIMM + 1
533 { 4, 6, NULL, NULL, 0 },
535 /* The other UIMM field in a EVX form instruction. */
536 #define EVUIMM SHB + 1
537 { 5, 11, NULL, NULL, 0 },
539 /* The other UIMM field in a half word EVX form instruction. */
540 #define EVUIMM_2 EVUIMM + 1
541 { 32, 11, insert_ev2, extract_ev2, PPC_OPERAND_PARENS },
543 /* The other UIMM field in a word EVX form instruction. */
544 #define EVUIMM_4 EVUIMM_2 + 1
545 { 32, 11, insert_ev4, extract_ev4, PPC_OPERAND_PARENS },
547 /* The other UIMM field in a double EVX form instruction. */
548 #define EVUIMM_8 EVUIMM_4 + 1
549 { 32, 11, insert_ev8, extract_ev8, PPC_OPERAND_PARENS },
551 /* The WS field. */
552 #define WS EVUIMM_8 + 1
553 #define WS_MASK (0x7 << 11)
554 { 3, 11, NULL, NULL, 0 },
556 /* The L field in an mtmsrd instruction */
557 #define MTMSRD_L WS + 1
558 { 1, 16, NULL, NULL, PPC_OPERAND_OPTIONAL },
562 /* The functions used to insert and extract complicated operands. */
564 /* The BA field in an XL form instruction when it must be the same as
565 the BT field in the same instruction. This operand is marked FAKE.
566 The insertion function just copies the BT field into the BA field,
567 and the extraction function just checks that the fields are the
568 same. */
570 static unsigned long
571 insert_bat (unsigned long insn,
572 long value ATTRIBUTE_UNUSED,
573 int dialect ATTRIBUTE_UNUSED,
574 const char **errmsg ATTRIBUTE_UNUSED)
576 return insn | (((insn >> 21) & 0x1f) << 16);
579 static long
580 extract_bat (unsigned long insn,
581 int dialect ATTRIBUTE_UNUSED,
582 int *invalid)
584 if (((insn >> 21) & 0x1f) != ((insn >> 16) & 0x1f))
585 *invalid = 1;
586 return 0;
589 /* The BB field in an XL form instruction when it must be the same as
590 the BA field in the same instruction. This operand is marked FAKE.
591 The insertion function just copies the BA field into the BB field,
592 and the extraction function just checks that the fields are the
593 same. */
595 static unsigned long
596 insert_bba (unsigned long insn,
597 long value ATTRIBUTE_UNUSED,
598 int dialect ATTRIBUTE_UNUSED,
599 const char **errmsg ATTRIBUTE_UNUSED)
601 return insn | (((insn >> 16) & 0x1f) << 11);
604 static long
605 extract_bba (unsigned long insn,
606 int dialect ATTRIBUTE_UNUSED,
607 int *invalid)
609 if (((insn >> 16) & 0x1f) != ((insn >> 11) & 0x1f))
610 *invalid = 1;
611 return 0;
614 /* The BD field in a B form instruction. The lower two bits are
615 forced to zero. */
617 static unsigned long
618 insert_bd (unsigned long insn,
619 long value,
620 int dialect ATTRIBUTE_UNUSED,
621 const char **errmsg ATTRIBUTE_UNUSED)
623 return insn | (value & 0xfffc);
626 static long
627 extract_bd (unsigned long insn,
628 int dialect ATTRIBUTE_UNUSED,
629 int *invalid ATTRIBUTE_UNUSED)
631 return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
634 /* The BD field in a B form instruction when the - modifier is used.
635 This modifier means that the branch is not expected to be taken.
636 For chips built to versions of the architecture prior to version 2
637 (ie. not Power4 compatible), we set the y bit of the BO field to 1
638 if the offset is negative. When extracting, we require that the y
639 bit be 1 and that the offset be positive, since if the y bit is 0
640 we just want to print the normal form of the instruction.
641 Power4 compatible targets use two bits, "a", and "t", instead of
642 the "y" bit. "at" == 00 => no hint, "at" == 01 => unpredictable,
643 "at" == 10 => not taken, "at" == 11 => taken. The "t" bit is 00001
644 in BO field, the "a" bit is 00010 for branch on CR(BI) and 01000
645 for branch on CTR. We only handle the taken/not-taken hint here. */
647 static unsigned long
648 insert_bdm (unsigned long insn,
649 long value,
650 int dialect,
651 const char **errmsg ATTRIBUTE_UNUSED)
653 if ((dialect & PPC_OPCODE_POWER4) == 0)
655 if ((value & 0x8000) != 0)
656 insn |= 1 << 21;
658 else
660 if ((insn & (0x14 << 21)) == (0x04 << 21))
661 insn |= 0x02 << 21;
662 else if ((insn & (0x14 << 21)) == (0x10 << 21))
663 insn |= 0x08 << 21;
665 return insn | (value & 0xfffc);
668 static long
669 extract_bdm (unsigned long insn,
670 int dialect,
671 int *invalid)
673 if ((dialect & PPC_OPCODE_POWER4) == 0)
675 if (((insn & (1 << 21)) == 0) != ((insn & (1 << 15)) == 0))
676 *invalid = 1;
678 else
680 if ((insn & (0x17 << 21)) != (0x06 << 21)
681 && (insn & (0x1d << 21)) != (0x18 << 21))
682 *invalid = 1;
685 return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
688 /* The BD field in a B form instruction when the + modifier is used.
689 This is like BDM, above, except that the branch is expected to be
690 taken. */
692 static unsigned long
693 insert_bdp (unsigned long insn,
694 long value,
695 int dialect,
696 const char **errmsg ATTRIBUTE_UNUSED)
698 if ((dialect & PPC_OPCODE_POWER4) == 0)
700 if ((value & 0x8000) == 0)
701 insn |= 1 << 21;
703 else
705 if ((insn & (0x14 << 21)) == (0x04 << 21))
706 insn |= 0x03 << 21;
707 else if ((insn & (0x14 << 21)) == (0x10 << 21))
708 insn |= 0x09 << 21;
710 return insn | (value & 0xfffc);
713 static long
714 extract_bdp (unsigned long insn,
715 int dialect,
716 int *invalid)
718 if ((dialect & PPC_OPCODE_POWER4) == 0)
720 if (((insn & (1 << 21)) == 0) == ((insn & (1 << 15)) == 0))
721 *invalid = 1;
723 else
725 if ((insn & (0x17 << 21)) != (0x07 << 21)
726 && (insn & (0x1d << 21)) != (0x19 << 21))
727 *invalid = 1;
730 return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
733 /* Check for legal values of a BO field. */
735 static int
736 valid_bo (long value, int dialect)
738 if ((dialect & PPC_OPCODE_POWER4) == 0)
740 /* Certain encodings have bits that are required to be zero.
741 These are (z must be zero, y may be anything):
742 001zy
743 011zy
744 1z00y
745 1z01y
746 1z1zz
748 switch (value & 0x14)
750 default:
751 case 0:
752 return 1;
753 case 0x4:
754 return (value & 0x2) == 0;
755 case 0x10:
756 return (value & 0x8) == 0;
757 case 0x14:
758 return value == 0x14;
761 else
763 /* Certain encodings have bits that are required to be zero.
764 These are (z must be zero, a & t may be anything):
765 0000z
766 0001z
767 0100z
768 0101z
769 001at
770 011at
771 1a00t
772 1a01t
773 1z1zz
775 if ((value & 0x14) == 0)
776 return (value & 0x1) == 0;
777 else if ((value & 0x14) == 0x14)
778 return value == 0x14;
779 else
780 return 1;
784 /* The BO field in a B form instruction. Warn about attempts to set
785 the field to an illegal value. */
787 static unsigned long
788 insert_bo (unsigned long insn,
789 long value,
790 int dialect,
791 const char **errmsg)
793 if (!valid_bo (value, dialect))
794 *errmsg = _("invalid conditional option");
795 return insn | ((value & 0x1f) << 21);
798 static long
799 extract_bo (unsigned long insn,
800 int dialect,
801 int *invalid)
803 long value;
805 value = (insn >> 21) & 0x1f;
806 if (!valid_bo (value, dialect))
807 *invalid = 1;
808 return value;
811 /* The BO field in a B form instruction when the + or - modifier is
812 used. This is like the BO field, but it must be even. When
813 extracting it, we force it to be even. */
815 static unsigned long
816 insert_boe (unsigned long insn,
817 long value,
818 int dialect,
819 const char **errmsg)
821 if (!valid_bo (value, dialect))
822 *errmsg = _("invalid conditional option");
823 else if ((value & 1) != 0)
824 *errmsg = _("attempt to set y bit when using + or - modifier");
826 return insn | ((value & 0x1f) << 21);
829 static long
830 extract_boe (unsigned long insn,
831 int dialect,
832 int *invalid)
834 long value;
836 value = (insn >> 21) & 0x1f;
837 if (!valid_bo (value, dialect))
838 *invalid = 1;
839 return value & 0x1e;
842 /* The DQ field in a DQ form instruction. This is like D, but the
843 lower four bits are forced to zero. */
845 static unsigned long
846 insert_dq (unsigned long insn,
847 long value,
848 int dialect ATTRIBUTE_UNUSED,
849 const char **errmsg)
851 if ((value & 0xf) != 0)
852 *errmsg = _("offset not a multiple of 16");
853 return insn | (value & 0xfff0);
856 static long
857 extract_dq (unsigned long insn,
858 int dialect ATTRIBUTE_UNUSED,
859 int *invalid ATTRIBUTE_UNUSED)
861 return ((insn & 0xfff0) ^ 0x8000) - 0x8000;
864 static unsigned long
865 insert_ev2 (unsigned long insn,
866 long value,
867 int dialect ATTRIBUTE_UNUSED,
868 const char **errmsg)
870 if ((value & 1) != 0)
871 *errmsg = _("offset not a multiple of 2");
872 if ((value > 62) != 0)
873 *errmsg = _("offset greater than 62");
874 return insn | ((value & 0x3e) << 10);
877 static long
878 extract_ev2 (unsigned long insn,
879 int dialect ATTRIBUTE_UNUSED,
880 int *invalid ATTRIBUTE_UNUSED)
882 return (insn >> 10) & 0x3e;
885 static unsigned long
886 insert_ev4 (unsigned long insn,
887 long value,
888 int dialect ATTRIBUTE_UNUSED,
889 const char **errmsg)
891 if ((value & 3) != 0)
892 *errmsg = _("offset not a multiple of 4");
893 if ((value > 124) != 0)
894 *errmsg = _("offset greater than 124");
895 return insn | ((value & 0x7c) << 9);
898 static long
899 extract_ev4 (unsigned long insn,
900 int dialect ATTRIBUTE_UNUSED,
901 int *invalid ATTRIBUTE_UNUSED)
903 return (insn >> 9) & 0x7c;
906 static unsigned long
907 insert_ev8 (unsigned long insn,
908 long value,
909 int dialect ATTRIBUTE_UNUSED,
910 const char **errmsg)
912 if ((value & 7) != 0)
913 *errmsg = _("offset not a multiple of 8");
914 if ((value > 248) != 0)
915 *errmsg = _("offset greater than 248");
916 return insn | ((value & 0xf8) << 8);
919 static long
920 extract_ev8 (unsigned long insn,
921 int dialect ATTRIBUTE_UNUSED,
922 int *invalid ATTRIBUTE_UNUSED)
924 return (insn >> 8) & 0xf8;
927 /* The DS field in a DS form instruction. This is like D, but the
928 lower two bits are forced to zero. */
930 static unsigned long
931 insert_ds (unsigned long insn,
932 long value,
933 int dialect ATTRIBUTE_UNUSED,
934 const char **errmsg)
936 if ((value & 3) != 0)
937 *errmsg = _("offset not a multiple of 4");
938 return insn | (value & 0xfffc);
941 static long
942 extract_ds (unsigned long insn,
943 int dialect ATTRIBUTE_UNUSED,
944 int *invalid ATTRIBUTE_UNUSED)
946 return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
949 /* The DE field in a DE form instruction. */
951 static unsigned long
952 insert_de (unsigned long insn,
953 long value,
954 int dialect ATTRIBUTE_UNUSED,
955 const char **errmsg)
957 if (value > 2047 || value < -2048)
958 *errmsg = _("offset not between -2048 and 2047");
959 return insn | ((value << 4) & 0xfff0);
962 static long
963 extract_de (unsigned long insn,
964 int dialect ATTRIBUTE_UNUSED,
965 int *invalid ATTRIBUTE_UNUSED)
967 return (insn & 0xfff0) >> 4;
970 /* The DES field in a DES form instruction. */
972 static unsigned long
973 insert_des (unsigned long insn,
974 long value,
975 int dialect ATTRIBUTE_UNUSED,
976 const char **errmsg)
978 if (value > 8191 || value < -8192)
979 *errmsg = _("offset not between -8192 and 8191");
980 else if ((value & 3) != 0)
981 *errmsg = _("offset not a multiple of 4");
982 return insn | ((value << 2) & 0xfff0);
985 static long
986 extract_des (unsigned long insn,
987 int dialect ATTRIBUTE_UNUSED,
988 int *invalid ATTRIBUTE_UNUSED)
990 return (((insn >> 2) & 0x3ffc) ^ 0x2000) - 0x2000;
993 /* FXM mask in mfcr and mtcrf instructions. */
995 static unsigned long
996 insert_fxm (unsigned long insn,
997 long value,
998 int dialect,
999 const char **errmsg)
1001 /* If we're handling the mfocrf and mtocrf insns ensure that exactly
1002 one bit of the mask field is set. */
1003 if ((insn & (1 << 20)) != 0)
1005 if (value == 0 || (value & -value) != value)
1007 *errmsg = _("invalid mask field");
1008 value = 0;
1012 /* If the optional field on mfcr is missing that means we want to use
1013 the old form of the instruction that moves the whole cr. In that
1014 case we'll have VALUE zero. There doesn't seem to be a way to
1015 distinguish this from the case where someone writes mfcr %r3,0. */
1016 else if (value == 0)
1019 /* If only one bit of the FXM field is set, we can use the new form
1020 of the instruction, which is faster. Unlike the Power4 branch hint
1021 encoding, this is not backward compatible. Do not generate the
1022 new form unless -mpower4 has been given, or -many and the two
1023 operand form of mfcr was used. */
1024 else if ((value & -value) == value
1025 && ((dialect & PPC_OPCODE_POWER4) != 0
1026 || ((dialect & PPC_OPCODE_ANY) != 0
1027 && (insn & (0x3ff << 1)) == 19 << 1)))
1028 insn |= 1 << 20;
1030 /* Any other value on mfcr is an error. */
1031 else if ((insn & (0x3ff << 1)) == 19 << 1)
1033 *errmsg = _("ignoring invalid mfcr mask");
1034 value = 0;
1037 return insn | ((value & 0xff) << 12);
1040 static long
1041 extract_fxm (unsigned long insn,
1042 int dialect ATTRIBUTE_UNUSED,
1043 int *invalid)
1045 long mask = (insn >> 12) & 0xff;
1047 /* Is this a Power4 insn? */
1048 if ((insn & (1 << 20)) != 0)
1050 /* Exactly one bit of MASK should be set. */
1051 if (mask == 0 || (mask & -mask) != mask)
1052 *invalid = 1;
1055 /* Check that non-power4 form of mfcr has a zero MASK. */
1056 else if ((insn & (0x3ff << 1)) == 19 << 1)
1058 if (mask != 0)
1059 *invalid = 1;
1062 return mask;
1065 /* The LI field in an I form instruction. The lower two bits are
1066 forced to zero. */
1068 static unsigned long
1069 insert_li (unsigned long insn,
1070 long value,
1071 int dialect ATTRIBUTE_UNUSED,
1072 const char **errmsg)
1074 if ((value & 3) != 0)
1075 *errmsg = _("ignoring least significant bits in branch offset");
1076 return insn | (value & 0x3fffffc);
1079 static long
1080 extract_li (unsigned long insn,
1081 int dialect ATTRIBUTE_UNUSED,
1082 int *invalid ATTRIBUTE_UNUSED)
1084 return ((insn & 0x3fffffc) ^ 0x2000000) - 0x2000000;
1087 /* The MB and ME fields in an M form instruction expressed as a single
1088 operand which is itself a bitmask. The extraction function always
1089 marks it as invalid, since we never want to recognize an
1090 instruction which uses a field of this type. */
1092 static unsigned long
1093 insert_mbe (unsigned long insn,
1094 long value,
1095 int dialect ATTRIBUTE_UNUSED,
1096 const char **errmsg)
1098 unsigned long uval, mask;
1099 int mb, me, mx, count, last;
1101 uval = value;
1103 if (uval == 0)
1105 *errmsg = _("illegal bitmask");
1106 return insn;
1109 mb = 0;
1110 me = 32;
1111 if ((uval & 1) != 0)
1112 last = 1;
1113 else
1114 last = 0;
1115 count = 0;
1117 /* mb: location of last 0->1 transition */
1118 /* me: location of last 1->0 transition */
1119 /* count: # transitions */
1121 for (mx = 0, mask = 1L << 31; mx < 32; ++mx, mask >>= 1)
1123 if ((uval & mask) && !last)
1125 ++count;
1126 mb = mx;
1127 last = 1;
1129 else if (!(uval & mask) && last)
1131 ++count;
1132 me = mx;
1133 last = 0;
1136 if (me == 0)
1137 me = 32;
1139 if (count != 2 && (count != 0 || ! last))
1140 *errmsg = _("illegal bitmask");
1142 return insn | (mb << 6) | ((me - 1) << 1);
1145 static long
1146 extract_mbe (unsigned long insn,
1147 int dialect ATTRIBUTE_UNUSED,
1148 int *invalid)
1150 long ret;
1151 int mb, me;
1152 int i;
1154 *invalid = 1;
1156 mb = (insn >> 6) & 0x1f;
1157 me = (insn >> 1) & 0x1f;
1158 if (mb < me + 1)
1160 ret = 0;
1161 for (i = mb; i <= me; i++)
1162 ret |= 1L << (31 - i);
1164 else if (mb == me + 1)
1165 ret = ~0;
1166 else /* (mb > me + 1) */
1168 ret = ~0;
1169 for (i = me + 1; i < mb; i++)
1170 ret &= ~(1L << (31 - i));
1172 return ret;
1175 /* The MB or ME field in an MD or MDS form instruction. The high bit
1176 is wrapped to the low end. */
1178 static unsigned long
1179 insert_mb6 (unsigned long insn,
1180 long value,
1181 int dialect ATTRIBUTE_UNUSED,
1182 const char **errmsg ATTRIBUTE_UNUSED)
1184 return insn | ((value & 0x1f) << 6) | (value & 0x20);
1187 static long
1188 extract_mb6 (unsigned long insn,
1189 int dialect ATTRIBUTE_UNUSED,
1190 int *invalid ATTRIBUTE_UNUSED)
1192 return ((insn >> 6) & 0x1f) | (insn & 0x20);
1195 /* The NB field in an X form instruction. The value 32 is stored as
1196 0. */
1198 static unsigned long
1199 insert_nb (unsigned long insn,
1200 long value,
1201 int dialect ATTRIBUTE_UNUSED,
1202 const char **errmsg)
1204 if (value < 0 || value > 32)
1205 *errmsg = _("value out of range");
1206 if (value == 32)
1207 value = 0;
1208 return insn | ((value & 0x1f) << 11);
1211 static long
1212 extract_nb (unsigned long insn,
1213 int dialect ATTRIBUTE_UNUSED,
1214 int *invalid ATTRIBUTE_UNUSED)
1216 long ret;
1218 ret = (insn >> 11) & 0x1f;
1219 if (ret == 0)
1220 ret = 32;
1221 return ret;
1224 /* The NSI field in a D form instruction. This is the same as the SI
1225 field, only negated. The extraction function always marks it as
1226 invalid, since we never want to recognize an instruction which uses
1227 a field of this type. */
1229 static unsigned long
1230 insert_nsi (unsigned long insn,
1231 long value,
1232 int dialect ATTRIBUTE_UNUSED,
1233 const char **errmsg ATTRIBUTE_UNUSED)
1235 return insn | (-value & 0xffff);
1238 static long
1239 extract_nsi (unsigned long insn,
1240 int dialect ATTRIBUTE_UNUSED,
1241 int *invalid)
1243 *invalid = 1;
1244 return -(((insn & 0xffff) ^ 0x8000) - 0x8000);
1247 /* The RA field in a D or X form instruction which is an updating
1248 load, which means that the RA field may not be zero and may not
1249 equal the RT field. */
1251 static unsigned long
1252 insert_ral (unsigned long insn,
1253 long value,
1254 int dialect ATTRIBUTE_UNUSED,
1255 const char **errmsg)
1257 if (value == 0
1258 || (unsigned long) value == ((insn >> 21) & 0x1f))
1259 *errmsg = "invalid register operand when updating";
1260 return insn | ((value & 0x1f) << 16);
1263 /* The RA field in an lmw instruction, which has special value
1264 restrictions. */
1266 static unsigned long
1267 insert_ram (unsigned long insn,
1268 long value,
1269 int dialect ATTRIBUTE_UNUSED,
1270 const char **errmsg)
1272 if ((unsigned long) value >= ((insn >> 21) & 0x1f))
1273 *errmsg = _("index register in load range");
1274 return insn | ((value & 0x1f) << 16);
1277 /* The RA field in the DQ form lq instruction, which has special
1278 value restrictions. */
1280 static unsigned long
1281 insert_raq (unsigned long insn,
1282 long value,
1283 int dialect ATTRIBUTE_UNUSED,
1284 const char **errmsg)
1286 long rtvalue = (insn & RT_MASK) >> 21;
1288 if (value == rtvalue)
1289 *errmsg = _("source and target register operands must be different");
1290 return insn | ((value & 0x1f) << 16);
1293 /* The RA field in a D or X form instruction which is an updating
1294 store or an updating floating point load, which means that the RA
1295 field may not be zero. */
1297 static unsigned long
1298 insert_ras (unsigned long insn,
1299 long value,
1300 int dialect ATTRIBUTE_UNUSED,
1301 const char **errmsg)
1303 if (value == 0)
1304 *errmsg = _("invalid register operand when updating");
1305 return insn | ((value & 0x1f) << 16);
1308 /* The RB field in an X form instruction when it must be the same as
1309 the RS field in the instruction. This is used for extended
1310 mnemonics like mr. This operand is marked FAKE. The insertion
1311 function just copies the BT field into the BA field, and the
1312 extraction function just checks that the fields are the same. */
1314 static unsigned long
1315 insert_rbs (unsigned long insn,
1316 long value ATTRIBUTE_UNUSED,
1317 int dialect ATTRIBUTE_UNUSED,
1318 const char **errmsg ATTRIBUTE_UNUSED)
1320 return insn | (((insn >> 21) & 0x1f) << 11);
1323 static long
1324 extract_rbs (unsigned long insn,
1325 int dialect ATTRIBUTE_UNUSED,
1326 int *invalid)
1328 if (((insn >> 21) & 0x1f) != ((insn >> 11) & 0x1f))
1329 *invalid = 1;
1330 return 0;
1333 /* The RT field of the DQ form lq instruction, which has special
1334 value restrictions. */
1336 static unsigned long
1337 insert_rtq (unsigned long insn,
1338 long value,
1339 int dialect ATTRIBUTE_UNUSED,
1340 const char **errmsg)
1342 if ((value & 1) != 0)
1343 *errmsg = _("target register operand must be even");
1344 return insn | ((value & 0x1f) << 21);
1347 /* The RS field of the DS form stq instruction, which has special
1348 value restrictions. */
1350 static unsigned long
1351 insert_rsq (unsigned long insn,
1352 long value ATTRIBUTE_UNUSED,
1353 int dialect ATTRIBUTE_UNUSED,
1354 const char **errmsg)
1356 if ((value & 1) != 0)
1357 *errmsg = _("source register operand must be even");
1358 return insn | ((value & 0x1f) << 21);
1361 /* The SH field in an MD form instruction. This is split. */
1363 static unsigned long
1364 insert_sh6 (unsigned long insn,
1365 long value,
1366 int dialect ATTRIBUTE_UNUSED,
1367 const char **errmsg ATTRIBUTE_UNUSED)
1369 return insn | ((value & 0x1f) << 11) | ((value & 0x20) >> 4);
1372 static long
1373 extract_sh6 (unsigned long insn,
1374 int dialect ATTRIBUTE_UNUSED,
1375 int *invalid ATTRIBUTE_UNUSED)
1377 return ((insn >> 11) & 0x1f) | ((insn << 4) & 0x20);
1380 /* The SPR field in an XFX form instruction. This is flipped--the
1381 lower 5 bits are stored in the upper 5 and vice- versa. */
1383 static unsigned long
1384 insert_spr (unsigned long insn,
1385 long value,
1386 int dialect ATTRIBUTE_UNUSED,
1387 const char **errmsg ATTRIBUTE_UNUSED)
1389 return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
1392 static long
1393 extract_spr (unsigned long insn,
1394 int dialect ATTRIBUTE_UNUSED,
1395 int *invalid ATTRIBUTE_UNUSED)
1397 return ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
1400 /* The TBR field in an XFX instruction. This is just like SPR, but it
1401 is optional. When TBR is omitted, it must be inserted as 268 (the
1402 magic number of the TB register). These functions treat 0
1403 (indicating an omitted optional operand) as 268. This means that
1404 ``mftb 4,0'' is not handled correctly. This does not matter very
1405 much, since the architecture manual does not define mftb as
1406 accepting any values other than 268 or 269. */
1408 #define TB (268)
1410 static unsigned long
1411 insert_tbr (unsigned long insn,
1412 long value,
1413 int dialect ATTRIBUTE_UNUSED,
1414 const char **errmsg ATTRIBUTE_UNUSED)
1416 if (value == 0)
1417 value = TB;
1418 return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
1421 static long
1422 extract_tbr (unsigned long insn,
1423 int dialect ATTRIBUTE_UNUSED,
1424 int *invalid ATTRIBUTE_UNUSED)
1426 long ret;
1428 ret = ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
1429 if (ret == TB)
1430 ret = 0;
1431 return ret;
1434 /* Macros used to form opcodes. */
1436 /* The main opcode. */
1437 #define OP(x) ((((unsigned long)(x)) & 0x3f) << 26)
1438 #define OP_MASK OP (0x3f)
1440 /* The main opcode combined with a trap code in the TO field of a D
1441 form instruction. Used for extended mnemonics for the trap
1442 instructions. */
1443 #define OPTO(x,to) (OP (x) | ((((unsigned long)(to)) & 0x1f) << 21))
1444 #define OPTO_MASK (OP_MASK | TO_MASK)
1446 /* The main opcode combined with a comparison size bit in the L field
1447 of a D form or X form instruction. Used for extended mnemonics for
1448 the comparison instructions. */
1449 #define OPL(x,l) (OP (x) | ((((unsigned long)(l)) & 1) << 21))
1450 #define OPL_MASK OPL (0x3f,1)
1452 /* An A form instruction. */
1453 #define A(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1) | (((unsigned long)(rc)) & 1))
1454 #define A_MASK A (0x3f, 0x1f, 1)
1456 /* An A_MASK with the FRB field fixed. */
1457 #define AFRB_MASK (A_MASK | FRB_MASK)
1459 /* An A_MASK with the FRC field fixed. */
1460 #define AFRC_MASK (A_MASK | FRC_MASK)
1462 /* An A_MASK with the FRA and FRC fields fixed. */
1463 #define AFRAFRC_MASK (A_MASK | FRA_MASK | FRC_MASK)
1465 /* A B form instruction. */
1466 #define B(op, aa, lk) (OP (op) | ((((unsigned long)(aa)) & 1) << 1) | ((lk) & 1))
1467 #define B_MASK B (0x3f, 1, 1)
1469 /* A B form instruction setting the BO field. */
1470 #define BBO(op, bo, aa, lk) (B ((op), (aa), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
1471 #define BBO_MASK BBO (0x3f, 0x1f, 1, 1)
1473 /* A BBO_MASK with the y bit of the BO field removed. This permits
1474 matching a conditional branch regardless of the setting of the y
1475 bit. Similarly for the 'at' bits used for power4 branch hints. */
1476 #define Y_MASK (((unsigned long) 1) << 21)
1477 #define AT1_MASK (((unsigned long) 3) << 21)
1478 #define AT2_MASK (((unsigned long) 9) << 21)
1479 #define BBOY_MASK (BBO_MASK &~ Y_MASK)
1480 #define BBOAT_MASK (BBO_MASK &~ AT1_MASK)
1482 /* A B form instruction setting the BO field and the condition bits of
1483 the BI field. */
1484 #define BBOCB(op, bo, cb, aa, lk) \
1485 (BBO ((op), (bo), (aa), (lk)) | ((((unsigned long)(cb)) & 0x3) << 16))
1486 #define BBOCB_MASK BBOCB (0x3f, 0x1f, 0x3, 1, 1)
1488 /* A BBOCB_MASK with the y bit of the BO field removed. */
1489 #define BBOYCB_MASK (BBOCB_MASK &~ Y_MASK)
1490 #define BBOATCB_MASK (BBOCB_MASK &~ AT1_MASK)
1491 #define BBOAT2CB_MASK (BBOCB_MASK &~ AT2_MASK)
1493 /* A BBOYCB_MASK in which the BI field is fixed. */
1494 #define BBOYBI_MASK (BBOYCB_MASK | BI_MASK)
1495 #define BBOATBI_MASK (BBOAT2CB_MASK | BI_MASK)
1497 /* An Context form instruction. */
1498 #define CTX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7))
1499 #define CTX_MASK CTX(0x3f, 0x7)
1501 /* An User Context form instruction. */
1502 #define UCTX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f))
1503 #define UCTX_MASK UCTX(0x3f, 0x1f)
1505 /* The main opcode mask with the RA field clear. */
1506 #define DRA_MASK (OP_MASK | RA_MASK)
1508 /* A DS form instruction. */
1509 #define DSO(op, xop) (OP (op) | ((xop) & 0x3))
1510 #define DS_MASK DSO (0x3f, 3)
1512 /* A DE form instruction. */
1513 #define DEO(op, xop) (OP (op) | ((xop) & 0xf))
1514 #define DE_MASK DEO (0x3e, 0xf)
1516 /* An EVSEL form instruction. */
1517 #define EVSEL(op, xop) (OP (op) | (((unsigned long)(xop)) & 0xff) << 3)
1518 #define EVSEL_MASK EVSEL(0x3f, 0xff)
1520 /* An M form instruction. */
1521 #define M(op, rc) (OP (op) | ((rc) & 1))
1522 #define M_MASK M (0x3f, 1)
1524 /* An M form instruction with the ME field specified. */
1525 #define MME(op, me, rc) (M ((op), (rc)) | ((((unsigned long)(me)) & 0x1f) << 1))
1527 /* An M_MASK with the MB and ME fields fixed. */
1528 #define MMBME_MASK (M_MASK | MB_MASK | ME_MASK)
1530 /* An M_MASK with the SH and ME fields fixed. */
1531 #define MSHME_MASK (M_MASK | SH_MASK | ME_MASK)
1533 /* An MD form instruction. */
1534 #define MD(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x7) << 2) | ((rc) & 1))
1535 #define MD_MASK MD (0x3f, 0x7, 1)
1537 /* An MD_MASK with the MB field fixed. */
1538 #define MDMB_MASK (MD_MASK | MB6_MASK)
1540 /* An MD_MASK with the SH field fixed. */
1541 #define MDSH_MASK (MD_MASK | SH6_MASK)
1543 /* An MDS form instruction. */
1544 #define MDS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0xf) << 1) | ((rc) & 1))
1545 #define MDS_MASK MDS (0x3f, 0xf, 1)
1547 /* An MDS_MASK with the MB field fixed. */
1548 #define MDSMB_MASK (MDS_MASK | MB6_MASK)
1550 /* An SC form instruction. */
1551 #define SC(op, sa, lk) (OP (op) | ((((unsigned long)(sa)) & 1) << 1) | ((lk) & 1))
1552 #define SC_MASK (OP_MASK | (((unsigned long)0x3ff) << 16) | (((unsigned long)1) << 1) | 1)
1554 /* An VX form instruction. */
1555 #define VX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7ff))
1557 /* The mask for an VX form instruction. */
1558 #define VX_MASK VX(0x3f, 0x7ff)
1560 /* An VA form instruction. */
1561 #define VXA(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x03f))
1563 /* The mask for an VA form instruction. */
1564 #define VXA_MASK VXA(0x3f, 0x3f)
1566 /* An VXR form instruction. */
1567 #define VXR(op, xop, rc) (OP (op) | (((rc) & 1) << 10) | (((unsigned long)(xop)) & 0x3ff))
1569 /* The mask for a VXR form instruction. */
1570 #define VXR_MASK VXR(0x3f, 0x3ff, 1)
1572 /* An X form instruction. */
1573 #define X(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
1575 /* An X form instruction with the RC bit specified. */
1576 #define XRC(op, xop, rc) (X ((op), (xop)) | ((rc) & 1))
1578 /* The mask for an X form instruction. */
1579 #define X_MASK XRC (0x3f, 0x3ff, 1)
1581 /* An X_MASK with the RA field fixed. */
1582 #define XRA_MASK (X_MASK | RA_MASK)
1584 /* An X_MASK with the RB field fixed. */
1585 #define XRB_MASK (X_MASK | RB_MASK)
1587 /* An X_MASK with the RT field fixed. */
1588 #define XRT_MASK (X_MASK | RT_MASK)
1590 /* An X_MASK with the RA and RB fields fixed. */
1591 #define XRARB_MASK (X_MASK | RA_MASK | RB_MASK)
1593 /* An XRARB_MASK, but with the L bit clear. */
1594 #define XRLARB_MASK (XRARB_MASK & ~((unsigned long) 1 << 16))
1596 /* An X_MASK with the RT and RA fields fixed. */
1597 #define XRTRA_MASK (X_MASK | RT_MASK | RA_MASK)
1599 /* An XRTRA_MASK, but with L bit clear. */
1600 #define XRTLRA_MASK (XRTRA_MASK & ~((unsigned long) 1 << 21))
1602 /* An X form instruction with the L bit specified. */
1603 #define XOPL(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 1) << 21))
1605 /* The mask for an X form comparison instruction. */
1606 #define XCMP_MASK (X_MASK | (((unsigned long)1) << 22))
1608 /* The mask for an X form comparison instruction with the L field
1609 fixed. */
1610 #define XCMPL_MASK (XCMP_MASK | (((unsigned long)1) << 21))
1612 /* An X form trap instruction with the TO field specified. */
1613 #define XTO(op, xop, to) (X ((op), (xop)) | ((((unsigned long)(to)) & 0x1f) << 21))
1614 #define XTO_MASK (X_MASK | TO_MASK)
1616 /* An X form tlb instruction with the SH field specified. */
1617 #define XTLB(op, xop, sh) (X ((op), (xop)) | ((((unsigned long)(sh)) & 0x1f) << 11))
1618 #define XTLB_MASK (X_MASK | SH_MASK)
1620 /* An X form sync instruction. */
1621 #define XSYNC(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 3) << 21))
1623 /* An X form sync instruction with everything filled in except the LS field. */
1624 #define XSYNC_MASK (0xff9fffff)
1626 /* An X form AltiVec dss instruction. */
1627 #define XDSS(op, xop, a) (X ((op), (xop)) | ((((unsigned long)(a)) & 1) << 25))
1628 #define XDSS_MASK XDSS(0x3f, 0x3ff, 1)
1630 /* An XFL form instruction. */
1631 #define XFL(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1) | (((unsigned long)(rc)) & 1))
1632 #define XFL_MASK (XFL (0x3f, 0x3ff, 1) | (((unsigned long)1) << 25) | (((unsigned long)1) << 16))
1634 /* An X form isel instruction. */
1635 #define XISEL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1))
1636 #define XISEL_MASK XISEL(0x3f, 0x1f)
1638 /* An XL form instruction with the LK field set to 0. */
1639 #define XL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
1641 /* An XL form instruction which uses the LK field. */
1642 #define XLLK(op, xop, lk) (XL ((op), (xop)) | ((lk) & 1))
1644 /* The mask for an XL form instruction. */
1645 #define XL_MASK XLLK (0x3f, 0x3ff, 1)
1647 /* An XL form instruction which explicitly sets the BO field. */
1648 #define XLO(op, bo, xop, lk) \
1649 (XLLK ((op), (xop), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
1650 #define XLO_MASK (XL_MASK | BO_MASK)
1652 /* An XL form instruction which explicitly sets the y bit of the BO
1653 field. */
1654 #define XLYLK(op, xop, y, lk) (XLLK ((op), (xop), (lk)) | ((((unsigned long)(y)) & 1) << 21))
1655 #define XLYLK_MASK (XL_MASK | Y_MASK)
1657 /* An XL form instruction which sets the BO field and the condition
1658 bits of the BI field. */
1659 #define XLOCB(op, bo, cb, xop, lk) \
1660 (XLO ((op), (bo), (xop), (lk)) | ((((unsigned long)(cb)) & 3) << 16))
1661 #define XLOCB_MASK XLOCB (0x3f, 0x1f, 0x3, 0x3ff, 1)
1663 /* An XL_MASK or XLYLK_MASK or XLOCB_MASK with the BB field fixed. */
1664 #define XLBB_MASK (XL_MASK | BB_MASK)
1665 #define XLYBB_MASK (XLYLK_MASK | BB_MASK)
1666 #define XLBOCBBB_MASK (XLOCB_MASK | BB_MASK)
1668 /* A mask for branch instructions using the BH field. */
1669 #define XLBH_MASK (XL_MASK | (0x1c << 11))
1671 /* An XL_MASK with the BO and BB fields fixed. */
1672 #define XLBOBB_MASK (XL_MASK | BO_MASK | BB_MASK)
1674 /* An XL_MASK with the BO, BI and BB fields fixed. */
1675 #define XLBOBIBB_MASK (XL_MASK | BO_MASK | BI_MASK | BB_MASK)
1677 /* An XO form instruction. */
1678 #define XO(op, xop, oe, rc) \
1679 (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 1) | ((((unsigned long)(oe)) & 1) << 10) | (((unsigned long)(rc)) & 1))
1680 #define XO_MASK XO (0x3f, 0x1ff, 1, 1)
1682 /* An XO_MASK with the RB field fixed. */
1683 #define XORB_MASK (XO_MASK | RB_MASK)
1685 /* An XS form instruction. */
1686 #define XS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 2) | (((unsigned long)(rc)) & 1))
1687 #define XS_MASK XS (0x3f, 0x1ff, 1)
1689 /* A mask for the FXM version of an XFX form instruction. */
1690 #define XFXFXM_MASK (X_MASK | (1 << 11) | (1 << 20))
1692 /* An XFX form instruction with the FXM field filled in. */
1693 #define XFXM(op, xop, fxm, p4) \
1694 (X ((op), (xop)) | ((((unsigned long)(fxm)) & 0xff) << 12) \
1695 | ((unsigned long)(p4) << 20))
1697 /* An XFX form instruction with the SPR field filled in. */
1698 #define XSPR(op, xop, spr) \
1699 (X ((op), (xop)) | ((((unsigned long)(spr)) & 0x1f) << 16) | ((((unsigned long)(spr)) & 0x3e0) << 6))
1700 #define XSPR_MASK (X_MASK | SPR_MASK)
1702 /* An XFX form instruction with the SPR field filled in except for the
1703 SPRBAT field. */
1704 #define XSPRBAT_MASK (XSPR_MASK &~ SPRBAT_MASK)
1706 /* An XFX form instruction with the SPR field filled in except for the
1707 SPRG field. */
1708 #define XSPRG_MASK (XSPR_MASK &~ SPRG_MASK)
1710 /* An X form instruction with everything filled in except the E field. */
1711 #define XE_MASK (0xffff7fff)
1713 /* An X form user context instruction. */
1714 #define XUC(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f))
1715 #define XUC_MASK XUC(0x3f, 0x1f)
1717 /* The BO encodings used in extended conditional branch mnemonics. */
1718 #define BODNZF (0x0)
1719 #define BODNZFP (0x1)
1720 #define BODZF (0x2)
1721 #define BODZFP (0x3)
1722 #define BODNZT (0x8)
1723 #define BODNZTP (0x9)
1724 #define BODZT (0xa)
1725 #define BODZTP (0xb)
1727 #define BOF (0x4)
1728 #define BOFP (0x5)
1729 #define BOFM4 (0x6)
1730 #define BOFP4 (0x7)
1731 #define BOT (0xc)
1732 #define BOTP (0xd)
1733 #define BOTM4 (0xe)
1734 #define BOTP4 (0xf)
1736 #define BODNZ (0x10)
1737 #define BODNZP (0x11)
1738 #define BODZ (0x12)
1739 #define BODZP (0x13)
1740 #define BODNZM4 (0x18)
1741 #define BODNZP4 (0x19)
1742 #define BODZM4 (0x1a)
1743 #define BODZP4 (0x1b)
1745 #define BOU (0x14)
1747 /* The BI condition bit encodings used in extended conditional branch
1748 mnemonics. */
1749 #define CBLT (0)
1750 #define CBGT (1)
1751 #define CBEQ (2)
1752 #define CBSO (3)
1754 /* The TO encodings used in extended trap mnemonics. */
1755 #define TOLGT (0x1)
1756 #define TOLLT (0x2)
1757 #define TOEQ (0x4)
1758 #define TOLGE (0x5)
1759 #define TOLNL (0x5)
1760 #define TOLLE (0x6)
1761 #define TOLNG (0x6)
1762 #define TOGT (0x8)
1763 #define TOGE (0xc)
1764 #define TONL (0xc)
1765 #define TOLT (0x10)
1766 #define TOLE (0x14)
1767 #define TONG (0x14)
1768 #define TONE (0x18)
1769 #define TOU (0x1f)
1771 /* Smaller names for the flags so each entry in the opcodes table will
1772 fit on a single line. */
1773 #undef PPC
1774 #define PPC PPC_OPCODE_PPC
1775 #define PPCCOM PPC_OPCODE_PPC | PPC_OPCODE_COMMON
1776 #define NOPOWER4 PPC_OPCODE_NOPOWER4 | PPCCOM
1777 #define POWER4 PPC_OPCODE_POWER4
1778 #define PPC32 PPC_OPCODE_32 | PPC_OPCODE_PPC
1779 #define PPC64 PPC_OPCODE_64 | PPC_OPCODE_PPC
1780 #define PPC403 PPC_OPCODE_403
1781 #define PPC405 PPC403
1782 #define PPC440 PPC_OPCODE_440
1783 #define PPC750 PPC
1784 #define PPC860 PPC
1785 #define PPCVEC PPC_OPCODE_ALTIVEC
1786 #define POWER PPC_OPCODE_POWER
1787 #define POWER2 PPC_OPCODE_POWER | PPC_OPCODE_POWER2
1788 #define PPCPWR2 PPC_OPCODE_PPC | PPC_OPCODE_POWER | PPC_OPCODE_POWER2
1789 #define POWER32 PPC_OPCODE_POWER | PPC_OPCODE_32
1790 #define COM PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON
1791 #define COM32 PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON | PPC_OPCODE_32
1792 #define M601 PPC_OPCODE_POWER | PPC_OPCODE_601
1793 #define PWRCOM PPC_OPCODE_POWER | PPC_OPCODE_601 | PPC_OPCODE_COMMON
1794 #define MFDEC1 PPC_OPCODE_POWER
1795 #define MFDEC2 PPC_OPCODE_PPC | PPC_OPCODE_601 | PPC_OPCODE_BOOKE
1796 #define BOOKE PPC_OPCODE_BOOKE
1797 #define BOOKE64 PPC_OPCODE_BOOKE64
1798 #define CLASSIC PPC_OPCODE_CLASSIC
1799 #define PPCSPE PPC_OPCODE_SPE
1800 #define PPCISEL PPC_OPCODE_ISEL
1801 #define PPCEFS PPC_OPCODE_EFS
1802 #define PPCBRLK PPC_OPCODE_BRLOCK
1803 #define PPCPMR PPC_OPCODE_PMR
1804 #define PPCCHLK PPC_OPCODE_CACHELCK
1805 #define PPCCHLK64 PPC_OPCODE_CACHELCK | PPC_OPCODE_BOOKE64
1806 #define PPCRFMCI PPC_OPCODE_RFMCI
1808 /* The opcode table.
1810 The format of the opcode table is:
1812 NAME OPCODE MASK FLAGS { OPERANDS }
1814 NAME is the name of the instruction.
1815 OPCODE is the instruction opcode.
1816 MASK is the opcode mask; this is used to tell the disassembler
1817 which bits in the actual opcode must match OPCODE.
1818 FLAGS are flags indicated what processors support the instruction.
1819 OPERANDS is the list of operands.
1821 The disassembler reads the table in order and prints the first
1822 instruction which matches, so this table is sorted to put more
1823 specific instructions before more general instructions. It is also
1824 sorted by major opcode. */
1826 const struct powerpc_opcode powerpc_opcodes[] = {
1827 { "attn", X(0,256), X_MASK, POWER4, { 0 } },
1828 { "tdlgti", OPTO(2,TOLGT), OPTO_MASK, PPC64, { RA, SI } },
1829 { "tdllti", OPTO(2,TOLLT), OPTO_MASK, PPC64, { RA, SI } },
1830 { "tdeqi", OPTO(2,TOEQ), OPTO_MASK, PPC64, { RA, SI } },
1831 { "tdlgei", OPTO(2,TOLGE), OPTO_MASK, PPC64, { RA, SI } },
1832 { "tdlnli", OPTO(2,TOLNL), OPTO_MASK, PPC64, { RA, SI } },
1833 { "tdllei", OPTO(2,TOLLE), OPTO_MASK, PPC64, { RA, SI } },
1834 { "tdlngi", OPTO(2,TOLNG), OPTO_MASK, PPC64, { RA, SI } },
1835 { "tdgti", OPTO(2,TOGT), OPTO_MASK, PPC64, { RA, SI } },
1836 { "tdgei", OPTO(2,TOGE), OPTO_MASK, PPC64, { RA, SI } },
1837 { "tdnli", OPTO(2,TONL), OPTO_MASK, PPC64, { RA, SI } },
1838 { "tdlti", OPTO(2,TOLT), OPTO_MASK, PPC64, { RA, SI } },
1839 { "tdlei", OPTO(2,TOLE), OPTO_MASK, PPC64, { RA, SI } },
1840 { "tdngi", OPTO(2,TONG), OPTO_MASK, PPC64, { RA, SI } },
1841 { "tdnei", OPTO(2,TONE), OPTO_MASK, PPC64, { RA, SI } },
1842 { "tdi", OP(2), OP_MASK, PPC64, { TO, RA, SI } },
1844 { "twlgti", OPTO(3,TOLGT), OPTO_MASK, PPCCOM, { RA, SI } },
1845 { "tlgti", OPTO(3,TOLGT), OPTO_MASK, PWRCOM, { RA, SI } },
1846 { "twllti", OPTO(3,TOLLT), OPTO_MASK, PPCCOM, { RA, SI } },
1847 { "tllti", OPTO(3,TOLLT), OPTO_MASK, PWRCOM, { RA, SI } },
1848 { "tweqi", OPTO(3,TOEQ), OPTO_MASK, PPCCOM, { RA, SI } },
1849 { "teqi", OPTO(3,TOEQ), OPTO_MASK, PWRCOM, { RA, SI } },
1850 { "twlgei", OPTO(3,TOLGE), OPTO_MASK, PPCCOM, { RA, SI } },
1851 { "tlgei", OPTO(3,TOLGE), OPTO_MASK, PWRCOM, { RA, SI } },
1852 { "twlnli", OPTO(3,TOLNL), OPTO_MASK, PPCCOM, { RA, SI } },
1853 { "tlnli", OPTO(3,TOLNL), OPTO_MASK, PWRCOM, { RA, SI } },
1854 { "twllei", OPTO(3,TOLLE), OPTO_MASK, PPCCOM, { RA, SI } },
1855 { "tllei", OPTO(3,TOLLE), OPTO_MASK, PWRCOM, { RA, SI } },
1856 { "twlngi", OPTO(3,TOLNG), OPTO_MASK, PPCCOM, { RA, SI } },
1857 { "tlngi", OPTO(3,TOLNG), OPTO_MASK, PWRCOM, { RA, SI } },
1858 { "twgti", OPTO(3,TOGT), OPTO_MASK, PPCCOM, { RA, SI } },
1859 { "tgti", OPTO(3,TOGT), OPTO_MASK, PWRCOM, { RA, SI } },
1860 { "twgei", OPTO(3,TOGE), OPTO_MASK, PPCCOM, { RA, SI } },
1861 { "tgei", OPTO(3,TOGE), OPTO_MASK, PWRCOM, { RA, SI } },
1862 { "twnli", OPTO(3,TONL), OPTO_MASK, PPCCOM, { RA, SI } },
1863 { "tnli", OPTO(3,TONL), OPTO_MASK, PWRCOM, { RA, SI } },
1864 { "twlti", OPTO(3,TOLT), OPTO_MASK, PPCCOM, { RA, SI } },
1865 { "tlti", OPTO(3,TOLT), OPTO_MASK, PWRCOM, { RA, SI } },
1866 { "twlei", OPTO(3,TOLE), OPTO_MASK, PPCCOM, { RA, SI } },
1867 { "tlei", OPTO(3,TOLE), OPTO_MASK, PWRCOM, { RA, SI } },
1868 { "twngi", OPTO(3,TONG), OPTO_MASK, PPCCOM, { RA, SI } },
1869 { "tngi", OPTO(3,TONG), OPTO_MASK, PWRCOM, { RA, SI } },
1870 { "twnei", OPTO(3,TONE), OPTO_MASK, PPCCOM, { RA, SI } },
1871 { "tnei", OPTO(3,TONE), OPTO_MASK, PWRCOM, { RA, SI } },
1872 { "twi", OP(3), OP_MASK, PPCCOM, { TO, RA, SI } },
1873 { "ti", OP(3), OP_MASK, PWRCOM, { TO, RA, SI } },
1875 { "macchw", XO(4,172,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1876 { "macchw.", XO(4,172,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1877 { "macchwo", XO(4,172,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1878 { "macchwo.", XO(4,172,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1879 { "macchws", XO(4,236,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1880 { "macchws.", XO(4,236,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1881 { "macchwso", XO(4,236,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1882 { "macchwso.", XO(4,236,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1883 { "macchwsu", XO(4,204,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1884 { "macchwsu.", XO(4,204,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1885 { "macchwsuo", XO(4,204,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1886 { "macchwsuo.", XO(4,204,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1887 { "macchwu", XO(4,140,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1888 { "macchwu.", XO(4,140,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1889 { "macchwuo", XO(4,140,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1890 { "macchwuo.", XO(4,140,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1891 { "machhw", XO(4,44,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1892 { "machhw.", XO(4,44,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1893 { "machhwo", XO(4,44,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1894 { "machhwo.", XO(4,44,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1895 { "machhws", XO(4,108,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1896 { "machhws.", XO(4,108,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1897 { "machhwso", XO(4,108,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1898 { "machhwso.", XO(4,108,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1899 { "machhwsu", XO(4,76,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1900 { "machhwsu.", XO(4,76,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1901 { "machhwsuo", XO(4,76,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1902 { "machhwsuo.", XO(4,76,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1903 { "machhwu", XO(4,12,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1904 { "machhwu.", XO(4,12,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1905 { "machhwuo", XO(4,12,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1906 { "machhwuo.", XO(4,12,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1907 { "maclhw", XO(4,428,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1908 { "maclhw.", XO(4,428,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1909 { "maclhwo", XO(4,428,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1910 { "maclhwo.", XO(4,428,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1911 { "maclhws", XO(4,492,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1912 { "maclhws.", XO(4,492,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1913 { "maclhwso", XO(4,492,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1914 { "maclhwso.", XO(4,492,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1915 { "maclhwsu", XO(4,460,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1916 { "maclhwsu.", XO(4,460,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1917 { "maclhwsuo", XO(4,460,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1918 { "maclhwsuo.", XO(4,460,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1919 { "maclhwu", XO(4,396,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1920 { "maclhwu.", XO(4,396,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1921 { "maclhwuo", XO(4,396,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1922 { "maclhwuo.", XO(4,396,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1923 { "mulchw", XRC(4,168,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1924 { "mulchw.", XRC(4,168,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1925 { "mulchwu", XRC(4,136,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1926 { "mulchwu.", XRC(4,136,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1927 { "mulhhw", XRC(4,40,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1928 { "mulhhw.", XRC(4,40,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1929 { "mulhhwu", XRC(4,8,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1930 { "mulhhwu.", XRC(4,8,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1931 { "mullhw", XRC(4,424,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1932 { "mullhw.", XRC(4,424,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1933 { "mullhwu", XRC(4,392,0), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1934 { "mullhwu.", XRC(4,392,1), X_MASK, PPC405|PPC440, { RT, RA, RB } },
1935 { "nmacchw", XO(4,174,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1936 { "nmacchw.", XO(4,174,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1937 { "nmacchwo", XO(4,174,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1938 { "nmacchwo.", XO(4,174,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1939 { "nmacchws", XO(4,238,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1940 { "nmacchws.", XO(4,238,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1941 { "nmacchwso", XO(4,238,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1942 { "nmacchwso.", XO(4,238,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1943 { "nmachhw", XO(4,46,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1944 { "nmachhw.", XO(4,46,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1945 { "nmachhwo", XO(4,46,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1946 { "nmachhwo.", XO(4,46,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1947 { "nmachhws", XO(4,110,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1948 { "nmachhws.", XO(4,110,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1949 { "nmachhwso", XO(4,110,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1950 { "nmachhwso.", XO(4,110,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1951 { "nmaclhw", XO(4,430,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1952 { "nmaclhw.", XO(4,430,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1953 { "nmaclhwo", XO(4,430,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1954 { "nmaclhwo.", XO(4,430,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1955 { "nmaclhws", XO(4,494,0,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1956 { "nmaclhws.", XO(4,494,0,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1957 { "nmaclhwso", XO(4,494,1,0), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1958 { "nmaclhwso.", XO(4,494,1,1), XO_MASK, PPC405|PPC440, { RT, RA, RB } },
1959 { "mfvscr", VX(4, 1540), VX_MASK, PPCVEC, { VD } },
1960 { "mtvscr", VX(4, 1604), VX_MASK, PPCVEC, { VB } },
1962 /* Double-precision opcodes. */
1963 /* Some of these conflict with AltiVec, so move them before, since
1964 PPCVEC includes the PPC_OPCODE_PPC set. */
1965 { "efscfd", VX(4, 719), VX_MASK, PPCEFS, { RS, RA } },
1966 { "efdabs", VX(4, 740), VX_MASK, PPCEFS, { RS, RA } },
1967 { "efdnabs", VX(4, 741), VX_MASK, PPCEFS, { RS, RA } },
1968 { "efdneg", VX(4, 742), VX_MASK, PPCEFS, { RS, RA } },
1969 { "efdadd", VX(4, 736), VX_MASK, PPCEFS, { RS, RA, RB } },
1970 { "efdsub", VX(4, 737), VX_MASK, PPCEFS, { RS, RA, RB } },
1971 { "efdmul", VX(4, 744), VX_MASK, PPCEFS, { RS, RA, RB } },
1972 { "efddiv", VX(4, 745), VX_MASK, PPCEFS, { RS, RA, RB } },
1973 { "efdcmpgt", VX(4, 748), VX_MASK, PPCEFS, { CRFD, RA, RB } },
1974 { "efdcmplt", VX(4, 749), VX_MASK, PPCEFS, { CRFD, RA, RB } },
1975 { "efdcmpeq", VX(4, 750), VX_MASK, PPCEFS, { CRFD, RA, RB } },
1976 { "efdtstgt", VX(4, 764), VX_MASK, PPCEFS, { CRFD, RA, RB } },
1977 { "efdtstlt", VX(4, 765), VX_MASK, PPCEFS, { CRFD, RA, RB } },
1978 { "efdtsteq", VX(4, 766), VX_MASK, PPCEFS, { CRFD, RA, RB } },
1979 { "efdcfsi", VX(4, 753), VX_MASK, PPCEFS, { RS, RB } },
1980 { "efdcfsid", VX(4, 739), VX_MASK, PPCEFS, { RS, RB } },
1981 { "efdcfui", VX(4, 752), VX_MASK, PPCEFS, { RS, RB } },
1982 { "efdcfuid", VX(4, 738), VX_MASK, PPCEFS, { RS, RB } },
1983 { "efdcfsf", VX(4, 755), VX_MASK, PPCEFS, { RS, RB } },
1984 { "efdcfuf", VX(4, 754), VX_MASK, PPCEFS, { RS, RB } },
1985 { "efdctsi", VX(4, 757), VX_MASK, PPCEFS, { RS, RB } },
1986 { "efdctsidz",VX(4, 747), VX_MASK, PPCEFS, { RS, RB } },
1987 { "efdctsiz", VX(4, 762), VX_MASK, PPCEFS, { RS, RB } },
1988 { "efdctui", VX(4, 756), VX_MASK, PPCEFS, { RS, RB } },
1989 { "efdctuidz",VX(4, 746), VX_MASK, PPCEFS, { RS, RB } },
1990 { "efdctuiz", VX(4, 760), VX_MASK, PPCEFS, { RS, RB } },
1991 { "efdctsf", VX(4, 759), VX_MASK, PPCEFS, { RS, RB } },
1992 { "efdctuf", VX(4, 758), VX_MASK, PPCEFS, { RS, RB } },
1993 { "efdcfs", VX(4, 751), VX_MASK, PPCEFS, { RS, RB } },
1994 /* End of double-precision opcodes. */
1996 { "vaddcuw", VX(4, 384), VX_MASK, PPCVEC, { VD, VA, VB } },
1997 { "vaddfp", VX(4, 10), VX_MASK, PPCVEC, { VD, VA, VB } },
1998 { "vaddsbs", VX(4, 768), VX_MASK, PPCVEC, { VD, VA, VB } },
1999 { "vaddshs", VX(4, 832), VX_MASK, PPCVEC, { VD, VA, VB } },
2000 { "vaddsws", VX(4, 896), VX_MASK, PPCVEC, { VD, VA, VB } },
2001 { "vaddubm", VX(4, 0), VX_MASK, PPCVEC, { VD, VA, VB } },
2002 { "vaddubs", VX(4, 512), VX_MASK, PPCVEC, { VD, VA, VB } },
2003 { "vadduhm", VX(4, 64), VX_MASK, PPCVEC, { VD, VA, VB } },
2004 { "vadduhs", VX(4, 576), VX_MASK, PPCVEC, { VD, VA, VB } },
2005 { "vadduwm", VX(4, 128), VX_MASK, PPCVEC, { VD, VA, VB } },
2006 { "vadduws", VX(4, 640), VX_MASK, PPCVEC, { VD, VA, VB } },
2007 { "vand", VX(4, 1028), VX_MASK, PPCVEC, { VD, VA, VB } },
2008 { "vandc", VX(4, 1092), VX_MASK, PPCVEC, { VD, VA, VB } },
2009 { "vavgsb", VX(4, 1282), VX_MASK, PPCVEC, { VD, VA, VB } },
2010 { "vavgsh", VX(4, 1346), VX_MASK, PPCVEC, { VD, VA, VB } },
2011 { "vavgsw", VX(4, 1410), VX_MASK, PPCVEC, { VD, VA, VB } },
2012 { "vavgub", VX(4, 1026), VX_MASK, PPCVEC, { VD, VA, VB } },
2013 { "vavguh", VX(4, 1090), VX_MASK, PPCVEC, { VD, VA, VB } },
2014 { "vavguw", VX(4, 1154), VX_MASK, PPCVEC, { VD, VA, VB } },
2015 { "vcfsx", VX(4, 842), VX_MASK, PPCVEC, { VD, VB, UIMM } },
2016 { "vcfux", VX(4, 778), VX_MASK, PPCVEC, { VD, VB, UIMM } },
2017 { "vcmpbfp", VXR(4, 966, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2018 { "vcmpbfp.", VXR(4, 966, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2019 { "vcmpeqfp", VXR(4, 198, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2020 { "vcmpeqfp.", VXR(4, 198, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2021 { "vcmpequb", VXR(4, 6, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2022 { "vcmpequb.", VXR(4, 6, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2023 { "vcmpequh", VXR(4, 70, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2024 { "vcmpequh.", VXR(4, 70, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2025 { "vcmpequw", VXR(4, 134, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2026 { "vcmpequw.", VXR(4, 134, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2027 { "vcmpgefp", VXR(4, 454, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2028 { "vcmpgefp.", VXR(4, 454, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2029 { "vcmpgtfp", VXR(4, 710, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2030 { "vcmpgtfp.", VXR(4, 710, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2031 { "vcmpgtsb", VXR(4, 774, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2032 { "vcmpgtsb.", VXR(4, 774, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2033 { "vcmpgtsh", VXR(4, 838, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2034 { "vcmpgtsh.", VXR(4, 838, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2035 { "vcmpgtsw", VXR(4, 902, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2036 { "vcmpgtsw.", VXR(4, 902, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2037 { "vcmpgtub", VXR(4, 518, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2038 { "vcmpgtub.", VXR(4, 518, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2039 { "vcmpgtuh", VXR(4, 582, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2040 { "vcmpgtuh.", VXR(4, 582, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2041 { "vcmpgtuw", VXR(4, 646, 0), VXR_MASK, PPCVEC, { VD, VA, VB } },
2042 { "vcmpgtuw.", VXR(4, 646, 1), VXR_MASK, PPCVEC, { VD, VA, VB } },
2043 { "vctsxs", VX(4, 970), VX_MASK, PPCVEC, { VD, VB, UIMM } },
2044 { "vctuxs", VX(4, 906), VX_MASK, PPCVEC, { VD, VB, UIMM } },
2045 { "vexptefp", VX(4, 394), VX_MASK, PPCVEC, { VD, VB } },
2046 { "vlogefp", VX(4, 458), VX_MASK, PPCVEC, { VD, VB } },
2047 { "vmaddfp", VXA(4, 46), VXA_MASK, PPCVEC, { VD, VA, VC, VB } },
2048 { "vmaxfp", VX(4, 1034), VX_MASK, PPCVEC, { VD, VA, VB } },
2049 { "vmaxsb", VX(4, 258), VX_MASK, PPCVEC, { VD, VA, VB } },
2050 { "vmaxsh", VX(4, 322), VX_MASK, PPCVEC, { VD, VA, VB } },
2051 { "vmaxsw", VX(4, 386), VX_MASK, PPCVEC, { VD, VA, VB } },
2052 { "vmaxub", VX(4, 2), VX_MASK, PPCVEC, { VD, VA, VB } },
2053 { "vmaxuh", VX(4, 66), VX_MASK, PPCVEC, { VD, VA, VB } },
2054 { "vmaxuw", VX(4, 130), VX_MASK, PPCVEC, { VD, VA, VB } },
2055 { "vmhaddshs", VXA(4, 32), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2056 { "vmhraddshs", VXA(4, 33), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2057 { "vminfp", VX(4, 1098), VX_MASK, PPCVEC, { VD, VA, VB } },
2058 { "vminsb", VX(4, 770), VX_MASK, PPCVEC, { VD, VA, VB } },
2059 { "vminsh", VX(4, 834), VX_MASK, PPCVEC, { VD, VA, VB } },
2060 { "vminsw", VX(4, 898), VX_MASK, PPCVEC, { VD, VA, VB } },
2061 { "vminub", VX(4, 514), VX_MASK, PPCVEC, { VD, VA, VB } },
2062 { "vminuh", VX(4, 578), VX_MASK, PPCVEC, { VD, VA, VB } },
2063 { "vminuw", VX(4, 642), VX_MASK, PPCVEC, { VD, VA, VB } },
2064 { "vmladduhm", VXA(4, 34), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2065 { "vmrghb", VX(4, 12), VX_MASK, PPCVEC, { VD, VA, VB } },
2066 { "vmrghh", VX(4, 76), VX_MASK, PPCVEC, { VD, VA, VB } },
2067 { "vmrghw", VX(4, 140), VX_MASK, PPCVEC, { VD, VA, VB } },
2068 { "vmrglb", VX(4, 268), VX_MASK, PPCVEC, { VD, VA, VB } },
2069 { "vmrglh", VX(4, 332), VX_MASK, PPCVEC, { VD, VA, VB } },
2070 { "vmrglw", VX(4, 396), VX_MASK, PPCVEC, { VD, VA, VB } },
2071 { "vmsummbm", VXA(4, 37), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2072 { "vmsumshm", VXA(4, 40), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2073 { "vmsumshs", VXA(4, 41), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2074 { "vmsumubm", VXA(4, 36), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2075 { "vmsumuhm", VXA(4, 38), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2076 { "vmsumuhs", VXA(4, 39), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2077 { "vmulesb", VX(4, 776), VX_MASK, PPCVEC, { VD, VA, VB } },
2078 { "vmulesh", VX(4, 840), VX_MASK, PPCVEC, { VD, VA, VB } },
2079 { "vmuleub", VX(4, 520), VX_MASK, PPCVEC, { VD, VA, VB } },
2080 { "vmuleuh", VX(4, 584), VX_MASK, PPCVEC, { VD, VA, VB } },
2081 { "vmulosb", VX(4, 264), VX_MASK, PPCVEC, { VD, VA, VB } },
2082 { "vmulosh", VX(4, 328), VX_MASK, PPCVEC, { VD, VA, VB } },
2083 { "vmuloub", VX(4, 8), VX_MASK, PPCVEC, { VD, VA, VB } },
2084 { "vmulouh", VX(4, 72), VX_MASK, PPCVEC, { VD, VA, VB } },
2085 { "vnmsubfp", VXA(4, 47), VXA_MASK, PPCVEC, { VD, VA, VC, VB } },
2086 { "vnor", VX(4, 1284), VX_MASK, PPCVEC, { VD, VA, VB } },
2087 { "vor", VX(4, 1156), VX_MASK, PPCVEC, { VD, VA, VB } },
2088 { "vperm", VXA(4, 43), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2089 { "vpkpx", VX(4, 782), VX_MASK, PPCVEC, { VD, VA, VB } },
2090 { "vpkshss", VX(4, 398), VX_MASK, PPCVEC, { VD, VA, VB } },
2091 { "vpkshus", VX(4, 270), VX_MASK, PPCVEC, { VD, VA, VB } },
2092 { "vpkswss", VX(4, 462), VX_MASK, PPCVEC, { VD, VA, VB } },
2093 { "vpkswus", VX(4, 334), VX_MASK, PPCVEC, { VD, VA, VB } },
2094 { "vpkuhum", VX(4, 14), VX_MASK, PPCVEC, { VD, VA, VB } },
2095 { "vpkuhus", VX(4, 142), VX_MASK, PPCVEC, { VD, VA, VB } },
2096 { "vpkuwum", VX(4, 78), VX_MASK, PPCVEC, { VD, VA, VB } },
2097 { "vpkuwus", VX(4, 206), VX_MASK, PPCVEC, { VD, VA, VB } },
2098 { "vrefp", VX(4, 266), VX_MASK, PPCVEC, { VD, VB } },
2099 { "vrfim", VX(4, 714), VX_MASK, PPCVEC, { VD, VB } },
2100 { "vrfin", VX(4, 522), VX_MASK, PPCVEC, { VD, VB } },
2101 { "vrfip", VX(4, 650), VX_MASK, PPCVEC, { VD, VB } },
2102 { "vrfiz", VX(4, 586), VX_MASK, PPCVEC, { VD, VB } },
2103 { "vrlb", VX(4, 4), VX_MASK, PPCVEC, { VD, VA, VB } },
2104 { "vrlh", VX(4, 68), VX_MASK, PPCVEC, { VD, VA, VB } },
2105 { "vrlw", VX(4, 132), VX_MASK, PPCVEC, { VD, VA, VB } },
2106 { "vrsqrtefp", VX(4, 330), VX_MASK, PPCVEC, { VD, VB } },
2107 { "vsel", VXA(4, 42), VXA_MASK, PPCVEC, { VD, VA, VB, VC } },
2108 { "vsl", VX(4, 452), VX_MASK, PPCVEC, { VD, VA, VB } },
2109 { "vslb", VX(4, 260), VX_MASK, PPCVEC, { VD, VA, VB } },
2110 { "vsldoi", VXA(4, 44), VXA_MASK, PPCVEC, { VD, VA, VB, SHB } },
2111 { "vslh", VX(4, 324), VX_MASK, PPCVEC, { VD, VA, VB } },
2112 { "vslo", VX(4, 1036), VX_MASK, PPCVEC, { VD, VA, VB } },
2113 { "vslw", VX(4, 388), VX_MASK, PPCVEC, { VD, VA, VB } },
2114 { "vspltb", VX(4, 524), VX_MASK, PPCVEC, { VD, VB, UIMM } },
2115 { "vsplth", VX(4, 588), VX_MASK, PPCVEC, { VD, VB, UIMM } },
2116 { "vspltisb", VX(4, 780), VX_MASK, PPCVEC, { VD, SIMM } },
2117 { "vspltish", VX(4, 844), VX_MASK, PPCVEC, { VD, SIMM } },
2118 { "vspltisw", VX(4, 908), VX_MASK, PPCVEC, { VD, SIMM } },
2119 { "vspltw", VX(4, 652), VX_MASK, PPCVEC, { VD, VB, UIMM } },
2120 { "vsr", VX(4, 708), VX_MASK, PPCVEC, { VD, VA, VB } },
2121 { "vsrab", VX(4, 772), VX_MASK, PPCVEC, { VD, VA, VB } },
2122 { "vsrah", VX(4, 836), VX_MASK, PPCVEC, { VD, VA, VB } },
2123 { "vsraw", VX(4, 900), VX_MASK, PPCVEC, { VD, VA, VB } },
2124 { "vsrb", VX(4, 516), VX_MASK, PPCVEC, { VD, VA, VB } },
2125 { "vsrh", VX(4, 580), VX_MASK, PPCVEC, { VD, VA, VB } },
2126 { "vsro", VX(4, 1100), VX_MASK, PPCVEC, { VD, VA, VB } },
2127 { "vsrw", VX(4, 644), VX_MASK, PPCVEC, { VD, VA, VB } },
2128 { "vsubcuw", VX(4, 1408), VX_MASK, PPCVEC, { VD, VA, VB } },
2129 { "vsubfp", VX(4, 74), VX_MASK, PPCVEC, { VD, VA, VB } },
2130 { "vsubsbs", VX(4, 1792), VX_MASK, PPCVEC, { VD, VA, VB } },
2131 { "vsubshs", VX(4, 1856), VX_MASK, PPCVEC, { VD, VA, VB } },
2132 { "vsubsws", VX(4, 1920), VX_MASK, PPCVEC, { VD, VA, VB } },
2133 { "vsububm", VX(4, 1024), VX_MASK, PPCVEC, { VD, VA, VB } },
2134 { "vsububs", VX(4, 1536), VX_MASK, PPCVEC, { VD, VA, VB } },
2135 { "vsubuhm", VX(4, 1088), VX_MASK, PPCVEC, { VD, VA, VB } },
2136 { "vsubuhs", VX(4, 1600), VX_MASK, PPCVEC, { VD, VA, VB } },
2137 { "vsubuwm", VX(4, 1152), VX_MASK, PPCVEC, { VD, VA, VB } },
2138 { "vsubuws", VX(4, 1664), VX_MASK, PPCVEC, { VD, VA, VB } },
2139 { "vsumsws", VX(4, 1928), VX_MASK, PPCVEC, { VD, VA, VB } },
2140 { "vsum2sws", VX(4, 1672), VX_MASK, PPCVEC, { VD, VA, VB } },
2141 { "vsum4sbs", VX(4, 1800), VX_MASK, PPCVEC, { VD, VA, VB } },
2142 { "vsum4shs", VX(4, 1608), VX_MASK, PPCVEC, { VD, VA, VB } },
2143 { "vsum4ubs", VX(4, 1544), VX_MASK, PPCVEC, { VD, VA, VB } },
2144 { "vupkhpx", VX(4, 846), VX_MASK, PPCVEC, { VD, VB } },
2145 { "vupkhsb", VX(4, 526), VX_MASK, PPCVEC, { VD, VB } },
2146 { "vupkhsh", VX(4, 590), VX_MASK, PPCVEC, { VD, VB } },
2147 { "vupklpx", VX(4, 974), VX_MASK, PPCVEC, { VD, VB } },
2148 { "vupklsb", VX(4, 654), VX_MASK, PPCVEC, { VD, VB } },
2149 { "vupklsh", VX(4, 718), VX_MASK, PPCVEC, { VD, VB } },
2150 { "vxor", VX(4, 1220), VX_MASK, PPCVEC, { VD, VA, VB } },
2152 { "evaddw", VX(4, 512), VX_MASK, PPCSPE, { RS, RA, RB } },
2153 { "evaddiw", VX(4, 514), VX_MASK, PPCSPE, { RS, RB, UIMM } },
2154 { "evsubfw", VX(4, 516), VX_MASK, PPCSPE, { RS, RA, RB } },
2155 { "evsubw", VX(4, 516), VX_MASK, PPCSPE, { RS, RB, RA } },
2156 { "evsubifw", VX(4, 518), VX_MASK, PPCSPE, { RS, UIMM, RB } },
2157 { "evsubiw", VX(4, 518), VX_MASK, PPCSPE, { RS, RB, UIMM } },
2158 { "evabs", VX(4, 520), VX_MASK, PPCSPE, { RS, RA } },
2159 { "evneg", VX(4, 521), VX_MASK, PPCSPE, { RS, RA } },
2160 { "evextsb", VX(4, 522), VX_MASK, PPCSPE, { RS, RA } },
2161 { "evextsh", VX(4, 523), VX_MASK, PPCSPE, { RS, RA } },
2162 { "evrndw", VX(4, 524), VX_MASK, PPCSPE, { RS, RA } },
2163 { "evcntlzw", VX(4, 525), VX_MASK, PPCSPE, { RS, RA } },
2164 { "evcntlsw", VX(4, 526), VX_MASK, PPCSPE, { RS, RA } },
2166 { "brinc", VX(4, 527), VX_MASK, PPCSPE, { RS, RA, RB } },
2168 { "evand", VX(4, 529), VX_MASK, PPCSPE, { RS, RA, RB } },
2169 { "evandc", VX(4, 530), VX_MASK, PPCSPE, { RS, RA, RB } },
2170 { "evmr", VX(4, 535), VX_MASK, PPCSPE, { RS, RA, BBA } },
2171 { "evor", VX(4, 535), VX_MASK, PPCSPE, { RS, RA, RB } },
2172 { "evorc", VX(4, 539), VX_MASK, PPCSPE, { RS, RA, RB } },
2173 { "evxor", VX(4, 534), VX_MASK, PPCSPE, { RS, RA, RB } },
2174 { "eveqv", VX(4, 537), VX_MASK, PPCSPE, { RS, RA, RB } },
2175 { "evnand", VX(4, 542), VX_MASK, PPCSPE, { RS, RA, RB } },
2176 { "evnot", VX(4, 536), VX_MASK, PPCSPE, { RS, RA, BBA } },
2177 { "evnor", VX(4, 536), VX_MASK, PPCSPE, { RS, RA, RB } },
2179 { "evrlw", VX(4, 552), VX_MASK, PPCSPE, { RS, RA, RB } },
2180 { "evrlwi", VX(4, 554), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
2181 { "evslw", VX(4, 548), VX_MASK, PPCSPE, { RS, RA, RB } },
2182 { "evslwi", VX(4, 550), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
2183 { "evsrws", VX(4, 545), VX_MASK, PPCSPE, { RS, RA, RB } },
2184 { "evsrwu", VX(4, 544), VX_MASK, PPCSPE, { RS, RA, RB } },
2185 { "evsrwis", VX(4, 547), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
2186 { "evsrwiu", VX(4, 546), VX_MASK, PPCSPE, { RS, RA, EVUIMM } },
2187 { "evsplati", VX(4, 553), VX_MASK, PPCSPE, { RS, SIMM } },
2188 { "evsplatfi", VX(4, 555), VX_MASK, PPCSPE, { RS, SIMM } },
2189 { "evmergehi", VX(4, 556), VX_MASK, PPCSPE, { RS, RA, RB } },
2190 { "evmergelo", VX(4, 557), VX_MASK, PPCSPE, { RS, RA, RB } },
2191 { "evmergehilo",VX(4,558), VX_MASK, PPCSPE, { RS, RA, RB } },
2192 { "evmergelohi",VX(4,559), VX_MASK, PPCSPE, { RS, RA, RB } },
2194 { "evcmpgts", VX(4, 561), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2195 { "evcmpgtu", VX(4, 560), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2196 { "evcmplts", VX(4, 563), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2197 { "evcmpltu", VX(4, 562), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2198 { "evcmpeq", VX(4, 564), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2199 { "evsel", EVSEL(4,79),EVSEL_MASK, PPCSPE, { RS, RA, RB, CRFS } },
2201 { "evldd", VX(4, 769), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
2202 { "evlddx", VX(4, 768), VX_MASK, PPCSPE, { RS, RA, RB } },
2203 { "evldw", VX(4, 771), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
2204 { "evldwx", VX(4, 770), VX_MASK, PPCSPE, { RS, RA, RB } },
2205 { "evldh", VX(4, 773), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
2206 { "evldhx", VX(4, 772), VX_MASK, PPCSPE, { RS, RA, RB } },
2207 { "evlwhe", VX(4, 785), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
2208 { "evlwhex", VX(4, 784), VX_MASK, PPCSPE, { RS, RA, RB } },
2209 { "evlwhou", VX(4, 789), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
2210 { "evlwhoux", VX(4, 788), VX_MASK, PPCSPE, { RS, RA, RB } },
2211 { "evlwhos", VX(4, 791), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
2212 { "evlwhosx", VX(4, 790), VX_MASK, PPCSPE, { RS, RA, RB } },
2213 { "evlwwsplat",VX(4, 793), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
2214 { "evlwwsplatx",VX(4, 792), VX_MASK, PPCSPE, { RS, RA, RB } },
2215 { "evlwhsplat",VX(4, 797), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
2216 { "evlwhsplatx",VX(4, 796), VX_MASK, PPCSPE, { RS, RA, RB } },
2217 { "evlhhesplat",VX(4, 777), VX_MASK, PPCSPE, { RS, EVUIMM_2, RA } },
2218 { "evlhhesplatx",VX(4, 776), VX_MASK, PPCSPE, { RS, RA, RB } },
2219 { "evlhhousplat",VX(4, 781), VX_MASK, PPCSPE, { RS, EVUIMM_2, RA } },
2220 { "evlhhousplatx",VX(4, 780), VX_MASK, PPCSPE, { RS, RA, RB } },
2221 { "evlhhossplat",VX(4, 783), VX_MASK, PPCSPE, { RS, EVUIMM_2, RA } },
2222 { "evlhhossplatx",VX(4, 782), VX_MASK, PPCSPE, { RS, RA, RB } },
2224 { "evstdd", VX(4, 801), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
2225 { "evstddx", VX(4, 800), VX_MASK, PPCSPE, { RS, RA, RB } },
2226 { "evstdw", VX(4, 803), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
2227 { "evstdwx", VX(4, 802), VX_MASK, PPCSPE, { RS, RA, RB } },
2228 { "evstdh", VX(4, 805), VX_MASK, PPCSPE, { RS, EVUIMM_8, RA } },
2229 { "evstdhx", VX(4, 804), VX_MASK, PPCSPE, { RS, RA, RB } },
2230 { "evstwwe", VX(4, 825), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
2231 { "evstwwex", VX(4, 824), VX_MASK, PPCSPE, { RS, RA, RB } },
2232 { "evstwwo", VX(4, 829), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
2233 { "evstwwox", VX(4, 828), VX_MASK, PPCSPE, { RS, RA, RB } },
2234 { "evstwhe", VX(4, 817), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
2235 { "evstwhex", VX(4, 816), VX_MASK, PPCSPE, { RS, RA, RB } },
2236 { "evstwho", VX(4, 821), VX_MASK, PPCSPE, { RS, EVUIMM_4, RA } },
2237 { "evstwhox", VX(4, 820), VX_MASK, PPCSPE, { RS, RA, RB } },
2239 { "evfsabs", VX(4, 644), VX_MASK, PPCSPE, { RS, RA } },
2240 { "evfsnabs", VX(4, 645), VX_MASK, PPCSPE, { RS, RA } },
2241 { "evfsneg", VX(4, 646), VX_MASK, PPCSPE, { RS, RA } },
2242 { "evfsadd", VX(4, 640), VX_MASK, PPCSPE, { RS, RA, RB } },
2243 { "evfssub", VX(4, 641), VX_MASK, PPCSPE, { RS, RA, RB } },
2244 { "evfsmul", VX(4, 648), VX_MASK, PPCSPE, { RS, RA, RB } },
2245 { "evfsdiv", VX(4, 649), VX_MASK, PPCSPE, { RS, RA, RB } },
2246 { "evfscmpgt", VX(4, 652), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2247 { "evfscmplt", VX(4, 653), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2248 { "evfscmpeq", VX(4, 654), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2249 { "evfststgt", VX(4, 668), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2250 { "evfststlt", VX(4, 669), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2251 { "evfststeq", VX(4, 670), VX_MASK, PPCSPE, { CRFD, RA, RB } },
2252 { "evfscfui", VX(4, 656), VX_MASK, PPCSPE, { RS, RB } },
2253 { "evfsctuiz", VX(4, 664), VX_MASK, PPCSPE, { RS, RB } },
2254 { "evfscfsi", VX(4, 657), VX_MASK, PPCSPE, { RS, RB } },
2255 { "evfscfuf", VX(4, 658), VX_MASK, PPCSPE, { RS, RB } },
2256 { "evfscfsf", VX(4, 659), VX_MASK, PPCSPE, { RS, RB } },
2257 { "evfsctui", VX(4, 660), VX_MASK, PPCSPE, { RS, RB } },
2258 { "evfsctsi", VX(4, 661), VX_MASK, PPCSPE, { RS, RB } },
2259 { "evfsctsiz", VX(4, 666), VX_MASK, PPCSPE, { RS, RB } },
2260 { "evfsctuf", VX(4, 662), VX_MASK, PPCSPE, { RS, RB } },
2261 { "evfsctsf", VX(4, 663), VX_MASK, PPCSPE, { RS, RB } },
2263 { "efsabs", VX(4, 708), VX_MASK, PPCEFS, { RS, RA } },
2264 { "efsnabs", VX(4, 709), VX_MASK, PPCEFS, { RS, RA } },
2265 { "efsneg", VX(4, 710), VX_MASK, PPCEFS, { RS, RA } },
2266 { "efsadd", VX(4, 704), VX_MASK, PPCEFS, { RS, RA, RB } },
2267 { "efssub", VX(4, 705), VX_MASK, PPCEFS, { RS, RA, RB } },
2268 { "efsmul", VX(4, 712), VX_MASK, PPCEFS, { RS, RA, RB } },
2269 { "efsdiv", VX(4, 713), VX_MASK, PPCEFS, { RS, RA, RB } },
2270 { "efscmpgt", VX(4, 716), VX_MASK, PPCEFS, { CRFD, RA, RB } },
2271 { "efscmplt", VX(4, 717), VX_MASK, PPCEFS, { CRFD, RA, RB } },
2272 { "efscmpeq", VX(4, 718), VX_MASK, PPCEFS, { CRFD, RA, RB } },
2273 { "efststgt", VX(4, 732), VX_MASK, PPCEFS, { CRFD, RA, RB } },
2274 { "efststlt", VX(4, 733), VX_MASK, PPCEFS, { CRFD, RA, RB } },
2275 { "efststeq", VX(4, 734), VX_MASK, PPCEFS, { CRFD, RA, RB } },
2276 { "efscfui", VX(4, 720), VX_MASK, PPCEFS, { RS, RB } },
2277 { "efsctuiz", VX(4, 728), VX_MASK, PPCEFS, { RS, RB } },
2278 { "efscfsi", VX(4, 721), VX_MASK, PPCEFS, { RS, RB } },
2279 { "efscfuf", VX(4, 722), VX_MASK, PPCEFS, { RS, RB } },
2280 { "efscfsf", VX(4, 723), VX_MASK, PPCEFS, { RS, RB } },
2281 { "efsctui", VX(4, 724), VX_MASK, PPCEFS, { RS, RB } },
2282 { "efsctsi", VX(4, 725), VX_MASK, PPCEFS, { RS, RB } },
2283 { "efsctsiz", VX(4, 730), VX_MASK, PPCEFS, { RS, RB } },
2284 { "efsctuf", VX(4, 726), VX_MASK, PPCEFS, { RS, RB } },
2285 { "efsctsf", VX(4, 727), VX_MASK, PPCEFS, { RS, RB } },
2287 { "evmhossf", VX(4, 1031), VX_MASK, PPCSPE, { RS, RA, RB } },
2288 { "evmhossfa", VX(4, 1063), VX_MASK, PPCSPE, { RS, RA, RB } },
2289 { "evmhosmf", VX(4, 1039), VX_MASK, PPCSPE, { RS, RA, RB } },
2290 { "evmhosmfa", VX(4, 1071), VX_MASK, PPCSPE, { RS, RA, RB } },
2291 { "evmhosmi", VX(4, 1037), VX_MASK, PPCSPE, { RS, RA, RB } },
2292 { "evmhosmia", VX(4, 1069), VX_MASK, PPCSPE, { RS, RA, RB } },
2293 { "evmhoumi", VX(4, 1036), VX_MASK, PPCSPE, { RS, RA, RB } },
2294 { "evmhoumia", VX(4, 1068), VX_MASK, PPCSPE, { RS, RA, RB } },
2295 { "evmhessf", VX(4, 1027), VX_MASK, PPCSPE, { RS, RA, RB } },
2296 { "evmhessfa", VX(4, 1059), VX_MASK, PPCSPE, { RS, RA, RB } },
2297 { "evmhesmf", VX(4, 1035), VX_MASK, PPCSPE, { RS, RA, RB } },
2298 { "evmhesmfa", VX(4, 1067), VX_MASK, PPCSPE, { RS, RA, RB } },
2299 { "evmhesmi", VX(4, 1033), VX_MASK, PPCSPE, { RS, RA, RB } },
2300 { "evmhesmia", VX(4, 1065), VX_MASK, PPCSPE, { RS, RA, RB } },
2301 { "evmheumi", VX(4, 1032), VX_MASK, PPCSPE, { RS, RA, RB } },
2302 { "evmheumia", VX(4, 1064), VX_MASK, PPCSPE, { RS, RA, RB } },
2304 { "evmhossfaaw",VX(4, 1287), VX_MASK, PPCSPE, { RS, RA, RB } },
2305 { "evmhossiaaw",VX(4, 1285), VX_MASK, PPCSPE, { RS, RA, RB } },
2306 { "evmhosmfaaw",VX(4, 1295), VX_MASK, PPCSPE, { RS, RA, RB } },
2307 { "evmhosmiaaw",VX(4, 1293), VX_MASK, PPCSPE, { RS, RA, RB } },
2308 { "evmhousiaaw",VX(4, 1284), VX_MASK, PPCSPE, { RS, RA, RB } },
2309 { "evmhoumiaaw",VX(4, 1292), VX_MASK, PPCSPE, { RS, RA, RB } },
2310 { "evmhessfaaw",VX(4, 1283), VX_MASK, PPCSPE, { RS, RA, RB } },
2311 { "evmhessiaaw",VX(4, 1281), VX_MASK, PPCSPE, { RS, RA, RB } },
2312 { "evmhesmfaaw",VX(4, 1291), VX_MASK, PPCSPE, { RS, RA, RB } },
2313 { "evmhesmiaaw",VX(4, 1289), VX_MASK, PPCSPE, { RS, RA, RB } },
2314 { "evmheusiaaw",VX(4, 1280), VX_MASK, PPCSPE, { RS, RA, RB } },
2315 { "evmheumiaaw",VX(4, 1288), VX_MASK, PPCSPE, { RS, RA, RB } },
2317 { "evmhossfanw",VX(4, 1415), VX_MASK, PPCSPE, { RS, RA, RB } },
2318 { "evmhossianw",VX(4, 1413), VX_MASK, PPCSPE, { RS, RA, RB } },
2319 { "evmhosmfanw",VX(4, 1423), VX_MASK, PPCSPE, { RS, RA, RB } },
2320 { "evmhosmianw",VX(4, 1421), VX_MASK, PPCSPE, { RS, RA, RB } },
2321 { "evmhousianw",VX(4, 1412), VX_MASK, PPCSPE, { RS, RA, RB } },
2322 { "evmhoumianw",VX(4, 1420), VX_MASK, PPCSPE, { RS, RA, RB } },
2323 { "evmhessfanw",VX(4, 1411), VX_MASK, PPCSPE, { RS, RA, RB } },
2324 { "evmhessianw",VX(4, 1409), VX_MASK, PPCSPE, { RS, RA, RB } },
2325 { "evmhesmfanw",VX(4, 1419), VX_MASK, PPCSPE, { RS, RA, RB } },
2326 { "evmhesmianw",VX(4, 1417), VX_MASK, PPCSPE, { RS, RA, RB } },
2327 { "evmheusianw",VX(4, 1408), VX_MASK, PPCSPE, { RS, RA, RB } },
2328 { "evmheumianw",VX(4, 1416), VX_MASK, PPCSPE, { RS, RA, RB } },
2330 { "evmhogsmfaa",VX(4, 1327), VX_MASK, PPCSPE, { RS, RA, RB } },
2331 { "evmhogsmiaa",VX(4, 1325), VX_MASK, PPCSPE, { RS, RA, RB } },
2332 { "evmhogumiaa",VX(4, 1324), VX_MASK, PPCSPE, { RS, RA, RB } },
2333 { "evmhegsmfaa",VX(4, 1323), VX_MASK, PPCSPE, { RS, RA, RB } },
2334 { "evmhegsmiaa",VX(4, 1321), VX_MASK, PPCSPE, { RS, RA, RB } },
2335 { "evmhegumiaa",VX(4, 1320), VX_MASK, PPCSPE, { RS, RA, RB } },
2337 { "evmhogsmfan",VX(4, 1455), VX_MASK, PPCSPE, { RS, RA, RB } },
2338 { "evmhogsmian",VX(4, 1453), VX_MASK, PPCSPE, { RS, RA, RB } },
2339 { "evmhogumian",VX(4, 1452), VX_MASK, PPCSPE, { RS, RA, RB } },
2340 { "evmhegsmfan",VX(4, 1451), VX_MASK, PPCSPE, { RS, RA, RB } },
2341 { "evmhegsmian",VX(4, 1449), VX_MASK, PPCSPE, { RS, RA, RB } },
2342 { "evmhegumian",VX(4, 1448), VX_MASK, PPCSPE, { RS, RA, RB } },
2344 { "evmwhssf", VX(4, 1095), VX_MASK, PPCSPE, { RS, RA, RB } },
2345 { "evmwhssfa", VX(4, 1127), VX_MASK, PPCSPE, { RS, RA, RB } },
2346 { "evmwhsmf", VX(4, 1103), VX_MASK, PPCSPE, { RS, RA, RB } },
2347 { "evmwhsmfa", VX(4, 1135), VX_MASK, PPCSPE, { RS, RA, RB } },
2348 { "evmwhsmi", VX(4, 1101), VX_MASK, PPCSPE, { RS, RA, RB } },
2349 { "evmwhsmia", VX(4, 1133), VX_MASK, PPCSPE, { RS, RA, RB } },
2350 { "evmwhumi", VX(4, 1100), VX_MASK, PPCSPE, { RS, RA, RB } },
2351 { "evmwhumia", VX(4, 1132), VX_MASK, PPCSPE, { RS, RA, RB } },
2353 { "evmwlumi", VX(4, 1096), VX_MASK, PPCSPE, { RS, RA, RB } },
2354 { "evmwlumia", VX(4, 1128), VX_MASK, PPCSPE, { RS, RA, RB } },
2356 { "evmwlssiaaw",VX(4, 1345), VX_MASK, PPCSPE, { RS, RA, RB } },
2357 { "evmwlsmiaaw",VX(4, 1353), VX_MASK, PPCSPE, { RS, RA, RB } },
2358 { "evmwlusiaaw",VX(4, 1344), VX_MASK, PPCSPE, { RS, RA, RB } },
2359 { "evmwlumiaaw",VX(4, 1352), VX_MASK, PPCSPE, { RS, RA, RB } },
2361 { "evmwlssianw",VX(4, 1473), VX_MASK, PPCSPE, { RS, RA, RB } },
2362 { "evmwlsmianw",VX(4, 1481), VX_MASK, PPCSPE, { RS, RA, RB } },
2363 { "evmwlusianw",VX(4, 1472), VX_MASK, PPCSPE, { RS, RA, RB } },
2364 { "evmwlumianw",VX(4, 1480), VX_MASK, PPCSPE, { RS, RA, RB } },
2366 { "evmwssf", VX(4, 1107), VX_MASK, PPCSPE, { RS, RA, RB } },
2367 { "evmwssfa", VX(4, 1139), VX_MASK, PPCSPE, { RS, RA, RB } },
2368 { "evmwsmf", VX(4, 1115), VX_MASK, PPCSPE, { RS, RA, RB } },
2369 { "evmwsmfa", VX(4, 1147), VX_MASK, PPCSPE, { RS, RA, RB } },
2370 { "evmwsmi", VX(4, 1113), VX_MASK, PPCSPE, { RS, RA, RB } },
2371 { "evmwsmia", VX(4, 1145), VX_MASK, PPCSPE, { RS, RA, RB } },
2372 { "evmwumi", VX(4, 1112), VX_MASK, PPCSPE, { RS, RA, RB } },
2373 { "evmwumia", VX(4, 1144), VX_MASK, PPCSPE, { RS, RA, RB } },
2375 { "evmwssfaa", VX(4, 1363), VX_MASK, PPCSPE, { RS, RA, RB } },
2376 { "evmwsmfaa", VX(4, 1371), VX_MASK, PPCSPE, { RS, RA, RB } },
2377 { "evmwsmiaa", VX(4, 1369), VX_MASK, PPCSPE, { RS, RA, RB } },
2378 { "evmwumiaa", VX(4, 1368), VX_MASK, PPCSPE, { RS, RA, RB } },
2380 { "evmwssfan", VX(4, 1491), VX_MASK, PPCSPE, { RS, RA, RB } },
2381 { "evmwsmfan", VX(4, 1499), VX_MASK, PPCSPE, { RS, RA, RB } },
2382 { "evmwsmian", VX(4, 1497), VX_MASK, PPCSPE, { RS, RA, RB } },
2383 { "evmwumian", VX(4, 1496), VX_MASK, PPCSPE, { RS, RA, RB } },
2385 { "evaddssiaaw",VX(4, 1217), VX_MASK, PPCSPE, { RS, RA } },
2386 { "evaddsmiaaw",VX(4, 1225), VX_MASK, PPCSPE, { RS, RA } },
2387 { "evaddusiaaw",VX(4, 1216), VX_MASK, PPCSPE, { RS, RA } },
2388 { "evaddumiaaw",VX(4, 1224), VX_MASK, PPCSPE, { RS, RA } },
2390 { "evsubfssiaaw",VX(4, 1219), VX_MASK, PPCSPE, { RS, RA } },
2391 { "evsubfsmiaaw",VX(4, 1227), VX_MASK, PPCSPE, { RS, RA } },
2392 { "evsubfusiaaw",VX(4, 1218), VX_MASK, PPCSPE, { RS, RA } },
2393 { "evsubfumiaaw",VX(4, 1226), VX_MASK, PPCSPE, { RS, RA } },
2395 { "evmra", VX(4, 1220), VX_MASK, PPCSPE, { RS, RA } },
2397 { "evdivws", VX(4, 1222), VX_MASK, PPCSPE, { RS, RA, RB } },
2398 { "evdivwu", VX(4, 1223), VX_MASK, PPCSPE, { RS, RA, RB } },
2400 { "mulli", OP(7), OP_MASK, PPCCOM, { RT, RA, SI } },
2401 { "muli", OP(7), OP_MASK, PWRCOM, { RT, RA, SI } },
2403 { "subfic", OP(8), OP_MASK, PPCCOM, { RT, RA, SI } },
2404 { "sfi", OP(8), OP_MASK, PWRCOM, { RT, RA, SI } },
2406 { "dozi", OP(9), OP_MASK, M601, { RT, RA, SI } },
2408 { "bce", B(9,0,0), B_MASK, BOOKE64, { BO, BI, BD } },
2409 { "bcel", B(9,0,1), B_MASK, BOOKE64, { BO, BI, BD } },
2410 { "bcea", B(9,1,0), B_MASK, BOOKE64, { BO, BI, BDA } },
2411 { "bcela", B(9,1,1), B_MASK, BOOKE64, { BO, BI, BDA } },
2413 { "cmplwi", OPL(10,0), OPL_MASK, PPCCOM, { OBF, RA, UI } },
2414 { "cmpldi", OPL(10,1), OPL_MASK, PPC64, { OBF, RA, UI } },
2415 { "cmpli", OP(10), OP_MASK, PPC, { BF, L, RA, UI } },
2416 { "cmpli", OP(10), OP_MASK, PWRCOM, { BF, RA, UI } },
2418 { "cmpwi", OPL(11,0), OPL_MASK, PPCCOM, { OBF, RA, SI } },
2419 { "cmpdi", OPL(11,1), OPL_MASK, PPC64, { OBF, RA, SI } },
2420 { "cmpi", OP(11), OP_MASK, PPC, { BF, L, RA, SI } },
2421 { "cmpi", OP(11), OP_MASK, PWRCOM, { BF, RA, SI } },
2423 { "addic", OP(12), OP_MASK, PPCCOM, { RT, RA, SI } },
2424 { "ai", OP(12), OP_MASK, PWRCOM, { RT, RA, SI } },
2425 { "subic", OP(12), OP_MASK, PPCCOM, { RT, RA, NSI } },
2427 { "addic.", OP(13), OP_MASK, PPCCOM, { RT, RA, SI } },
2428 { "ai.", OP(13), OP_MASK, PWRCOM, { RT, RA, SI } },
2429 { "subic.", OP(13), OP_MASK, PPCCOM, { RT, RA, NSI } },
2431 { "li", OP(14), DRA_MASK, PPCCOM, { RT, SI } },
2432 { "lil", OP(14), DRA_MASK, PWRCOM, { RT, SI } },
2433 { "addi", OP(14), OP_MASK, PPCCOM, { RT, RA0, SI } },
2434 { "cal", OP(14), OP_MASK, PWRCOM, { RT, D, RA0 } },
2435 { "subi", OP(14), OP_MASK, PPCCOM, { RT, RA0, NSI } },
2436 { "la", OP(14), OP_MASK, PPCCOM, { RT, D, RA0 } },
2438 { "lis", OP(15), DRA_MASK, PPCCOM, { RT, SISIGNOPT } },
2439 { "liu", OP(15), DRA_MASK, PWRCOM, { RT, SISIGNOPT } },
2440 { "addis", OP(15), OP_MASK, PPCCOM, { RT,RA0,SISIGNOPT } },
2441 { "cau", OP(15), OP_MASK, PWRCOM, { RT,RA0,SISIGNOPT } },
2442 { "subis", OP(15), OP_MASK, PPCCOM, { RT, RA0, NSI } },
2444 { "bdnz-", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BDM } },
2445 { "bdnz+", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BDP } },
2446 { "bdnz", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, { BD } },
2447 { "bdn", BBO(16,BODNZ,0,0), BBOATBI_MASK, PWRCOM, { BD } },
2448 { "bdnzl-", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BDM } },
2449 { "bdnzl+", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BDP } },
2450 { "bdnzl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, { BD } },
2451 { "bdnl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PWRCOM, { BD } },
2452 { "bdnza-", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDMA } },
2453 { "bdnza+", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDPA } },
2454 { "bdnza", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, { BDA } },
2455 { "bdna", BBO(16,BODNZ,1,0), BBOATBI_MASK, PWRCOM, { BDA } },
2456 { "bdnzla-", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDMA } },
2457 { "bdnzla+", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDPA } },
2458 { "bdnzla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, { BDA } },
2459 { "bdnla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PWRCOM, { BDA } },
2460 { "bdz-", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, { BDM } },
2461 { "bdz+", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, { BDP } },
2462 { "bdz", BBO(16,BODZ,0,0), BBOATBI_MASK, COM, { BD } },
2463 { "bdzl-", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, { BDM } },
2464 { "bdzl+", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, { BDP } },
2465 { "bdzl", BBO(16,BODZ,0,1), BBOATBI_MASK, COM, { BD } },
2466 { "bdza-", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, { BDMA } },
2467 { "bdza+", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, { BDPA } },
2468 { "bdza", BBO(16,BODZ,1,0), BBOATBI_MASK, COM, { BDA } },
2469 { "bdzla-", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, { BDMA } },
2470 { "bdzla+", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, { BDPA } },
2471 { "bdzla", BBO(16,BODZ,1,1), BBOATBI_MASK, COM, { BDA } },
2472 { "blt-", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2473 { "blt+", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2474 { "blt", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2475 { "bltl-", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2476 { "bltl+", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2477 { "bltl", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2478 { "blta-", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2479 { "blta+", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2480 { "blta", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2481 { "bltla-", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2482 { "bltla+", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2483 { "bltla", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2484 { "bgt-", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2485 { "bgt+", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2486 { "bgt", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2487 { "bgtl-", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2488 { "bgtl+", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2489 { "bgtl", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2490 { "bgta-", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2491 { "bgta+", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2492 { "bgta", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2493 { "bgtla-", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2494 { "bgtla+", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2495 { "bgtla", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2496 { "beq-", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2497 { "beq+", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2498 { "beq", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, COM, { CR, BD } },
2499 { "beql-", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2500 { "beql+", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2501 { "beql", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, COM, { CR, BD } },
2502 { "beqa-", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2503 { "beqa+", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2504 { "beqa", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2505 { "beqla-", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2506 { "beqla+", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2507 { "beqla", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2508 { "bso-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2509 { "bso+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2510 { "bso", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, COM, { CR, BD } },
2511 { "bsol-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2512 { "bsol+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2513 { "bsol", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, COM, { CR, BD } },
2514 { "bsoa-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2515 { "bsoa+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2516 { "bsoa", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2517 { "bsola-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2518 { "bsola+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2519 { "bsola", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2520 { "bun-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2521 { "bun+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2522 { "bun", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BD } },
2523 { "bunl-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2524 { "bunl+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2525 { "bunl", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BD } },
2526 { "buna-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2527 { "buna+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2528 { "buna", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDA } },
2529 { "bunla-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2530 { "bunla+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2531 { "bunla", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDA } },
2532 { "bge-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2533 { "bge+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2534 { "bge", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2535 { "bgel-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2536 { "bgel+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2537 { "bgel", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2538 { "bgea-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2539 { "bgea+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2540 { "bgea", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2541 { "bgela-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2542 { "bgela+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2543 { "bgela", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2544 { "bnl-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2545 { "bnl+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2546 { "bnl", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2547 { "bnll-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2548 { "bnll+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2549 { "bnll", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2550 { "bnla-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2551 { "bnla+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2552 { "bnla", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2553 { "bnlla-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2554 { "bnlla+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2555 { "bnlla", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2556 { "ble-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2557 { "ble+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2558 { "ble", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2559 { "blel-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2560 { "blel+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2561 { "blel", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2562 { "blea-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2563 { "blea+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2564 { "blea", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2565 { "blela-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2566 { "blela+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2567 { "blela", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2568 { "bng-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2569 { "bng+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2570 { "bng", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, { CR, BD } },
2571 { "bngl-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2572 { "bngl+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2573 { "bngl", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, { CR, BD } },
2574 { "bnga-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2575 { "bnga+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2576 { "bnga", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2577 { "bngla-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2578 { "bngla+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2579 { "bngla", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2580 { "bne-", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2581 { "bne+", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2582 { "bne", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, COM, { CR, BD } },
2583 { "bnel-", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2584 { "bnel+", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2585 { "bnel", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, COM, { CR, BD } },
2586 { "bnea-", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2587 { "bnea+", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2588 { "bnea", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2589 { "bnela-", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2590 { "bnela+", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2591 { "bnela", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2592 { "bns-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2593 { "bns+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2594 { "bns", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, COM, { CR, BD } },
2595 { "bnsl-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2596 { "bnsl+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2597 { "bnsl", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, COM, { CR, BD } },
2598 { "bnsa-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2599 { "bnsa+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2600 { "bnsa", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, COM, { CR, BDA } },
2601 { "bnsla-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2602 { "bnsla+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2603 { "bnsla", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, COM, { CR, BDA } },
2604 { "bnu-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2605 { "bnu+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2606 { "bnu", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, { CR, BD } },
2607 { "bnul-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDM } },
2608 { "bnul+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BDP } },
2609 { "bnul", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, { CR, BD } },
2610 { "bnua-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2611 { "bnua+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2612 { "bnua", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, { CR, BDA } },
2613 { "bnula-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDMA } },
2614 { "bnula+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDPA } },
2615 { "bnula", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, { CR, BDA } },
2616 { "bdnzt-", BBO(16,BODNZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
2617 { "bdnzt+", BBO(16,BODNZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
2618 { "bdnzt", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
2619 { "bdnztl-", BBO(16,BODNZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
2620 { "bdnztl+", BBO(16,BODNZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
2621 { "bdnztl", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
2622 { "bdnzta-", BBO(16,BODNZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2623 { "bdnzta+", BBO(16,BODNZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2624 { "bdnzta", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
2625 { "bdnztla-",BBO(16,BODNZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2626 { "bdnztla+",BBO(16,BODNZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2627 { "bdnztla", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
2628 { "bdnzf-", BBO(16,BODNZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
2629 { "bdnzf+", BBO(16,BODNZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
2630 { "bdnzf", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
2631 { "bdnzfl-", BBO(16,BODNZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
2632 { "bdnzfl+", BBO(16,BODNZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
2633 { "bdnzfl", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
2634 { "bdnzfa-", BBO(16,BODNZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2635 { "bdnzfa+", BBO(16,BODNZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2636 { "bdnzfa", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
2637 { "bdnzfla-",BBO(16,BODNZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2638 { "bdnzfla+",BBO(16,BODNZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2639 { "bdnzfla", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
2640 { "bt-", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BDM } },
2641 { "bt+", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BDP } },
2642 { "bt", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, { BI, BD } },
2643 { "bbt", BBO(16,BOT,0,0), BBOAT_MASK, PWRCOM, { BI, BD } },
2644 { "btl-", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BDM } },
2645 { "btl+", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BDP } },
2646 { "btl", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, { BI, BD } },
2647 { "bbtl", BBO(16,BOT,0,1), BBOAT_MASK, PWRCOM, { BI, BD } },
2648 { "bta-", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDMA } },
2649 { "bta+", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDPA } },
2650 { "bta", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, { BI, BDA } },
2651 { "bbta", BBO(16,BOT,1,0), BBOAT_MASK, PWRCOM, { BI, BDA } },
2652 { "btla-", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDMA } },
2653 { "btla+", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDPA } },
2654 { "btla", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, { BI, BDA } },
2655 { "bbtla", BBO(16,BOT,1,1), BBOAT_MASK, PWRCOM, { BI, BDA } },
2656 { "bf-", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BDM } },
2657 { "bf+", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BDP } },
2658 { "bf", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, { BI, BD } },
2659 { "bbf", BBO(16,BOF,0,0), BBOAT_MASK, PWRCOM, { BI, BD } },
2660 { "bfl-", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BDM } },
2661 { "bfl+", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BDP } },
2662 { "bfl", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, { BI, BD } },
2663 { "bbfl", BBO(16,BOF,0,1), BBOAT_MASK, PWRCOM, { BI, BD } },
2664 { "bfa-", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDMA } },
2665 { "bfa+", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDPA } },
2666 { "bfa", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, { BI, BDA } },
2667 { "bbfa", BBO(16,BOF,1,0), BBOAT_MASK, PWRCOM, { BI, BDA } },
2668 { "bfla-", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDMA } },
2669 { "bfla+", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDPA } },
2670 { "bfla", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, { BI, BDA } },
2671 { "bbfla", BBO(16,BOF,1,1), BBOAT_MASK, PWRCOM, { BI, BDA } },
2672 { "bdzt-", BBO(16,BODZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
2673 { "bdzt+", BBO(16,BODZT,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
2674 { "bdzt", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
2675 { "bdztl-", BBO(16,BODZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
2676 { "bdztl+", BBO(16,BODZT,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
2677 { "bdztl", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
2678 { "bdzta-", BBO(16,BODZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2679 { "bdzta+", BBO(16,BODZT,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2680 { "bdzta", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
2681 { "bdztla-", BBO(16,BODZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2682 { "bdztla+", BBO(16,BODZT,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2683 { "bdztla", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
2684 { "bdzf-", BBO(16,BODZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDM } },
2685 { "bdzf+", BBO(16,BODZF,0,0), BBOY_MASK, NOPOWER4, { BI, BDP } },
2686 { "bdzf", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, { BI, BD } },
2687 { "bdzfl-", BBO(16,BODZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDM } },
2688 { "bdzfl+", BBO(16,BODZF,0,1), BBOY_MASK, NOPOWER4, { BI, BDP } },
2689 { "bdzfl", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, { BI, BD } },
2690 { "bdzfa-", BBO(16,BODZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2691 { "bdzfa+", BBO(16,BODZF,1,0), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2692 { "bdzfa", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, { BI, BDA } },
2693 { "bdzfla-", BBO(16,BODZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDMA } },
2694 { "bdzfla+", BBO(16,BODZF,1,1), BBOY_MASK, NOPOWER4, { BI, BDPA } },
2695 { "bdzfla", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, { BI, BDA } },
2696 { "bc-", B(16,0,0), B_MASK, PPCCOM, { BOE, BI, BDM } },
2697 { "bc+", B(16,0,0), B_MASK, PPCCOM, { BOE, BI, BDP } },
2698 { "bc", B(16,0,0), B_MASK, COM, { BO, BI, BD } },
2699 { "bcl-", B(16,0,1), B_MASK, PPCCOM, { BOE, BI, BDM } },
2700 { "bcl+", B(16,0,1), B_MASK, PPCCOM, { BOE, BI, BDP } },
2701 { "bcl", B(16,0,1), B_MASK, COM, { BO, BI, BD } },
2702 { "bca-", B(16,1,0), B_MASK, PPCCOM, { BOE, BI, BDMA } },
2703 { "bca+", B(16,1,0), B_MASK, PPCCOM, { BOE, BI, BDPA } },
2704 { "bca", B(16,1,0), B_MASK, COM, { BO, BI, BDA } },
2705 { "bcla-", B(16,1,1), B_MASK, PPCCOM, { BOE, BI, BDMA } },
2706 { "bcla+", B(16,1,1), B_MASK, PPCCOM, { BOE, BI, BDPA } },
2707 { "bcla", B(16,1,1), B_MASK, COM, { BO, BI, BDA } },
2709 { "sc", SC(17,1,0), 0xffffffff, PPC, { 0 } },
2710 { "svc", SC(17,0,0), SC_MASK, POWER, { LEV, FL1, FL2 } },
2711 { "svcl", SC(17,0,1), SC_MASK, POWER, { LEV, FL1, FL2 } },
2712 { "svca", SC(17,1,0), SC_MASK, PWRCOM, { SV } },
2713 { "svcla", SC(17,1,1), SC_MASK, POWER, { SV } },
2715 { "b", B(18,0,0), B_MASK, COM, { LI } },
2716 { "bl", B(18,0,1), B_MASK, COM, { LI } },
2717 { "ba", B(18,1,0), B_MASK, COM, { LIA } },
2718 { "bla", B(18,1,1), B_MASK, COM, { LIA } },
2720 { "mcrf", XL(19,0), XLBB_MASK|(3 << 21)|(3 << 16), COM, { BF, BFA } },
2722 { "blr", XLO(19,BOU,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
2723 { "br", XLO(19,BOU,16,0), XLBOBIBB_MASK, PWRCOM, { 0 } },
2724 { "blrl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
2725 { "brl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PWRCOM, { 0 } },
2726 { "bdnzlr", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
2727 { "bdnzlr-", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2728 { "bdnzlr-", XLO(19,BODNZM4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
2729 { "bdnzlr+", XLO(19,BODNZP,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2730 { "bdnzlr+", XLO(19,BODNZP4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
2731 { "bdnzlrl", XLO(19,BODNZ,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
2732 { "bdnzlrl-",XLO(19,BODNZ,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2733 { "bdnzlrl-",XLO(19,BODNZM4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
2734 { "bdnzlrl+",XLO(19,BODNZP,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2735 { "bdnzlrl+",XLO(19,BODNZP4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
2736 { "bdzlr", XLO(19,BODZ,16,0), XLBOBIBB_MASK, PPCCOM, { 0 } },
2737 { "bdzlr-", XLO(19,BODZ,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2738 { "bdzlr-", XLO(19,BODZM4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
2739 { "bdzlr+", XLO(19,BODZP,16,0), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2740 { "bdzlr+", XLO(19,BODZP4,16,0), XLBOBIBB_MASK, POWER4, { 0 } },
2741 { "bdzlrl", XLO(19,BODZ,16,1), XLBOBIBB_MASK, PPCCOM, { 0 } },
2742 { "bdzlrl-", XLO(19,BODZ,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2743 { "bdzlrl-", XLO(19,BODZM4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
2744 { "bdzlrl+", XLO(19,BODZP,16,1), XLBOBIBB_MASK, NOPOWER4, { 0 } },
2745 { "bdzlrl+", XLO(19,BODZP4,16,1), XLBOBIBB_MASK, POWER4, { 0 } },
2746 { "bltlr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2747 { "bltlr-", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2748 { "bltlr-", XLOCB(19,BOTM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2749 { "bltlr+", XLOCB(19,BOTP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2750 { "bltlr+", XLOCB(19,BOTP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2751 { "bltr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2752 { "bltlrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2753 { "bltlrl-", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2754 { "bltlrl-", XLOCB(19,BOTM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2755 { "bltlrl+", XLOCB(19,BOTP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2756 { "bltlrl+", XLOCB(19,BOTP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2757 { "bltrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2758 { "bgtlr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2759 { "bgtlr-", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2760 { "bgtlr-", XLOCB(19,BOTM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2761 { "bgtlr+", XLOCB(19,BOTP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2762 { "bgtlr+", XLOCB(19,BOTP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2763 { "bgtr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2764 { "bgtlrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2765 { "bgtlrl-", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2766 { "bgtlrl-", XLOCB(19,BOTM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2767 { "bgtlrl+", XLOCB(19,BOTP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2768 { "bgtlrl+", XLOCB(19,BOTP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2769 { "bgtrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2770 { "beqlr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2771 { "beqlr-", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2772 { "beqlr-", XLOCB(19,BOTM4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2773 { "beqlr+", XLOCB(19,BOTP,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2774 { "beqlr+", XLOCB(19,BOTP4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2775 { "beqr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2776 { "beqlrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2777 { "beqlrl-", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2778 { "beqlrl-", XLOCB(19,BOTM4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2779 { "beqlrl+", XLOCB(19,BOTP,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2780 { "beqlrl+", XLOCB(19,BOTP4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2781 { "beqrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2782 { "bsolr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2783 { "bsolr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2784 { "bsolr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2785 { "bsolr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2786 { "bsolr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2787 { "bsor", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2788 { "bsolrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2789 { "bsolrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2790 { "bsolrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2791 { "bsolrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2792 { "bsolrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2793 { "bsorl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2794 { "bunlr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2795 { "bunlr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2796 { "bunlr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2797 { "bunlr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2798 { "bunlr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2799 { "bunlrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2800 { "bunlrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2801 { "bunlrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2802 { "bunlrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2803 { "bunlrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2804 { "bgelr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2805 { "bgelr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2806 { "bgelr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2807 { "bgelr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2808 { "bgelr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2809 { "bger", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2810 { "bgelrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2811 { "bgelrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2812 { "bgelrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2813 { "bgelrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2814 { "bgelrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2815 { "bgerl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2816 { "bnllr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2817 { "bnllr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2818 { "bnllr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2819 { "bnllr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2820 { "bnllr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2821 { "bnlr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2822 { "bnllrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2823 { "bnllrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2824 { "bnllrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2825 { "bnllrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2826 { "bnllrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2827 { "bnlrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2828 { "blelr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2829 { "blelr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2830 { "blelr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2831 { "blelr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2832 { "blelr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2833 { "bler", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2834 { "blelrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2835 { "blelrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2836 { "blelrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2837 { "blelrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2838 { "blelrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2839 { "blerl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2840 { "bnglr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2841 { "bnglr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2842 { "bnglr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2843 { "bnglr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2844 { "bnglr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2845 { "bngr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2846 { "bnglrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2847 { "bnglrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2848 { "bnglrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2849 { "bnglrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2850 { "bnglrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2851 { "bngrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2852 { "bnelr", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2853 { "bnelr-", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2854 { "bnelr-", XLOCB(19,BOFM4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2855 { "bnelr+", XLOCB(19,BOFP,CBEQ,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2856 { "bnelr+", XLOCB(19,BOFP4,CBEQ,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2857 { "bner", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2858 { "bnelrl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2859 { "bnelrl-", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2860 { "bnelrl-", XLOCB(19,BOFM4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2861 { "bnelrl+", XLOCB(19,BOFP,CBEQ,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2862 { "bnelrl+", XLOCB(19,BOFP4,CBEQ,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2863 { "bnerl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2864 { "bnslr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2865 { "bnslr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2866 { "bnslr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2867 { "bnslr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2868 { "bnslr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2869 { "bnsr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, { CR } },
2870 { "bnslrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2871 { "bnslrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2872 { "bnslrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2873 { "bnslrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2874 { "bnslrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2875 { "bnsrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, { CR } },
2876 { "bnulr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2877 { "bnulr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2878 { "bnulr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2879 { "bnulr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2880 { "bnulr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, POWER4, { CR } },
2881 { "bnulrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2882 { "bnulrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2883 { "bnulrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2884 { "bnulrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2885 { "bnulrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, POWER4, { CR } },
2886 { "btlr", XLO(19,BOT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2887 { "btlr-", XLO(19,BOT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2888 { "btlr-", XLO(19,BOTM4,16,0), XLBOBB_MASK, POWER4, { BI } },
2889 { "btlr+", XLO(19,BOTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2890 { "btlr+", XLO(19,BOTP4,16,0), XLBOBB_MASK, POWER4, { BI } },
2891 { "bbtr", XLO(19,BOT,16,0), XLBOBB_MASK, PWRCOM, { BI } },
2892 { "btlrl", XLO(19,BOT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2893 { "btlrl-", XLO(19,BOT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2894 { "btlrl-", XLO(19,BOTM4,16,1), XLBOBB_MASK, POWER4, { BI } },
2895 { "btlrl+", XLO(19,BOTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2896 { "btlrl+", XLO(19,BOTP4,16,1), XLBOBB_MASK, POWER4, { BI } },
2897 { "bbtrl", XLO(19,BOT,16,1), XLBOBB_MASK, PWRCOM, { BI } },
2898 { "bflr", XLO(19,BOF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2899 { "bflr-", XLO(19,BOF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2900 { "bflr-", XLO(19,BOFM4,16,0), XLBOBB_MASK, POWER4, { BI } },
2901 { "bflr+", XLO(19,BOFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2902 { "bflr+", XLO(19,BOFP4,16,0), XLBOBB_MASK, POWER4, { BI } },
2903 { "bbfr", XLO(19,BOF,16,0), XLBOBB_MASK, PWRCOM, { BI } },
2904 { "bflrl", XLO(19,BOF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2905 { "bflrl-", XLO(19,BOF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2906 { "bflrl-", XLO(19,BOFM4,16,1), XLBOBB_MASK, POWER4, { BI } },
2907 { "bflrl+", XLO(19,BOFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2908 { "bflrl+", XLO(19,BOFP4,16,1), XLBOBB_MASK, POWER4, { BI } },
2909 { "bbfrl", XLO(19,BOF,16,1), XLBOBB_MASK, PWRCOM, { BI } },
2910 { "bdnztlr", XLO(19,BODNZT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2911 { "bdnztlr-",XLO(19,BODNZT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2912 { "bdnztlr+",XLO(19,BODNZTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2913 { "bdnztlrl",XLO(19,BODNZT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2914 { "bdnztlrl-",XLO(19,BODNZT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2915 { "bdnztlrl+",XLO(19,BODNZTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2916 { "bdnzflr", XLO(19,BODNZF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2917 { "bdnzflr-",XLO(19,BODNZF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2918 { "bdnzflr+",XLO(19,BODNZFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2919 { "bdnzflrl",XLO(19,BODNZF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2920 { "bdnzflrl-",XLO(19,BODNZF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2921 { "bdnzflrl+",XLO(19,BODNZFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2922 { "bdztlr", XLO(19,BODZT,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2923 { "bdztlr-", XLO(19,BODZT,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2924 { "bdztlr+", XLO(19,BODZTP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2925 { "bdztlrl", XLO(19,BODZT,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2926 { "bdztlrl-",XLO(19,BODZT,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2927 { "bdztlrl+",XLO(19,BODZTP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2928 { "bdzflr", XLO(19,BODZF,16,0), XLBOBB_MASK, PPCCOM, { BI } },
2929 { "bdzflr-", XLO(19,BODZF,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2930 { "bdzflr+", XLO(19,BODZFP,16,0), XLBOBB_MASK, NOPOWER4, { BI } },
2931 { "bdzflrl", XLO(19,BODZF,16,1), XLBOBB_MASK, PPCCOM, { BI } },
2932 { "bdzflrl-",XLO(19,BODZF,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2933 { "bdzflrl+",XLO(19,BODZFP,16,1), XLBOBB_MASK, NOPOWER4, { BI } },
2934 { "bclr+", XLYLK(19,16,1,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
2935 { "bclrl+", XLYLK(19,16,1,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
2936 { "bclr-", XLYLK(19,16,0,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
2937 { "bclrl-", XLYLK(19,16,0,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
2938 { "bclr", XLLK(19,16,0), XLBH_MASK, PPCCOM, { BO, BI, BH } },
2939 { "bclrl", XLLK(19,16,1), XLBH_MASK, PPCCOM, { BO, BI, BH } },
2940 { "bcr", XLLK(19,16,0), XLBB_MASK, PWRCOM, { BO, BI } },
2941 { "bcrl", XLLK(19,16,1), XLBB_MASK, PWRCOM, { BO, BI } },
2942 { "bclre", XLLK(19,17,0), XLBB_MASK, BOOKE64, { BO, BI } },
2943 { "bclrel", XLLK(19,17,1), XLBB_MASK, BOOKE64, { BO, BI } },
2945 { "rfid", XL(19,18), 0xffffffff, PPC64, { 0 } },
2947 { "crnot", XL(19,33), XL_MASK, PPCCOM, { BT, BA, BBA } },
2948 { "crnor", XL(19,33), XL_MASK, COM, { BT, BA, BB } },
2949 { "rfmci", X(19,38), 0xffffffff, PPCRFMCI, { 0 } },
2951 { "rfi", XL(19,50), 0xffffffff, COM, { 0 } },
2952 { "rfci", XL(19,51), 0xffffffff, PPC403 | BOOKE, { 0 } },
2954 { "rfsvc", XL(19,82), 0xffffffff, POWER, { 0 } },
2956 { "crandc", XL(19,129), XL_MASK, COM, { BT, BA, BB } },
2958 { "isync", XL(19,150), 0xffffffff, PPCCOM, { 0 } },
2959 { "ics", XL(19,150), 0xffffffff, PWRCOM, { 0 } },
2961 { "crclr", XL(19,193), XL_MASK, PPCCOM, { BT, BAT, BBA } },
2962 { "crxor", XL(19,193), XL_MASK, COM, { BT, BA, BB } },
2964 { "crnand", XL(19,225), XL_MASK, COM, { BT, BA, BB } },
2966 { "crand", XL(19,257), XL_MASK, COM, { BT, BA, BB } },
2968 { "crset", XL(19,289), XL_MASK, PPCCOM, { BT, BAT, BBA } },
2969 { "creqv", XL(19,289), XL_MASK, COM, { BT, BA, BB } },
2971 { "crorc", XL(19,417), XL_MASK, COM, { BT, BA, BB } },
2973 { "crmove", XL(19,449), XL_MASK, PPCCOM, { BT, BA, BBA } },
2974 { "cror", XL(19,449), XL_MASK, COM, { BT, BA, BB } },
2976 { "bctr", XLO(19,BOU,528,0), XLBOBIBB_MASK, COM, { 0 } },
2977 { "bctrl", XLO(19,BOU,528,1), XLBOBIBB_MASK, COM, { 0 } },
2978 { "bltctr", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2979 { "bltctr-", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2980 { "bltctr-", XLOCB(19,BOTM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2981 { "bltctr+", XLOCB(19,BOTP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2982 { "bltctr+", XLOCB(19,BOTP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2983 { "bltctrl", XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2984 { "bltctrl-",XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2985 { "bltctrl-",XLOCB(19,BOTM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2986 { "bltctrl+",XLOCB(19,BOTP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2987 { "bltctrl+",XLOCB(19,BOTP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2988 { "bgtctr", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2989 { "bgtctr-", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2990 { "bgtctr-", XLOCB(19,BOTM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2991 { "bgtctr+", XLOCB(19,BOTP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
2992 { "bgtctr+", XLOCB(19,BOTP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
2993 { "bgtctrl", XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
2994 { "bgtctrl-",XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2995 { "bgtctrl-",XLOCB(19,BOTM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2996 { "bgtctrl+",XLOCB(19,BOTP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
2997 { "bgtctrl+",XLOCB(19,BOTP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
2998 { "beqctr", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
2999 { "beqctr-", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3000 { "beqctr-", XLOCB(19,BOTM4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3001 { "beqctr+", XLOCB(19,BOTP,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3002 { "beqctr+", XLOCB(19,BOTP4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3003 { "beqctrl", XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
3004 { "beqctrl-",XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3005 { "beqctrl-",XLOCB(19,BOTM4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3006 { "beqctrl+",XLOCB(19,BOTP,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3007 { "beqctrl+",XLOCB(19,BOTP4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3008 { "bsoctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
3009 { "bsoctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3010 { "bsoctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3011 { "bsoctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3012 { "bsoctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3013 { "bsoctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
3014 { "bsoctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3015 { "bsoctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3016 { "bsoctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3017 { "bsoctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3018 { "bunctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
3019 { "bunctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3020 { "bunctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3021 { "bunctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3022 { "bunctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3023 { "bunctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
3024 { "bunctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3025 { "bunctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3026 { "bunctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3027 { "bunctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3028 { "bgectr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
3029 { "bgectr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3030 { "bgectr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3031 { "bgectr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3032 { "bgectr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3033 { "bgectrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
3034 { "bgectrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3035 { "bgectrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3036 { "bgectrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3037 { "bgectrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3038 { "bnlctr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
3039 { "bnlctr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3040 { "bnlctr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3041 { "bnlctr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3042 { "bnlctr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3043 { "bnlctrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
3044 { "bnlctrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3045 { "bnlctrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3046 { "bnlctrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3047 { "bnlctrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3048 { "blectr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
3049 { "blectr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3050 { "blectr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3051 { "blectr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3052 { "blectr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3053 { "blectrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
3054 { "blectrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3055 { "blectrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3056 { "blectrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3057 { "blectrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3058 { "bngctr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
3059 { "bngctr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3060 { "bngctr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3061 { "bngctr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3062 { "bngctr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3063 { "bngctrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
3064 { "bngctrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3065 { "bngctrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3066 { "bngctrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3067 { "bngctrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3068 { "bnectr", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
3069 { "bnectr-", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3070 { "bnectr-", XLOCB(19,BOFM4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3071 { "bnectr+", XLOCB(19,BOFP,CBEQ,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3072 { "bnectr+", XLOCB(19,BOFP4,CBEQ,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3073 { "bnectrl", XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
3074 { "bnectrl-",XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3075 { "bnectrl-",XLOCB(19,BOFM4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3076 { "bnectrl+",XLOCB(19,BOFP,CBEQ,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3077 { "bnectrl+",XLOCB(19,BOFP4,CBEQ,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3078 { "bnsctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
3079 { "bnsctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3080 { "bnsctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3081 { "bnsctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3082 { "bnsctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3083 { "bnsctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
3084 { "bnsctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3085 { "bnsctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3086 { "bnsctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3087 { "bnsctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3088 { "bnuctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, { CR } },
3089 { "bnuctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3090 { "bnuctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3091 { "bnuctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, NOPOWER4, { CR } },
3092 { "bnuctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, POWER4, { CR } },
3093 { "bnuctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, { CR } },
3094 { "bnuctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3095 { "bnuctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3096 { "bnuctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, NOPOWER4, { CR } },
3097 { "bnuctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, POWER4, { CR } },
3098 { "btctr", XLO(19,BOT,528,0), XLBOBB_MASK, PPCCOM, { BI } },
3099 { "btctr-", XLO(19,BOT,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
3100 { "btctr-", XLO(19,BOTM4,528,0), XLBOBB_MASK, POWER4, { BI } },
3101 { "btctr+", XLO(19,BOTP,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
3102 { "btctr+", XLO(19,BOTP4,528,0), XLBOBB_MASK, POWER4, { BI } },
3103 { "btctrl", XLO(19,BOT,528,1), XLBOBB_MASK, PPCCOM, { BI } },
3104 { "btctrl-", XLO(19,BOT,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
3105 { "btctrl-", XLO(19,BOTM4,528,1), XLBOBB_MASK, POWER4, { BI } },
3106 { "btctrl+", XLO(19,BOTP,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
3107 { "btctrl+", XLO(19,BOTP4,528,1), XLBOBB_MASK, POWER4, { BI } },
3108 { "bfctr", XLO(19,BOF,528,0), XLBOBB_MASK, PPCCOM, { BI } },
3109 { "bfctr-", XLO(19,BOF,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
3110 { "bfctr-", XLO(19,BOFM4,528,0), XLBOBB_MASK, POWER4, { BI } },
3111 { "bfctr+", XLO(19,BOFP,528,0), XLBOBB_MASK, NOPOWER4, { BI } },
3112 { "bfctr+", XLO(19,BOFP4,528,0), XLBOBB_MASK, POWER4, { BI } },
3113 { "bfctrl", XLO(19,BOF,528,1), XLBOBB_MASK, PPCCOM, { BI } },
3114 { "bfctrl-", XLO(19,BOF,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
3115 { "bfctrl-", XLO(19,BOFM4,528,1), XLBOBB_MASK, POWER4, { BI } },
3116 { "bfctrl+", XLO(19,BOFP,528,1), XLBOBB_MASK, NOPOWER4, { BI } },
3117 { "bfctrl+", XLO(19,BOFP4,528,1), XLBOBB_MASK, POWER4, { BI } },
3118 { "bcctr-", XLYLK(19,528,0,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
3119 { "bcctr+", XLYLK(19,528,1,0), XLYBB_MASK, PPCCOM, { BOE, BI } },
3120 { "bcctrl-", XLYLK(19,528,0,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
3121 { "bcctrl+", XLYLK(19,528,1,1), XLYBB_MASK, PPCCOM, { BOE, BI } },
3122 { "bcctr", XLLK(19,528,0), XLBH_MASK, PPCCOM, { BO, BI, BH } },
3123 { "bcctrl", XLLK(19,528,1), XLBH_MASK, PPCCOM, { BO, BI, BH } },
3124 { "bcc", XLLK(19,528,0), XLBB_MASK, PWRCOM, { BO, BI } },
3125 { "bccl", XLLK(19,528,1), XLBB_MASK, PWRCOM, { BO, BI } },
3126 { "bcctre", XLLK(19,529,0), XLYBB_MASK, BOOKE64, { BO, BI } },
3127 { "bcctrel", XLLK(19,529,1), XLYBB_MASK, BOOKE64, { BO, BI } },
3129 { "rlwimi", M(20,0), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
3130 { "rlimi", M(20,0), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
3132 { "rlwimi.", M(20,1), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
3133 { "rlimi.", M(20,1), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
3135 { "rotlwi", MME(21,31,0), MMBME_MASK, PPCCOM, { RA, RS, SH } },
3136 { "clrlwi", MME(21,31,0), MSHME_MASK, PPCCOM, { RA, RS, MB } },
3137 { "rlwinm", M(21,0), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
3138 { "rlinm", M(21,0), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
3139 { "rotlwi.", MME(21,31,1), MMBME_MASK, PPCCOM, { RA,RS,SH } },
3140 { "clrlwi.", MME(21,31,1), MSHME_MASK, PPCCOM, { RA, RS, MB } },
3141 { "rlwinm.", M(21,1), M_MASK, PPCCOM, { RA,RS,SH,MBE,ME } },
3142 { "rlinm.", M(21,1), M_MASK, PWRCOM, { RA,RS,SH,MBE,ME } },
3144 { "rlmi", M(22,0), M_MASK, M601, { RA,RS,RB,MBE,ME } },
3145 { "rlmi.", M(22,1), M_MASK, M601, { RA,RS,RB,MBE,ME } },
3147 { "be", B(22,0,0), B_MASK, BOOKE64, { LI } },
3148 { "bel", B(22,0,1), B_MASK, BOOKE64, { LI } },
3149 { "bea", B(22,1,0), B_MASK, BOOKE64, { LIA } },
3150 { "bela", B(22,1,1), B_MASK, BOOKE64, { LIA } },
3152 { "rotlw", MME(23,31,0), MMBME_MASK, PPCCOM, { RA, RS, RB } },
3153 { "rlwnm", M(23,0), M_MASK, PPCCOM, { RA,RS,RB,MBE,ME } },
3154 { "rlnm", M(23,0), M_MASK, PWRCOM, { RA,RS,RB,MBE,ME } },
3155 { "rotlw.", MME(23,31,1), MMBME_MASK, PPCCOM, { RA, RS, RB } },
3156 { "rlwnm.", M(23,1), M_MASK, PPCCOM, { RA,RS,RB,MBE,ME } },
3157 { "rlnm.", M(23,1), M_MASK, PWRCOM, { RA,RS,RB,MBE,ME } },
3159 { "nop", OP(24), 0xffffffff, PPCCOM, { 0 } },
3160 { "ori", OP(24), OP_MASK, PPCCOM, { RA, RS, UI } },
3161 { "oril", OP(24), OP_MASK, PWRCOM, { RA, RS, UI } },
3163 { "oris", OP(25), OP_MASK, PPCCOM, { RA, RS, UI } },
3164 { "oriu", OP(25), OP_MASK, PWRCOM, { RA, RS, UI } },
3166 { "xori", OP(26), OP_MASK, PPCCOM, { RA, RS, UI } },
3167 { "xoril", OP(26), OP_MASK, PWRCOM, { RA, RS, UI } },
3169 { "xoris", OP(27), OP_MASK, PPCCOM, { RA, RS, UI } },
3170 { "xoriu", OP(27), OP_MASK, PWRCOM, { RA, RS, UI } },
3172 { "andi.", OP(28), OP_MASK, PPCCOM, { RA, RS, UI } },
3173 { "andil.", OP(28), OP_MASK, PWRCOM, { RA, RS, UI } },
3175 { "andis.", OP(29), OP_MASK, PPCCOM, { RA, RS, UI } },
3176 { "andiu.", OP(29), OP_MASK, PWRCOM, { RA, RS, UI } },
3178 { "rotldi", MD(30,0,0), MDMB_MASK, PPC64, { RA, RS, SH6 } },
3179 { "clrldi", MD(30,0,0), MDSH_MASK, PPC64, { RA, RS, MB6 } },
3180 { "rldicl", MD(30,0,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
3181 { "rotldi.", MD(30,0,1), MDMB_MASK, PPC64, { RA, RS, SH6 } },
3182 { "clrldi.", MD(30,0,1), MDSH_MASK, PPC64, { RA, RS, MB6 } },
3183 { "rldicl.", MD(30,0,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
3185 { "rldicr", MD(30,1,0), MD_MASK, PPC64, { RA, RS, SH6, ME6 } },
3186 { "rldicr.", MD(30,1,1), MD_MASK, PPC64, { RA, RS, SH6, ME6 } },
3188 { "rldic", MD(30,2,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
3189 { "rldic.", MD(30,2,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
3191 { "rldimi", MD(30,3,0), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
3192 { "rldimi.", MD(30,3,1), MD_MASK, PPC64, { RA, RS, SH6, MB6 } },
3194 { "rotld", MDS(30,8,0), MDSMB_MASK, PPC64, { RA, RS, RB } },
3195 { "rldcl", MDS(30,8,0), MDS_MASK, PPC64, { RA, RS, RB, MB6 } },
3196 { "rotld.", MDS(30,8,1), MDSMB_MASK, PPC64, { RA, RS, RB } },
3197 { "rldcl.", MDS(30,8,1), MDS_MASK, PPC64, { RA, RS, RB, MB6 } },
3199 { "rldcr", MDS(30,9,0), MDS_MASK, PPC64, { RA, RS, RB, ME6 } },
3200 { "rldcr.", MDS(30,9,1), MDS_MASK, PPC64, { RA, RS, RB, ME6 } },
3202 { "cmpw", XOPL(31,0,0), XCMPL_MASK, PPCCOM, { OBF, RA, RB } },
3203 { "cmpd", XOPL(31,0,1), XCMPL_MASK, PPC64, { OBF, RA, RB } },
3204 { "cmp", X(31,0), XCMP_MASK, PPC, { BF, L, RA, RB } },
3205 { "cmp", X(31,0), XCMPL_MASK, PWRCOM, { BF, RA, RB } },
3207 { "twlgt", XTO(31,4,TOLGT), XTO_MASK, PPCCOM, { RA, RB } },
3208 { "tlgt", XTO(31,4,TOLGT), XTO_MASK, PWRCOM, { RA, RB } },
3209 { "twllt", XTO(31,4,TOLLT), XTO_MASK, PPCCOM, { RA, RB } },
3210 { "tllt", XTO(31,4,TOLLT), XTO_MASK, PWRCOM, { RA, RB } },
3211 { "tweq", XTO(31,4,TOEQ), XTO_MASK, PPCCOM, { RA, RB } },
3212 { "teq", XTO(31,4,TOEQ), XTO_MASK, PWRCOM, { RA, RB } },
3213 { "twlge", XTO(31,4,TOLGE), XTO_MASK, PPCCOM, { RA, RB } },
3214 { "tlge", XTO(31,4,TOLGE), XTO_MASK, PWRCOM, { RA, RB } },
3215 { "twlnl", XTO(31,4,TOLNL), XTO_MASK, PPCCOM, { RA, RB } },
3216 { "tlnl", XTO(31,4,TOLNL), XTO_MASK, PWRCOM, { RA, RB } },
3217 { "twlle", XTO(31,4,TOLLE), XTO_MASK, PPCCOM, { RA, RB } },
3218 { "tlle", XTO(31,4,TOLLE), XTO_MASK, PWRCOM, { RA, RB } },
3219 { "twlng", XTO(31,4,TOLNG), XTO_MASK, PPCCOM, { RA, RB } },
3220 { "tlng", XTO(31,4,TOLNG), XTO_MASK, PWRCOM, { RA, RB } },
3221 { "twgt", XTO(31,4,TOGT), XTO_MASK, PPCCOM, { RA, RB } },
3222 { "tgt", XTO(31,4,TOGT), XTO_MASK, PWRCOM, { RA, RB } },
3223 { "twge", XTO(31,4,TOGE), XTO_MASK, PPCCOM, { RA, RB } },
3224 { "tge", XTO(31,4,TOGE), XTO_MASK, PWRCOM, { RA, RB } },
3225 { "twnl", XTO(31,4,TONL), XTO_MASK, PPCCOM, { RA, RB } },
3226 { "tnl", XTO(31,4,TONL), XTO_MASK, PWRCOM, { RA, RB } },
3227 { "twlt", XTO(31,4,TOLT), XTO_MASK, PPCCOM, { RA, RB } },
3228 { "tlt", XTO(31,4,TOLT), XTO_MASK, PWRCOM, { RA, RB } },
3229 { "twle", XTO(31,4,TOLE), XTO_MASK, PPCCOM, { RA, RB } },
3230 { "tle", XTO(31,4,TOLE), XTO_MASK, PWRCOM, { RA, RB } },
3231 { "twng", XTO(31,4,TONG), XTO_MASK, PPCCOM, { RA, RB } },
3232 { "tng", XTO(31,4,TONG), XTO_MASK, PWRCOM, { RA, RB } },
3233 { "twne", XTO(31,4,TONE), XTO_MASK, PPCCOM, { RA, RB } },
3234 { "tne", XTO(31,4,TONE), XTO_MASK, PWRCOM, { RA, RB } },
3235 { "trap", XTO(31,4,TOU), 0xffffffff, PPCCOM, { 0 } },
3236 { "tw", X(31,4), X_MASK, PPCCOM, { TO, RA, RB } },
3237 { "t", X(31,4), X_MASK, PWRCOM, { TO, RA, RB } },
3239 { "subfc", XO(31,8,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3240 { "sf", XO(31,8,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3241 { "subc", XO(31,8,0,0), XO_MASK, PPC, { RT, RB, RA } },
3242 { "subfc.", XO(31,8,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3243 { "sf.", XO(31,8,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3244 { "subc.", XO(31,8,0,1), XO_MASK, PPCCOM, { RT, RB, RA } },
3245 { "subfco", XO(31,8,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3246 { "sfo", XO(31,8,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3247 { "subco", XO(31,8,1,0), XO_MASK, PPC, { RT, RB, RA } },
3248 { "subfco.", XO(31,8,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3249 { "sfo.", XO(31,8,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3250 { "subco.", XO(31,8,1,1), XO_MASK, PPC, { RT, RB, RA } },
3252 { "mulhdu", XO(31,9,0,0), XO_MASK, PPC64, { RT, RA, RB } },
3253 { "mulhdu.", XO(31,9,0,1), XO_MASK, PPC64, { RT, RA, RB } },
3255 { "addc", XO(31,10,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3256 { "a", XO(31,10,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3257 { "addc.", XO(31,10,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3258 { "a.", XO(31,10,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3259 { "addco", XO(31,10,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3260 { "ao", XO(31,10,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3261 { "addco.", XO(31,10,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3262 { "ao.", XO(31,10,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3264 { "mulhwu", XO(31,11,0,0), XO_MASK, PPC, { RT, RA, RB } },
3265 { "mulhwu.", XO(31,11,0,1), XO_MASK, PPC, { RT, RA, RB } },
3267 { "isellt", X(31,15), X_MASK, PPCISEL, { RT, RA, RB } },
3268 { "iselgt", X(31,47), X_MASK, PPCISEL, { RT, RA, RB } },
3269 { "iseleq", X(31,79), X_MASK, PPCISEL, { RT, RA, RB } },
3270 { "isel", XISEL(31,15), XISEL_MASK, PPCISEL, { RT, RA, RB, CRB } },
3272 { "mfocrf", XFXM(31,19,0,1), XFXFXM_MASK, COM, { RT, FXM } },
3273 { "mfcr", X(31,19), XRARB_MASK, NOPOWER4, { RT } },
3274 { "mfcr", X(31,19), XFXFXM_MASK, POWER4, { RT, FXM4 } },
3276 { "lwarx", X(31,20), X_MASK, PPC, { RT, RA0, RB } },
3278 { "ldx", X(31,21), X_MASK, PPC64, { RT, RA0, RB } },
3280 { "icbt", X(31,22), X_MASK, BOOKE, { CT, RA, RB } },
3281 { "icbt", X(31,262), XRT_MASK, PPC403, { RA, RB } },
3283 { "lwzx", X(31,23), X_MASK, PPCCOM, { RT, RA0, RB } },
3284 { "lx", X(31,23), X_MASK, PWRCOM, { RT, RA, RB } },
3286 { "slw", XRC(31,24,0), X_MASK, PPCCOM, { RA, RS, RB } },
3287 { "sl", XRC(31,24,0), X_MASK, PWRCOM, { RA, RS, RB } },
3288 { "slw.", XRC(31,24,1), X_MASK, PPCCOM, { RA, RS, RB } },
3289 { "sl.", XRC(31,24,1), X_MASK, PWRCOM, { RA, RS, RB } },
3291 { "cntlzw", XRC(31,26,0), XRB_MASK, PPCCOM, { RA, RS } },
3292 { "cntlz", XRC(31,26,0), XRB_MASK, PWRCOM, { RA, RS } },
3293 { "cntlzw.", XRC(31,26,1), XRB_MASK, PPCCOM, { RA, RS } },
3294 { "cntlz.", XRC(31,26,1), XRB_MASK, PWRCOM, { RA, RS } },
3296 { "sld", XRC(31,27,0), X_MASK, PPC64, { RA, RS, RB } },
3297 { "sld.", XRC(31,27,1), X_MASK, PPC64, { RA, RS, RB } },
3299 { "and", XRC(31,28,0), X_MASK, COM, { RA, RS, RB } },
3300 { "and.", XRC(31,28,1), X_MASK, COM, { RA, RS, RB } },
3302 { "maskg", XRC(31,29,0), X_MASK, M601, { RA, RS, RB } },
3303 { "maskg.", XRC(31,29,1), X_MASK, M601, { RA, RS, RB } },
3305 { "icbte", X(31,30), X_MASK, BOOKE64, { CT, RA, RB } },
3307 { "lwzxe", X(31,31), X_MASK, BOOKE64, { RT, RA0, RB } },
3309 { "cmplw", XOPL(31,32,0), XCMPL_MASK, PPCCOM, { OBF, RA, RB } },
3310 { "cmpld", XOPL(31,32,1), XCMPL_MASK, PPC64, { OBF, RA, RB } },
3311 { "cmpl", X(31,32), XCMP_MASK, PPC, { BF, L, RA, RB } },
3312 { "cmpl", X(31,32), XCMPL_MASK, PWRCOM, { BF, RA, RB } },
3314 { "subf", XO(31,40,0,0), XO_MASK, PPC, { RT, RA, RB } },
3315 { "sub", XO(31,40,0,0), XO_MASK, PPC, { RT, RB, RA } },
3316 { "subf.", XO(31,40,0,1), XO_MASK, PPC, { RT, RA, RB } },
3317 { "sub.", XO(31,40,0,1), XO_MASK, PPC, { RT, RB, RA } },
3318 { "subfo", XO(31,40,1,0), XO_MASK, PPC, { RT, RA, RB } },
3319 { "subo", XO(31,40,1,0), XO_MASK, PPC, { RT, RB, RA } },
3320 { "subfo.", XO(31,40,1,1), XO_MASK, PPC, { RT, RA, RB } },
3321 { "subo.", XO(31,40,1,1), XO_MASK, PPC, { RT, RB, RA } },
3323 { "ldux", X(31,53), X_MASK, PPC64, { RT, RAL, RB } },
3325 { "dcbst", X(31,54), XRT_MASK, PPC, { RA, RB } },
3327 { "lwzux", X(31,55), X_MASK, PPCCOM, { RT, RAL, RB } },
3328 { "lux", X(31,55), X_MASK, PWRCOM, { RT, RA, RB } },
3330 { "dcbste", X(31,62), XRT_MASK, BOOKE64, { RA, RB } },
3332 { "lwzuxe", X(31,63), X_MASK, BOOKE64, { RT, RAL, RB } },
3334 { "cntlzd", XRC(31,58,0), XRB_MASK, PPC64, { RA, RS } },
3335 { "cntlzd.", XRC(31,58,1), XRB_MASK, PPC64, { RA, RS } },
3337 { "andc", XRC(31,60,0), X_MASK, COM, { RA, RS, RB } },
3338 { "andc.", XRC(31,60,1), X_MASK, COM, { RA, RS, RB } },
3340 { "tdlgt", XTO(31,68,TOLGT), XTO_MASK, PPC64, { RA, RB } },
3341 { "tdllt", XTO(31,68,TOLLT), XTO_MASK, PPC64, { RA, RB } },
3342 { "tdeq", XTO(31,68,TOEQ), XTO_MASK, PPC64, { RA, RB } },
3343 { "tdlge", XTO(31,68,TOLGE), XTO_MASK, PPC64, { RA, RB } },
3344 { "tdlnl", XTO(31,68,TOLNL), XTO_MASK, PPC64, { RA, RB } },
3345 { "tdlle", XTO(31,68,TOLLE), XTO_MASK, PPC64, { RA, RB } },
3346 { "tdlng", XTO(31,68,TOLNG), XTO_MASK, PPC64, { RA, RB } },
3347 { "tdgt", XTO(31,68,TOGT), XTO_MASK, PPC64, { RA, RB } },
3348 { "tdge", XTO(31,68,TOGE), XTO_MASK, PPC64, { RA, RB } },
3349 { "tdnl", XTO(31,68,TONL), XTO_MASK, PPC64, { RA, RB } },
3350 { "tdlt", XTO(31,68,TOLT), XTO_MASK, PPC64, { RA, RB } },
3351 { "tdle", XTO(31,68,TOLE), XTO_MASK, PPC64, { RA, RB } },
3352 { "tdng", XTO(31,68,TONG), XTO_MASK, PPC64, { RA, RB } },
3353 { "tdne", XTO(31,68,TONE), XTO_MASK, PPC64, { RA, RB } },
3354 { "td", X(31,68), X_MASK, PPC64, { TO, RA, RB } },
3356 { "mulhd", XO(31,73,0,0), XO_MASK, PPC64, { RT, RA, RB } },
3357 { "mulhd.", XO(31,73,0,1), XO_MASK, PPC64, { RT, RA, RB } },
3359 { "mulhw", XO(31,75,0,0), XO_MASK, PPC, { RT, RA, RB } },
3360 { "mulhw.", XO(31,75,0,1), XO_MASK, PPC, { RT, RA, RB } },
3362 { "dlmzb", XRC(31,78,0), X_MASK, PPC403|PPC440, { RA, RS, RB } },
3363 { "dlmzb.", XRC(31,78,1), X_MASK, PPC403|PPC440, { RA, RS, RB } },
3365 { "mtsrd", X(31,82), XRB_MASK|(1<<20), PPC64, { SR, RS } },
3367 { "mfmsr", X(31,83), XRARB_MASK, COM, { RT } },
3369 { "ldarx", X(31,84), X_MASK, PPC64, { RT, RA0, RB } },
3371 { "dcbf", X(31,86), XRT_MASK, PPC, { RA, RB } },
3373 { "lbzx", X(31,87), X_MASK, COM, { RT, RA0, RB } },
3375 { "dcbfe", X(31,94), XRT_MASK, BOOKE64, { RA, RB } },
3377 { "lbzxe", X(31,95), X_MASK, BOOKE64, { RT, RA0, RB } },
3379 { "neg", XO(31,104,0,0), XORB_MASK, COM, { RT, RA } },
3380 { "neg.", XO(31,104,0,1), XORB_MASK, COM, { RT, RA } },
3381 { "nego", XO(31,104,1,0), XORB_MASK, COM, { RT, RA } },
3382 { "nego.", XO(31,104,1,1), XORB_MASK, COM, { RT, RA } },
3384 { "mul", XO(31,107,0,0), XO_MASK, M601, { RT, RA, RB } },
3385 { "mul.", XO(31,107,0,1), XO_MASK, M601, { RT, RA, RB } },
3386 { "mulo", XO(31,107,1,0), XO_MASK, M601, { RT, RA, RB } },
3387 { "mulo.", XO(31,107,1,1), XO_MASK, M601, { RT, RA, RB } },
3389 { "mtsrdin", X(31,114), XRA_MASK, PPC64, { RS, RB } },
3391 { "clf", X(31,118), XTO_MASK, POWER, { RA, RB } },
3393 { "lbzux", X(31,119), X_MASK, COM, { RT, RAL, RB } },
3395 { "not", XRC(31,124,0), X_MASK, COM, { RA, RS, RBS } },
3396 { "nor", XRC(31,124,0), X_MASK, COM, { RA, RS, RB } },
3397 { "not.", XRC(31,124,1), X_MASK, COM, { RA, RS, RBS } },
3398 { "nor.", XRC(31,124,1), X_MASK, COM, { RA, RS, RB } },
3400 { "lwarxe", X(31,126), X_MASK, BOOKE64, { RT, RA0, RB } },
3402 { "lbzuxe", X(31,127), X_MASK, BOOKE64, { RT, RAL, RB } },
3404 { "wrtee", X(31,131), XRARB_MASK, PPC403 | BOOKE, { RS } },
3406 { "dcbtstls",X(31,134), X_MASK, PPCCHLK, { CT, RA, RB }},
3408 { "subfe", XO(31,136,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3409 { "sfe", XO(31,136,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3410 { "subfe.", XO(31,136,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3411 { "sfe.", XO(31,136,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3412 { "subfeo", XO(31,136,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3413 { "sfeo", XO(31,136,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3414 { "subfeo.", XO(31,136,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3415 { "sfeo.", XO(31,136,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3417 { "adde", XO(31,138,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3418 { "ae", XO(31,138,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3419 { "adde.", XO(31,138,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3420 { "ae.", XO(31,138,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3421 { "addeo", XO(31,138,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3422 { "aeo", XO(31,138,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3423 { "addeo.", XO(31,138,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3424 { "aeo.", XO(31,138,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3426 { "dcbtstlse",X(31,142),X_MASK, PPCCHLK64, { CT, RA, RB }},
3428 { "mtocrf", XFXM(31,144,0,1), XFXFXM_MASK, COM, { FXM, RS } },
3429 { "mtcr", XFXM(31,144,0xff,0), XRARB_MASK, COM, { RS }},
3430 { "mtcrf", X(31,144), XFXFXM_MASK, COM, { FXM, RS } },
3432 { "mtmsr", X(31,146), XRARB_MASK, COM, { RS } },
3434 { "stdx", X(31,149), X_MASK, PPC64, { RS, RA0, RB } },
3436 { "stwcx.", XRC(31,150,1), X_MASK, PPC, { RS, RA0, RB } },
3438 { "stwx", X(31,151), X_MASK, PPCCOM, { RS, RA0, RB } },
3439 { "stx", X(31,151), X_MASK, PWRCOM, { RS, RA, RB } },
3441 { "stwcxe.", XRC(31,158,1), X_MASK, BOOKE64, { RS, RA0, RB } },
3443 { "stwxe", X(31,159), X_MASK, BOOKE64, { RS, RA0, RB } },
3445 { "slq", XRC(31,152,0), X_MASK, M601, { RA, RS, RB } },
3446 { "slq.", XRC(31,152,1), X_MASK, M601, { RA, RS, RB } },
3448 { "sle", XRC(31,153,0), X_MASK, M601, { RA, RS, RB } },
3449 { "sle.", XRC(31,153,1), X_MASK, M601, { RA, RS, RB } },
3451 { "wrteei", X(31,163), XE_MASK, PPC403 | BOOKE, { E } },
3453 { "dcbtls", X(31,166), X_MASK, PPCCHLK, { CT, RA, RB }},
3454 { "dcbtlse", X(31,174), X_MASK, PPCCHLK64, { CT, RA, RB }},
3456 { "mtmsrd", X(31,178), XRLARB_MASK, PPC64, { RS, MTMSRD_L } },
3458 { "stdux", X(31,181), X_MASK, PPC64, { RS, RAS, RB } },
3460 { "stwux", X(31,183), X_MASK, PPCCOM, { RS, RAS, RB } },
3461 { "stux", X(31,183), X_MASK, PWRCOM, { RS, RA0, RB } },
3463 { "sliq", XRC(31,184,0), X_MASK, M601, { RA, RS, SH } },
3464 { "sliq.", XRC(31,184,1), X_MASK, M601, { RA, RS, SH } },
3466 { "stwuxe", X(31,191), X_MASK, BOOKE64, { RS, RAS, RB } },
3468 { "subfze", XO(31,200,0,0), XORB_MASK, PPCCOM, { RT, RA } },
3469 { "sfze", XO(31,200,0,0), XORB_MASK, PWRCOM, { RT, RA } },
3470 { "subfze.", XO(31,200,0,1), XORB_MASK, PPCCOM, { RT, RA } },
3471 { "sfze.", XO(31,200,0,1), XORB_MASK, PWRCOM, { RT, RA } },
3472 { "subfzeo", XO(31,200,1,0), XORB_MASK, PPCCOM, { RT, RA } },
3473 { "sfzeo", XO(31,200,1,0), XORB_MASK, PWRCOM, { RT, RA } },
3474 { "subfzeo.",XO(31,200,1,1), XORB_MASK, PPCCOM, { RT, RA } },
3475 { "sfzeo.", XO(31,200,1,1), XORB_MASK, PWRCOM, { RT, RA } },
3477 { "addze", XO(31,202,0,0), XORB_MASK, PPCCOM, { RT, RA } },
3478 { "aze", XO(31,202,0,0), XORB_MASK, PWRCOM, { RT, RA } },
3479 { "addze.", XO(31,202,0,1), XORB_MASK, PPCCOM, { RT, RA } },
3480 { "aze.", XO(31,202,0,1), XORB_MASK, PWRCOM, { RT, RA } },
3481 { "addzeo", XO(31,202,1,0), XORB_MASK, PPCCOM, { RT, RA } },
3482 { "azeo", XO(31,202,1,0), XORB_MASK, PWRCOM, { RT, RA } },
3483 { "addzeo.", XO(31,202,1,1), XORB_MASK, PPCCOM, { RT, RA } },
3484 { "azeo.", XO(31,202,1,1), XORB_MASK, PWRCOM, { RT, RA } },
3486 { "mtsr", X(31,210), XRB_MASK|(1<<20), COM32, { SR, RS } },
3488 { "stdcx.", XRC(31,214,1), X_MASK, PPC64, { RS, RA0, RB } },
3490 { "stbx", X(31,215), X_MASK, COM, { RS, RA0, RB } },
3492 { "sllq", XRC(31,216,0), X_MASK, M601, { RA, RS, RB } },
3493 { "sllq.", XRC(31,216,1), X_MASK, M601, { RA, RS, RB } },
3495 { "sleq", XRC(31,217,0), X_MASK, M601, { RA, RS, RB } },
3496 { "sleq.", XRC(31,217,1), X_MASK, M601, { RA, RS, RB } },
3498 { "stbxe", X(31,223), X_MASK, BOOKE64, { RS, RA0, RB } },
3500 { "icblc", X(31,230), X_MASK, PPCCHLK, { CT, RA, RB }},
3502 { "subfme", XO(31,232,0,0), XORB_MASK, PPCCOM, { RT, RA } },
3503 { "sfme", XO(31,232,0,0), XORB_MASK, PWRCOM, { RT, RA } },
3504 { "subfme.", XO(31,232,0,1), XORB_MASK, PPCCOM, { RT, RA } },
3505 { "sfme.", XO(31,232,0,1), XORB_MASK, PWRCOM, { RT, RA } },
3506 { "subfmeo", XO(31,232,1,0), XORB_MASK, PPCCOM, { RT, RA } },
3507 { "sfmeo", XO(31,232,1,0), XORB_MASK, PWRCOM, { RT, RA } },
3508 { "subfmeo.",XO(31,232,1,1), XORB_MASK, PPCCOM, { RT, RA } },
3509 { "sfmeo.", XO(31,232,1,1), XORB_MASK, PWRCOM, { RT, RA } },
3511 { "mulld", XO(31,233,0,0), XO_MASK, PPC64, { RT, RA, RB } },
3512 { "mulld.", XO(31,233,0,1), XO_MASK, PPC64, { RT, RA, RB } },
3513 { "mulldo", XO(31,233,1,0), XO_MASK, PPC64, { RT, RA, RB } },
3514 { "mulldo.", XO(31,233,1,1), XO_MASK, PPC64, { RT, RA, RB } },
3516 { "addme", XO(31,234,0,0), XORB_MASK, PPCCOM, { RT, RA } },
3517 { "ame", XO(31,234,0,0), XORB_MASK, PWRCOM, { RT, RA } },
3518 { "addme.", XO(31,234,0,1), XORB_MASK, PPCCOM, { RT, RA } },
3519 { "ame.", XO(31,234,0,1), XORB_MASK, PWRCOM, { RT, RA } },
3520 { "addmeo", XO(31,234,1,0), XORB_MASK, PPCCOM, { RT, RA } },
3521 { "ameo", XO(31,234,1,0), XORB_MASK, PWRCOM, { RT, RA } },
3522 { "addmeo.", XO(31,234,1,1), XORB_MASK, PPCCOM, { RT, RA } },
3523 { "ameo.", XO(31,234,1,1), XORB_MASK, PWRCOM, { RT, RA } },
3525 { "mullw", XO(31,235,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3526 { "muls", XO(31,235,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3527 { "mullw.", XO(31,235,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3528 { "muls.", XO(31,235,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3529 { "mullwo", XO(31,235,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3530 { "mulso", XO(31,235,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3531 { "mullwo.", XO(31,235,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3532 { "mulso.", XO(31,235,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3534 { "icblce", X(31,238), X_MASK, PPCCHLK64, { CT, RA, RB }},
3535 { "mtsrin", X(31,242), XRA_MASK, PPC32, { RS, RB } },
3536 { "mtsri", X(31,242), XRA_MASK, POWER32, { RS, RB } },
3538 { "dcbtst", X(31,246), X_MASK, PPC, { CT, RA, RB } },
3540 { "stbux", X(31,247), X_MASK, COM, { RS, RAS, RB } },
3542 { "slliq", XRC(31,248,0), X_MASK, M601, { RA, RS, SH } },
3543 { "slliq.", XRC(31,248,1), X_MASK, M601, { RA, RS, SH } },
3545 { "dcbtste", X(31,253), X_MASK, BOOKE64, { CT, RA, RB } },
3547 { "stbuxe", X(31,255), X_MASK, BOOKE64, { RS, RAS, RB } },
3549 { "mfdcrx", X(31,259), X_MASK, BOOKE, { RS, RA } },
3551 { "doz", XO(31,264,0,0), XO_MASK, M601, { RT, RA, RB } },
3552 { "doz.", XO(31,264,0,1), XO_MASK, M601, { RT, RA, RB } },
3553 { "dozo", XO(31,264,1,0), XO_MASK, M601, { RT, RA, RB } },
3554 { "dozo.", XO(31,264,1,1), XO_MASK, M601, { RT, RA, RB } },
3556 { "add", XO(31,266,0,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3557 { "cax", XO(31,266,0,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3558 { "add.", XO(31,266,0,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3559 { "cax.", XO(31,266,0,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3560 { "addo", XO(31,266,1,0), XO_MASK, PPCCOM, { RT, RA, RB } },
3561 { "caxo", XO(31,266,1,0), XO_MASK, PWRCOM, { RT, RA, RB } },
3562 { "addo.", XO(31,266,1,1), XO_MASK, PPCCOM, { RT, RA, RB } },
3563 { "caxo.", XO(31,266,1,1), XO_MASK, PWRCOM, { RT, RA, RB } },
3565 { "tlbiel", X(31,274), XRTLRA_MASK, POWER4, { RB, L } },
3567 { "mfapidi", X(31,275), X_MASK, BOOKE, { RT, RA } },
3569 { "lscbx", XRC(31,277,0), X_MASK, M601, { RT, RA, RB } },
3570 { "lscbx.", XRC(31,277,1), X_MASK, M601, { RT, RA, RB } },
3572 { "dcbt", X(31,278), X_MASK, PPC, { CT, RA, RB } },
3574 { "lhzx", X(31,279), X_MASK, COM, { RT, RA0, RB } },
3576 { "eqv", XRC(31,284,0), X_MASK, COM, { RA, RS, RB } },
3577 { "eqv.", XRC(31,284,1), X_MASK, COM, { RA, RS, RB } },
3579 { "dcbte", X(31,286), X_MASK, BOOKE64, { CT, RA, RB } },
3581 { "lhzxe", X(31,287), X_MASK, BOOKE64, { RT, RA0, RB } },
3583 { "tlbie", X(31,306), XRTLRA_MASK, PPC, { RB, L } },
3584 { "tlbi", X(31,306), XRT_MASK, POWER, { RA0, RB } },
3586 { "eciwx", X(31,310), X_MASK, PPC, { RT, RA, RB } },
3588 { "lhzux", X(31,311), X_MASK, COM, { RT, RAL, RB } },
3590 { "xor", XRC(31,316,0), X_MASK, COM, { RA, RS, RB } },
3591 { "xor.", XRC(31,316,1), X_MASK, COM, { RA, RS, RB } },
3593 { "lhzuxe", X(31,319), X_MASK, BOOKE64, { RT, RAL, RB } },
3595 { "mfexisr", XSPR(31,323,64), XSPR_MASK, PPC403, { RT } },
3596 { "mfexier", XSPR(31,323,66), XSPR_MASK, PPC403, { RT } },
3597 { "mfbr0", XSPR(31,323,128), XSPR_MASK, PPC403, { RT } },
3598 { "mfbr1", XSPR(31,323,129), XSPR_MASK, PPC403, { RT } },
3599 { "mfbr2", XSPR(31,323,130), XSPR_MASK, PPC403, { RT } },
3600 { "mfbr3", XSPR(31,323,131), XSPR_MASK, PPC403, { RT } },
3601 { "mfbr4", XSPR(31,323,132), XSPR_MASK, PPC403, { RT } },
3602 { "mfbr5", XSPR(31,323,133), XSPR_MASK, PPC403, { RT } },
3603 { "mfbr6", XSPR(31,323,134), XSPR_MASK, PPC403, { RT } },
3604 { "mfbr7", XSPR(31,323,135), XSPR_MASK, PPC403, { RT } },
3605 { "mfbear", XSPR(31,323,144), XSPR_MASK, PPC403, { RT } },
3606 { "mfbesr", XSPR(31,323,145), XSPR_MASK, PPC403, { RT } },
3607 { "mfiocr", XSPR(31,323,160), XSPR_MASK, PPC403, { RT } },
3608 { "mfdmacr0", XSPR(31,323,192), XSPR_MASK, PPC403, { RT } },
3609 { "mfdmact0", XSPR(31,323,193), XSPR_MASK, PPC403, { RT } },
3610 { "mfdmada0", XSPR(31,323,194), XSPR_MASK, PPC403, { RT } },
3611 { "mfdmasa0", XSPR(31,323,195), XSPR_MASK, PPC403, { RT } },
3612 { "mfdmacc0", XSPR(31,323,196), XSPR_MASK, PPC403, { RT } },
3613 { "mfdmacr1", XSPR(31,323,200), XSPR_MASK, PPC403, { RT } },
3614 { "mfdmact1", XSPR(31,323,201), XSPR_MASK, PPC403, { RT } },
3615 { "mfdmada1", XSPR(31,323,202), XSPR_MASK, PPC403, { RT } },
3616 { "mfdmasa1", XSPR(31,323,203), XSPR_MASK, PPC403, { RT } },
3617 { "mfdmacc1", XSPR(31,323,204), XSPR_MASK, PPC403, { RT } },
3618 { "mfdmacr2", XSPR(31,323,208), XSPR_MASK, PPC403, { RT } },
3619 { "mfdmact2", XSPR(31,323,209), XSPR_MASK, PPC403, { RT } },
3620 { "mfdmada2", XSPR(31,323,210), XSPR_MASK, PPC403, { RT } },
3621 { "mfdmasa2", XSPR(31,323,211), XSPR_MASK, PPC403, { RT } },
3622 { "mfdmacc2", XSPR(31,323,212), XSPR_MASK, PPC403, { RT } },
3623 { "mfdmacr3", XSPR(31,323,216), XSPR_MASK, PPC403, { RT } },
3624 { "mfdmact3", XSPR(31,323,217), XSPR_MASK, PPC403, { RT } },
3625 { "mfdmada3", XSPR(31,323,218), XSPR_MASK, PPC403, { RT } },
3626 { "mfdmasa3", XSPR(31,323,219), XSPR_MASK, PPC403, { RT } },
3627 { "mfdmacc3", XSPR(31,323,220), XSPR_MASK, PPC403, { RT } },
3628 { "mfdmasr", XSPR(31,323,224), XSPR_MASK, PPC403, { RT } },
3629 { "mfdcr", X(31,323), X_MASK, PPC403 | BOOKE, { RT, SPR } },
3631 { "div", XO(31,331,0,0), XO_MASK, M601, { RT, RA, RB } },
3632 { "div.", XO(31,331,0,1), XO_MASK, M601, { RT, RA, RB } },
3633 { "divo", XO(31,331,1,0), XO_MASK, M601, { RT, RA, RB } },
3634 { "divo.", XO(31,331,1,1), XO_MASK, M601, { RT, RA, RB } },
3636 { "mfpmr", X(31,334), X_MASK, PPCPMR, { RT, PMR }},
3638 { "mfmq", XSPR(31,339,0), XSPR_MASK, M601, { RT } },
3639 { "mfxer", XSPR(31,339,1), XSPR_MASK, COM, { RT } },
3640 { "mfrtcu", XSPR(31,339,4), XSPR_MASK, COM, { RT } },
3641 { "mfrtcl", XSPR(31,339,5), XSPR_MASK, COM, { RT } },
3642 { "mfdec", XSPR(31,339,6), XSPR_MASK, MFDEC1, { RT } },
3643 { "mfdec", XSPR(31,339,22), XSPR_MASK, MFDEC2, { RT } },
3644 { "mflr", XSPR(31,339,8), XSPR_MASK, COM, { RT } },
3645 { "mfctr", XSPR(31,339,9), XSPR_MASK, COM, { RT } },
3646 { "mftid", XSPR(31,339,17), XSPR_MASK, POWER, { RT } },
3647 { "mfdsisr", XSPR(31,339,18), XSPR_MASK, COM, { RT } },
3648 { "mfdar", XSPR(31,339,19), XSPR_MASK, COM, { RT } },
3649 { "mfsdr0", XSPR(31,339,24), XSPR_MASK, POWER, { RT } },
3650 { "mfsdr1", XSPR(31,339,25), XSPR_MASK, COM, { RT } },
3651 { "mfsrr0", XSPR(31,339,26), XSPR_MASK, COM, { RT } },
3652 { "mfsrr1", XSPR(31,339,27), XSPR_MASK, COM, { RT } },
3653 { "mfpid", XSPR(31,339,48), XSPR_MASK, BOOKE, { RT } },
3654 { "mfpid", XSPR(31,339,945), XSPR_MASK, PPC403, { RT } },
3655 { "mfcsrr0", XSPR(31,339,58), XSPR_MASK, BOOKE, { RT } },
3656 { "mfcsrr1", XSPR(31,339,59), XSPR_MASK, BOOKE, { RT } },
3657 { "mfdear", XSPR(31,339,61), XSPR_MASK, BOOKE, { RT } },
3658 { "mfdear", XSPR(31,339,981), XSPR_MASK, PPC403, { RT } },
3659 { "mfesr", XSPR(31,339,62), XSPR_MASK, BOOKE, { RT } },
3660 { "mfesr", XSPR(31,339,980), XSPR_MASK, PPC403, { RT } },
3661 { "mfivpr", XSPR(31,339,63), XSPR_MASK, BOOKE, { RT } },
3662 { "mfcmpa", XSPR(31,339,144), XSPR_MASK, PPC860, { RT } },
3663 { "mfcmpb", XSPR(31,339,145), XSPR_MASK, PPC860, { RT } },
3664 { "mfcmpc", XSPR(31,339,146), XSPR_MASK, PPC860, { RT } },
3665 { "mfcmpd", XSPR(31,339,147), XSPR_MASK, PPC860, { RT } },
3666 { "mficr", XSPR(31,339,148), XSPR_MASK, PPC860, { RT } },
3667 { "mfder", XSPR(31,339,149), XSPR_MASK, PPC860, { RT } },
3668 { "mfcounta", XSPR(31,339,150), XSPR_MASK, PPC860, { RT } },
3669 { "mfcountb", XSPR(31,339,151), XSPR_MASK, PPC860, { RT } },
3670 { "mfcmpe", XSPR(31,339,152), XSPR_MASK, PPC860, { RT } },
3671 { "mfcmpf", XSPR(31,339,153), XSPR_MASK, PPC860, { RT } },
3672 { "mfcmpg", XSPR(31,339,154), XSPR_MASK, PPC860, { RT } },
3673 { "mfcmph", XSPR(31,339,155), XSPR_MASK, PPC860, { RT } },
3674 { "mflctrl1", XSPR(31,339,156), XSPR_MASK, PPC860, { RT } },
3675 { "mflctrl2", XSPR(31,339,157), XSPR_MASK, PPC860, { RT } },
3676 { "mfictrl", XSPR(31,339,158), XSPR_MASK, PPC860, { RT } },
3677 { "mfbar", XSPR(31,339,159), XSPR_MASK, PPC860, { RT } },
3678 { "mfvrsave", XSPR(31,339,256), XSPR_MASK, PPCVEC, { RT } },
3679 { "mfusprg0", XSPR(31,339,256), XSPR_MASK, BOOKE, { RT } },
3680 { "mfsprg4", XSPR(31,339,260), XSPR_MASK, PPC405, { RT } },
3681 { "mfsprg4", XSPR(31,339,260), XSPR_MASK, BOOKE, { RT } },
3682 { "mfsprg5", XSPR(31,339,261), XSPR_MASK, PPC405, { RT } },
3683 { "mfsprg5", XSPR(31,339,261), XSPR_MASK, BOOKE, { RT } },
3684 { "mfsprg6", XSPR(31,339,262), XSPR_MASK, PPC405, { RT } },
3685 { "mfsprg6", XSPR(31,339,262), XSPR_MASK, BOOKE, { RT } },
3686 { "mfsprg7", XSPR(31,339,263), XSPR_MASK, PPC405, { RT } },
3687 { "mfsprg7", XSPR(31,339,263), XSPR_MASK, BOOKE, { RT } },
3688 { "mftb", X(31,371), X_MASK, CLASSIC, { RT, TBR } },
3689 { "mftb", XSPR(31,339,268), XSPR_MASK, BOOKE, { RT } },
3690 { "mftbl", XSPR(31,371,268), XSPR_MASK, CLASSIC, { RT } },
3691 { "mftbl", XSPR(31,339,268), XSPR_MASK, BOOKE, { RT } },
3692 { "mftbu", XSPR(31,371,269), XSPR_MASK, CLASSIC, { RT } },
3693 { "mftbu", XSPR(31,339,269), XSPR_MASK, BOOKE, { RT } },
3694 { "mfsprg", XSPR(31,339,272), XSPRG_MASK, PPC, { RT, SPRG } },
3695 { "mfsprg0", XSPR(31,339,272), XSPR_MASK, PPC, { RT } },
3696 { "mfsprg1", XSPR(31,339,273), XSPR_MASK, PPC, { RT } },
3697 { "mfsprg2", XSPR(31,339,274), XSPR_MASK, PPC, { RT } },
3698 { "mfsprg3", XSPR(31,339,275), XSPR_MASK, PPC, { RT } },
3699 { "mfasr", XSPR(31,339,280), XSPR_MASK, PPC64, { RT } },
3700 { "mfear", XSPR(31,339,282), XSPR_MASK, PPC, { RT } },
3701 { "mfpir", XSPR(31,339,286), XSPR_MASK, BOOKE, { RT } },
3702 { "mfpvr", XSPR(31,339,287), XSPR_MASK, PPC, { RT } },
3703 { "mfdbsr", XSPR(31,339,304), XSPR_MASK, BOOKE, { RT } },
3704 { "mfdbsr", XSPR(31,339,1008), XSPR_MASK, PPC403, { RT } },
3705 { "mfdbcr0", XSPR(31,339,308), XSPR_MASK, BOOKE, { RT } },
3706 { "mfdbcr0", XSPR(31,339,1010), XSPR_MASK, PPC405, { RT } },
3707 { "mfdbcr1", XSPR(31,339,309), XSPR_MASK, BOOKE, { RT } },
3708 { "mfdbcr1", XSPR(31,339,957), XSPR_MASK, PPC405, { RT } },
3709 { "mfdbcr2", XSPR(31,339,310), XSPR_MASK, BOOKE, { RT } },
3710 { "mfiac1", XSPR(31,339,312), XSPR_MASK, BOOKE, { RT } },
3711 { "mfiac1", XSPR(31,339,1012), XSPR_MASK, PPC403, { RT } },
3712 { "mfiac2", XSPR(31,339,313), XSPR_MASK, BOOKE, { RT } },
3713 { "mfiac2", XSPR(31,339,1013), XSPR_MASK, PPC403, { RT } },
3714 { "mfiac3", XSPR(31,339,314), XSPR_MASK, BOOKE, { RT } },
3715 { "mfiac3", XSPR(31,339,948), XSPR_MASK, PPC405, { RT } },
3716 { "mfiac4", XSPR(31,339,315), XSPR_MASK, BOOKE, { RT } },
3717 { "mfiac4", XSPR(31,339,949), XSPR_MASK, PPC405, { RT } },
3718 { "mfdac1", XSPR(31,339,316), XSPR_MASK, BOOKE, { RT } },
3719 { "mfdac1", XSPR(31,339,1014), XSPR_MASK, PPC403, { RT } },
3720 { "mfdac2", XSPR(31,339,317), XSPR_MASK, BOOKE, { RT } },
3721 { "mfdac2", XSPR(31,339,1015), XSPR_MASK, PPC403, { RT } },
3722 { "mfdvc1", XSPR(31,339,318), XSPR_MASK, BOOKE, { RT } },
3723 { "mfdvc1", XSPR(31,339,950), XSPR_MASK, PPC405, { RT } },
3724 { "mfdvc2", XSPR(31,339,319), XSPR_MASK, BOOKE, { RT } },
3725 { "mfdvc2", XSPR(31,339,951), XSPR_MASK, PPC405, { RT } },
3726 { "mftsr", XSPR(31,339,336), XSPR_MASK, BOOKE, { RT } },
3727 { "mftsr", XSPR(31,339,984), XSPR_MASK, PPC403, { RT } },
3728 { "mftcr", XSPR(31,339,340), XSPR_MASK, BOOKE, { RT } },
3729 { "mftcr", XSPR(31,339,986), XSPR_MASK, PPC403, { RT } },
3730 { "mfivor0", XSPR(31,339,400), XSPR_MASK, BOOKE, { RT } },
3731 { "mfivor1", XSPR(31,339,401), XSPR_MASK, BOOKE, { RT } },
3732 { "mfivor2", XSPR(31,339,402), XSPR_MASK, BOOKE, { RT } },
3733 { "mfivor3", XSPR(31,339,403), XSPR_MASK, BOOKE, { RT } },
3734 { "mfivor4", XSPR(31,339,404), XSPR_MASK, BOOKE, { RT } },
3735 { "mfivor5", XSPR(31,339,405), XSPR_MASK, BOOKE, { RT } },
3736 { "mfivor6", XSPR(31,339,406), XSPR_MASK, BOOKE, { RT } },
3737 { "mfivor7", XSPR(31,339,407), XSPR_MASK, BOOKE, { RT } },
3738 { "mfivor8", XSPR(31,339,408), XSPR_MASK, BOOKE, { RT } },
3739 { "mfivor9", XSPR(31,339,409), XSPR_MASK, BOOKE, { RT } },
3740 { "mfivor10", XSPR(31,339,410), XSPR_MASK, BOOKE, { RT } },
3741 { "mfivor11", XSPR(31,339,411), XSPR_MASK, BOOKE, { RT } },
3742 { "mfivor12", XSPR(31,339,412), XSPR_MASK, BOOKE, { RT } },
3743 { "mfivor13", XSPR(31,339,413), XSPR_MASK, BOOKE, { RT } },
3744 { "mfivor14", XSPR(31,339,414), XSPR_MASK, BOOKE, { RT } },
3745 { "mfivor15", XSPR(31,339,415), XSPR_MASK, BOOKE, { RT } },
3746 { "mfspefscr", XSPR(31,339,512), XSPR_MASK, PPCSPE, { RT } },
3747 { "mfbbear", XSPR(31,339,513), XSPR_MASK, PPCBRLK, { RT } },
3748 { "mfbbtar", XSPR(31,339,514), XSPR_MASK, PPCBRLK, { RT } },
3749 { "mfivor32", XSPR(31,339,528), XSPR_MASK, PPCSPE, { RT } },
3750 { "mfivor33", XSPR(31,339,529), XSPR_MASK, PPCSPE, { RT } },
3751 { "mfivor34", XSPR(31,339,530), XSPR_MASK, PPCSPE, { RT } },
3752 { "mfivor35", XSPR(31,339,531), XSPR_MASK, PPCPMR, { RT } },
3753 { "mfibatu", XSPR(31,339,528), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
3754 { "mfibatl", XSPR(31,339,529), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
3755 { "mfdbatu", XSPR(31,339,536), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
3756 { "mfdbatl", XSPR(31,339,537), XSPRBAT_MASK, PPC, { RT, SPRBAT } },
3757 { "mfic_cst", XSPR(31,339,560), XSPR_MASK, PPC860, { RT } },
3758 { "mfic_adr", XSPR(31,339,561), XSPR_MASK, PPC860, { RT } },
3759 { "mfic_dat", XSPR(31,339,562), XSPR_MASK, PPC860, { RT } },
3760 { "mfdc_cst", XSPR(31,339,568), XSPR_MASK, PPC860, { RT } },
3761 { "mfdc_adr", XSPR(31,339,569), XSPR_MASK, PPC860, { RT } },
3762 { "mfmcsrr0", XSPR(31,339,570), XSPR_MASK, PPCRFMCI, { RT } },
3763 { "mfdc_dat", XSPR(31,339,570), XSPR_MASK, PPC860, { RT } },
3764 { "mfmcsrr1", XSPR(31,339,571), XSPR_MASK, PPCRFMCI, { RT } },
3765 { "mfmcsr", XSPR(31,339,572), XSPR_MASK, PPCRFMCI, { RT } },
3766 { "mfmcar", XSPR(31,339,573), XSPR_MASK, PPCRFMCI, { RT } },
3767 { "mfdpdr", XSPR(31,339,630), XSPR_MASK, PPC860, { RT } },
3768 { "mfdpir", XSPR(31,339,631), XSPR_MASK, PPC860, { RT } },
3769 { "mfimmr", XSPR(31,339,638), XSPR_MASK, PPC860, { RT } },
3770 { "mfmi_ctr", XSPR(31,339,784), XSPR_MASK, PPC860, { RT } },
3771 { "mfmi_ap", XSPR(31,339,786), XSPR_MASK, PPC860, { RT } },
3772 { "mfmi_epn", XSPR(31,339,787), XSPR_MASK, PPC860, { RT } },
3773 { "mfmi_twc", XSPR(31,339,789), XSPR_MASK, PPC860, { RT } },
3774 { "mfmi_rpn", XSPR(31,339,790), XSPR_MASK, PPC860, { RT } },
3775 { "mfmd_ctr", XSPR(31,339,792), XSPR_MASK, PPC860, { RT } },
3776 { "mfm_casid", XSPR(31,339,793), XSPR_MASK, PPC860, { RT } },
3777 { "mfmd_ap", XSPR(31,339,794), XSPR_MASK, PPC860, { RT } },
3778 { "mfmd_epn", XSPR(31,339,795), XSPR_MASK, PPC860, { RT } },
3779 { "mfmd_twb", XSPR(31,339,796), XSPR_MASK, PPC860, { RT } },
3780 { "mfmd_twc", XSPR(31,339,797), XSPR_MASK, PPC860, { RT } },
3781 { "mfmd_rpn", XSPR(31,339,798), XSPR_MASK, PPC860, { RT } },
3782 { "mfm_tw", XSPR(31,339,799), XSPR_MASK, PPC860, { RT } },
3783 { "mfmi_dbcam", XSPR(31,339,816), XSPR_MASK, PPC860, { RT } },
3784 { "mfmi_dbram0",XSPR(31,339,817), XSPR_MASK, PPC860, { RT } },
3785 { "mfmi_dbram1",XSPR(31,339,818), XSPR_MASK, PPC860, { RT } },
3786 { "mfmd_dbcam", XSPR(31,339,824), XSPR_MASK, PPC860, { RT } },
3787 { "mfmd_dbram0",XSPR(31,339,825), XSPR_MASK, PPC860, { RT } },
3788 { "mfmd_dbram1",XSPR(31,339,826), XSPR_MASK, PPC860, { RT } },
3789 { "mfummcr0", XSPR(31,339,936), XSPR_MASK, PPC750, { RT } },
3790 { "mfupmc1", XSPR(31,339,937), XSPR_MASK, PPC750, { RT } },
3791 { "mfupmc2", XSPR(31,339,938), XSPR_MASK, PPC750, { RT } },
3792 { "mfusia", XSPR(31,339,939), XSPR_MASK, PPC750, { RT } },
3793 { "mfummcr1", XSPR(31,339,940), XSPR_MASK, PPC750, { RT } },
3794 { "mfupmc3", XSPR(31,339,941), XSPR_MASK, PPC750, { RT } },
3795 { "mfupmc4", XSPR(31,339,942), XSPR_MASK, PPC750, { RT } },
3796 { "mfzpr", XSPR(31,339,944), XSPR_MASK, PPC403, { RT } },
3797 { "mfccr0", XSPR(31,339,947), XSPR_MASK, PPC405, { RT } },
3798 { "mfmmcr0", XSPR(31,339,952), XSPR_MASK, PPC750, { RT } },
3799 { "mfpmc1", XSPR(31,339,953), XSPR_MASK, PPC750, { RT } },
3800 { "mfsgr", XSPR(31,339,953), XSPR_MASK, PPC403, { RT } },
3801 { "mfpmc2", XSPR(31,339,954), XSPR_MASK, PPC750, { RT } },
3802 { "mfdcwr", XSPR(31,339,954), XSPR_MASK, PPC403, { RT } },
3803 { "mfsia", XSPR(31,339,955), XSPR_MASK, PPC750, { RT } },
3804 { "mfsler", XSPR(31,339,955), XSPR_MASK, PPC405, { RT } },
3805 { "mfmmcr1", XSPR(31,339,956), XSPR_MASK, PPC750, { RT } },
3806 { "mfsu0r", XSPR(31,339,956), XSPR_MASK, PPC405, { RT } },
3807 { "mfpmc3", XSPR(31,339,957), XSPR_MASK, PPC750, { RT } },
3808 { "mfpmc4", XSPR(31,339,958), XSPR_MASK, PPC750, { RT } },
3809 { "mficdbdr", XSPR(31,339,979), XSPR_MASK, PPC403, { RT } },
3810 { "mfevpr", XSPR(31,339,982), XSPR_MASK, PPC403, { RT } },
3811 { "mfcdbcr", XSPR(31,339,983), XSPR_MASK, PPC403, { RT } },
3812 { "mfpit", XSPR(31,339,987), XSPR_MASK, PPC403, { RT } },
3813 { "mftbhi", XSPR(31,339,988), XSPR_MASK, PPC403, { RT } },
3814 { "mftblo", XSPR(31,339,989), XSPR_MASK, PPC403, { RT } },
3815 { "mfsrr2", XSPR(31,339,990), XSPR_MASK, PPC403, { RT } },
3816 { "mfsrr3", XSPR(31,339,991), XSPR_MASK, PPC403, { RT } },
3817 { "mfl2cr", XSPR(31,339,1017), XSPR_MASK, PPC750, { RT } },
3818 { "mfdccr", XSPR(31,339,1018), XSPR_MASK, PPC403, { RT } },
3819 { "mficcr", XSPR(31,339,1019), XSPR_MASK, PPC403, { RT } },
3820 { "mfictc", XSPR(31,339,1019), XSPR_MASK, PPC750, { RT } },
3821 { "mfpbl1", XSPR(31,339,1020), XSPR_MASK, PPC403, { RT } },
3822 { "mfthrm1", XSPR(31,339,1020), XSPR_MASK, PPC750, { RT } },
3823 { "mfpbu1", XSPR(31,339,1021), XSPR_MASK, PPC403, { RT } },
3824 { "mfthrm2", XSPR(31,339,1021), XSPR_MASK, PPC750, { RT } },
3825 { "mfpbl2", XSPR(31,339,1022), XSPR_MASK, PPC403, { RT } },
3826 { "mfthrm3", XSPR(31,339,1022), XSPR_MASK, PPC750, { RT } },
3827 { "mfpbu2", XSPR(31,339,1023), XSPR_MASK, PPC403, { RT } },
3828 { "mfspr", X(31,339), X_MASK, COM, { RT, SPR } },
3830 { "lwax", X(31,341), X_MASK, PPC64, { RT, RA0, RB } },
3832 { "dst", XDSS(31,342,0), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
3833 { "dstt", XDSS(31,342,1), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
3835 { "lhax", X(31,343), X_MASK, COM, { RT, RA0, RB } },
3837 { "lhaxe", X(31,351), X_MASK, BOOKE64, { RT, RA0, RB } },
3839 { "dstst", XDSS(31,374,0), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
3840 { "dststt", XDSS(31,374,1), XDSS_MASK, PPCVEC, { RA, RB, STRM } },
3842 { "dccci", X(31,454), XRT_MASK, PPC403|PPC440, { RA, RB } },
3844 { "abs", XO(31,360,0,0), XORB_MASK, M601, { RT, RA } },
3845 { "abs.", XO(31,360,0,1), XORB_MASK, M601, { RT, RA } },
3846 { "abso", XO(31,360,1,0), XORB_MASK, M601, { RT, RA } },
3847 { "abso.", XO(31,360,1,1), XORB_MASK, M601, { RT, RA } },
3849 { "divs", XO(31,363,0,0), XO_MASK, M601, { RT, RA, RB } },
3850 { "divs.", XO(31,363,0,1), XO_MASK, M601, { RT, RA, RB } },
3851 { "divso", XO(31,363,1,0), XO_MASK, M601, { RT, RA, RB } },
3852 { "divso.", XO(31,363,1,1), XO_MASK, M601, { RT, RA, RB } },
3854 { "tlbia", X(31,370), 0xffffffff, PPC, { 0 } },
3856 { "lwaux", X(31,373), X_MASK, PPC64, { RT, RAL, RB } },
3858 { "lhaux", X(31,375), X_MASK, COM, { RT, RAL, RB } },
3860 { "lhauxe", X(31,383), X_MASK, BOOKE64, { RT, RAL, RB } },
3862 { "mtdcrx", X(31,387), X_MASK, BOOKE, { RA, RS } },
3864 { "dcblc", X(31,390), X_MASK, PPCCHLK, { CT, RA, RB }},
3866 { "subfe64", XO(31,392,0,0), XO_MASK, BOOKE64, { RT, RA, RB } },
3867 { "subfe64o",XO(31,392,1,0), XO_MASK, BOOKE64, { RT, RA, RB } },
3869 { "adde64", XO(31,394,0,0), XO_MASK, BOOKE64, { RT, RA, RB } },
3870 { "adde64o", XO(31,394,1,0), XO_MASK, BOOKE64, { RT, RA, RB } },
3872 { "dcblce", X(31,398), X_MASK, PPCCHLK64, { CT, RA, RB }},
3874 { "slbmte", X(31,402), XRA_MASK, PPC64, { RS, RB } },
3876 { "sthx", X(31,407), X_MASK, COM, { RS, RA0, RB } },
3878 { "lfqx", X(31,791), X_MASK, POWER2, { FRT, RA, RB } },
3880 { "lfqux", X(31,823), X_MASK, POWER2, { FRT, RA, RB } },
3882 { "stfqx", X(31,919), X_MASK, POWER2, { FRS, RA, RB } },
3884 { "stfqux", X(31,951), X_MASK, POWER2, { FRS, RA, RB } },
3886 { "orc", XRC(31,412,0), X_MASK, COM, { RA, RS, RB } },
3887 { "orc.", XRC(31,412,1), X_MASK, COM, { RA, RS, RB } },
3889 { "sradi", XS(31,413,0), XS_MASK, PPC64, { RA, RS, SH6 } },
3890 { "sradi.", XS(31,413,1), XS_MASK, PPC64, { RA, RS, SH6 } },
3892 { "sthxe", X(31,415), X_MASK, BOOKE64, { RS, RA0, RB } },
3894 { "slbie", X(31,434), XRTRA_MASK, PPC64, { RB } },
3896 { "ecowx", X(31,438), X_MASK, PPC, { RT, RA, RB } },
3898 { "sthux", X(31,439), X_MASK, COM, { RS, RAS, RB } },
3900 { "sthuxe", X(31,447), X_MASK, BOOKE64, { RS, RAS, RB } },
3902 { "mr", XRC(31,444,0), X_MASK, COM, { RA, RS, RBS } },
3903 { "or", XRC(31,444,0), X_MASK, COM, { RA, RS, RB } },
3904 { "mr.", XRC(31,444,1), X_MASK, COM, { RA, RS, RBS } },
3905 { "or.", XRC(31,444,1), X_MASK, COM, { RA, RS, RB } },
3907 { "mtexisr", XSPR(31,451,64), XSPR_MASK, PPC403, { RS } },
3908 { "mtexier", XSPR(31,451,66), XSPR_MASK, PPC403, { RS } },
3909 { "mtbr0", XSPR(31,451,128), XSPR_MASK, PPC403, { RS } },
3910 { "mtbr1", XSPR(31,451,129), XSPR_MASK, PPC403, { RS } },
3911 { "mtbr2", XSPR(31,451,130), XSPR_MASK, PPC403, { RS } },
3912 { "mtbr3", XSPR(31,451,131), XSPR_MASK, PPC403, { RS } },
3913 { "mtbr4", XSPR(31,451,132), XSPR_MASK, PPC403, { RS } },
3914 { "mtbr5", XSPR(31,451,133), XSPR_MASK, PPC403, { RS } },
3915 { "mtbr6", XSPR(31,451,134), XSPR_MASK, PPC403, { RS } },
3916 { "mtbr7", XSPR(31,451,135), XSPR_MASK, PPC403, { RS } },
3917 { "mtbear", XSPR(31,451,144), XSPR_MASK, PPC403, { RS } },
3918 { "mtbesr", XSPR(31,451,145), XSPR_MASK, PPC403, { RS } },
3919 { "mtiocr", XSPR(31,451,160), XSPR_MASK, PPC403, { RS } },
3920 { "mtdmacr0", XSPR(31,451,192), XSPR_MASK, PPC403, { RS } },
3921 { "mtdmact0", XSPR(31,451,193), XSPR_MASK, PPC403, { RS } },
3922 { "mtdmada0", XSPR(31,451,194), XSPR_MASK, PPC403, { RS } },
3923 { "mtdmasa0", XSPR(31,451,195), XSPR_MASK, PPC403, { RS } },
3924 { "mtdmacc0", XSPR(31,451,196), XSPR_MASK, PPC403, { RS } },
3925 { "mtdmacr1", XSPR(31,451,200), XSPR_MASK, PPC403, { RS } },
3926 { "mtdmact1", XSPR(31,451,201), XSPR_MASK, PPC403, { RS } },
3927 { "mtdmada1", XSPR(31,451,202), XSPR_MASK, PPC403, { RS } },
3928 { "mtdmasa1", XSPR(31,451,203), XSPR_MASK, PPC403, { RS } },
3929 { "mtdmacc1", XSPR(31,451,204), XSPR_MASK, PPC403, { RS } },
3930 { "mtdmacr2", XSPR(31,451,208), XSPR_MASK, PPC403, { RS } },
3931 { "mtdmact2", XSPR(31,451,209), XSPR_MASK, PPC403, { RS } },
3932 { "mtdmada2", XSPR(31,451,210), XSPR_MASK, PPC403, { RS } },
3933 { "mtdmasa2", XSPR(31,451,211), XSPR_MASK, PPC403, { RS } },
3934 { "mtdmacc2", XSPR(31,451,212), XSPR_MASK, PPC403, { RS } },
3935 { "mtdmacr3", XSPR(31,451,216), XSPR_MASK, PPC403, { RS } },
3936 { "mtdmact3", XSPR(31,451,217), XSPR_MASK, PPC403, { RS } },
3937 { "mtdmada3", XSPR(31,451,218), XSPR_MASK, PPC403, { RS } },
3938 { "mtdmasa3", XSPR(31,451,219), XSPR_MASK, PPC403, { RS } },
3939 { "mtdmacc3", XSPR(31,451,220), XSPR_MASK, PPC403, { RS } },
3940 { "mtdmasr", XSPR(31,451,224), XSPR_MASK, PPC403, { RS } },
3941 { "mtdcr", X(31,451), X_MASK, PPC403 | BOOKE, { SPR, RS } },
3943 { "subfze64",XO(31,456,0,0), XORB_MASK, BOOKE64, { RT, RA } },
3944 { "subfze64o",XO(31,456,1,0), XORB_MASK, BOOKE64, { RT, RA } },
3946 { "divdu", XO(31,457,0,0), XO_MASK, PPC64, { RT, RA, RB } },
3947 { "divdu.", XO(31,457,0,1), XO_MASK, PPC64, { RT, RA, RB } },
3948 { "divduo", XO(31,457,1,0), XO_MASK, PPC64, { RT, RA, RB } },
3949 { "divduo.", XO(31,457,1,1), XO_MASK, PPC64, { RT, RA, RB } },
3951 { "addze64", XO(31,458,0,0), XORB_MASK, BOOKE64, { RT, RA } },
3952 { "addze64o",XO(31,458,1,0), XORB_MASK, BOOKE64, { RT, RA } },
3954 { "divwu", XO(31,459,0,0), XO_MASK, PPC, { RT, RA, RB } },
3955 { "divwu.", XO(31,459,0,1), XO_MASK, PPC, { RT, RA, RB } },
3956 { "divwuo", XO(31,459,1,0), XO_MASK, PPC, { RT, RA, RB } },
3957 { "divwuo.", XO(31,459,1,1), XO_MASK, PPC, { RT, RA, RB } },
3959 { "mtmq", XSPR(31,467,0), XSPR_MASK, M601, { RS } },
3960 { "mtxer", XSPR(31,467,1), XSPR_MASK, COM, { RS } },
3961 { "mtlr", XSPR(31,467,8), XSPR_MASK, COM, { RS } },
3962 { "mtctr", XSPR(31,467,9), XSPR_MASK, COM, { RS } },
3963 { "mttid", XSPR(31,467,17), XSPR_MASK, POWER, { RS } },
3964 { "mtdsisr", XSPR(31,467,18), XSPR_MASK, COM, { RS } },
3965 { "mtdar", XSPR(31,467,19), XSPR_MASK, COM, { RS } },
3966 { "mtrtcu", XSPR(31,467,20), XSPR_MASK, COM, { RS } },
3967 { "mtrtcl", XSPR(31,467,21), XSPR_MASK, COM, { RS } },
3968 { "mtdec", XSPR(31,467,22), XSPR_MASK, COM, { RS } },
3969 { "mtsdr0", XSPR(31,467,24), XSPR_MASK, POWER, { RS } },
3970 { "mtsdr1", XSPR(31,467,25), XSPR_MASK, COM, { RS } },
3971 { "mtsrr0", XSPR(31,467,26), XSPR_MASK, COM, { RS } },
3972 { "mtsrr1", XSPR(31,467,27), XSPR_MASK, COM, { RS } },
3973 { "mtpid", XSPR(31,467,48), XSPR_MASK, BOOKE, { RS } },
3974 { "mtpid", XSPR(31,467,945), XSPR_MASK, PPC403, { RS } },
3975 { "mtdecar", XSPR(31,467,54), XSPR_MASK, BOOKE, { RS } },
3976 { "mtcsrr0", XSPR(31,467,58), XSPR_MASK, BOOKE, { RS } },
3977 { "mtcsrr1", XSPR(31,467,59), XSPR_MASK, BOOKE, { RS } },
3978 { "mtdear", XSPR(31,467,61), XSPR_MASK, BOOKE, { RS } },
3979 { "mtdear", XSPR(31,467,981), XSPR_MASK, PPC403, { RS } },
3980 { "mtesr", XSPR(31,467,62), XSPR_MASK, BOOKE, { RS } },
3981 { "mtesr", XSPR(31,467,980), XSPR_MASK, PPC403, { RS } },
3982 { "mtivpr", XSPR(31,467,63), XSPR_MASK, BOOKE, { RS } },
3983 { "mtcmpa", XSPR(31,467,144), XSPR_MASK, PPC860, { RS } },
3984 { "mtcmpb", XSPR(31,467,145), XSPR_MASK, PPC860, { RS } },
3985 { "mtcmpc", XSPR(31,467,146), XSPR_MASK, PPC860, { RS } },
3986 { "mtcmpd", XSPR(31,467,147), XSPR_MASK, PPC860, { RS } },
3987 { "mticr", XSPR(31,467,148), XSPR_MASK, PPC860, { RS } },
3988 { "mtder", XSPR(31,467,149), XSPR_MASK, PPC860, { RS } },
3989 { "mtcounta", XSPR(31,467,150), XSPR_MASK, PPC860, { RS } },
3990 { "mtcountb", XSPR(31,467,151), XSPR_MASK, PPC860, { RS } },
3991 { "mtcmpe", XSPR(31,467,152), XSPR_MASK, PPC860, { RS } },
3992 { "mtcmpf", XSPR(31,467,153), XSPR_MASK, PPC860, { RS } },
3993 { "mtcmpg", XSPR(31,467,154), XSPR_MASK, PPC860, { RS } },
3994 { "mtcmph", XSPR(31,467,155), XSPR_MASK, PPC860, { RS } },
3995 { "mtlctrl1", XSPR(31,467,156), XSPR_MASK, PPC860, { RS } },
3996 { "mtlctrl2", XSPR(31,467,157), XSPR_MASK, PPC860, { RS } },
3997 { "mtictrl", XSPR(31,467,158), XSPR_MASK, PPC860, { RS } },
3998 { "mtbar", XSPR(31,467,159), XSPR_MASK, PPC860, { RS } },
3999 { "mtvrsave", XSPR(31,467,256), XSPR_MASK, PPCVEC, { RS } },
4000 { "mtusprg0", XSPR(31,467,256), XSPR_MASK, BOOKE, { RS } },
4001 { "mtsprg", XSPR(31,467,272), XSPRG_MASK,PPC, { SPRG, RS } },
4002 { "mtsprg0", XSPR(31,467,272), XSPR_MASK, PPC, { RS } },
4003 { "mtsprg1", XSPR(31,467,273), XSPR_MASK, PPC, { RS } },
4004 { "mtsprg2", XSPR(31,467,274), XSPR_MASK, PPC, { RS } },
4005 { "mtsprg3", XSPR(31,467,275), XSPR_MASK, PPC, { RS } },
4006 { "mtsprg4", XSPR(31,467,276), XSPR_MASK, PPC405 | BOOKE, { RS } },
4007 { "mtsprg5", XSPR(31,467,277), XSPR_MASK, PPC405 | BOOKE, { RS } },
4008 { "mtsprg6", XSPR(31,467,278), XSPR_MASK, PPC405 | BOOKE, { RS } },
4009 { "mtsprg7", XSPR(31,467,279), XSPR_MASK, PPC405 | BOOKE, { RS } },
4010 { "mtasr", XSPR(31,467,280), XSPR_MASK, PPC64, { RS } },
4011 { "mtear", XSPR(31,467,282), XSPR_MASK, PPC, { RS } },
4012 { "mttbl", XSPR(31,467,284), XSPR_MASK, PPC, { RS } },
4013 { "mttbu", XSPR(31,467,285), XSPR_MASK, PPC, { RS } },
4014 { "mtdbsr", XSPR(31,467,304), XSPR_MASK, BOOKE, { RS } },
4015 { "mtdbsr", XSPR(31,467,1008), XSPR_MASK, PPC403, { RS } },
4016 { "mtdbcr0", XSPR(31,467,308), XSPR_MASK, BOOKE, { RS } },
4017 { "mtdbcr0", XSPR(31,467,1010), XSPR_MASK, PPC405, { RS } },
4018 { "mtdbcr1", XSPR(31,467,309), XSPR_MASK, BOOKE, { RS } },
4019 { "mtdbcr1", XSPR(31,467,957), XSPR_MASK, PPC405, { RS } },
4020 { "mtdbcr2", XSPR(31,467,310), XSPR_MASK, BOOKE, { RS } },
4021 { "mtiac1", XSPR(31,467,312), XSPR_MASK, BOOKE, { RS } },
4022 { "mtiac1", XSPR(31,467,1012), XSPR_MASK, PPC403, { RS } },
4023 { "mtiac2", XSPR(31,467,313), XSPR_MASK, BOOKE, { RS } },
4024 { "mtiac2", XSPR(31,467,1013), XSPR_MASK, PPC403, { RS } },
4025 { "mtiac3", XSPR(31,467,314), XSPR_MASK, BOOKE, { RS } },
4026 { "mtiac3", XSPR(31,467,948), XSPR_MASK, PPC405, { RS } },
4027 { "mtiac4", XSPR(31,467,315), XSPR_MASK, BOOKE, { RS } },
4028 { "mtiac4", XSPR(31,467,949), XSPR_MASK, PPC405, { RS } },
4029 { "mtdac1", XSPR(31,467,316), XSPR_MASK, BOOKE, { RS } },
4030 { "mtdac1", XSPR(31,467,1014), XSPR_MASK, PPC403, { RS } },
4031 { "mtdac2", XSPR(31,467,317), XSPR_MASK, BOOKE, { RS } },
4032 { "mtdac2", XSPR(31,467,1015), XSPR_MASK, PPC403, { RS } },
4033 { "mtdvc1", XSPR(31,467,318), XSPR_MASK, BOOKE, { RS } },
4034 { "mtdvc1", XSPR(31,467,950), XSPR_MASK, PPC405, { RS } },
4035 { "mtdvc2", XSPR(31,467,319), XSPR_MASK, BOOKE, { RS } },
4036 { "mtdvc2", XSPR(31,467,951), XSPR_MASK, PPC405, { RS } },
4037 { "mttsr", XSPR(31,467,336), XSPR_MASK, BOOKE, { RS } },
4038 { "mttsr", XSPR(31,467,984), XSPR_MASK, PPC403, { RS } },
4039 { "mttcr", XSPR(31,467,340), XSPR_MASK, BOOKE, { RS } },
4040 { "mttcr", XSPR(31,467,986), XSPR_MASK, PPC403, { RS } },
4041 { "mtivor0", XSPR(31,467,400), XSPR_MASK, BOOKE, { RS } },
4042 { "mtivor1", XSPR(31,467,401), XSPR_MASK, BOOKE, { RS } },
4043 { "mtivor2", XSPR(31,467,402), XSPR_MASK, BOOKE, { RS } },
4044 { "mtivor3", XSPR(31,467,403), XSPR_MASK, BOOKE, { RS } },
4045 { "mtivor4", XSPR(31,467,404), XSPR_MASK, BOOKE, { RS } },
4046 { "mtivor5", XSPR(31,467,405), XSPR_MASK, BOOKE, { RS } },
4047 { "mtivor6", XSPR(31,467,406), XSPR_MASK, BOOKE, { RS } },
4048 { "mtivor7", XSPR(31,467,407), XSPR_MASK, BOOKE, { RS } },
4049 { "mtivor8", XSPR(31,467,408), XSPR_MASK, BOOKE, { RS } },
4050 { "mtivor9", XSPR(31,467,409), XSPR_MASK, BOOKE, { RS } },
4051 { "mtivor10", XSPR(31,467,410), XSPR_MASK, BOOKE, { RS } },
4052 { "mtivor11", XSPR(31,467,411), XSPR_MASK, BOOKE, { RS } },
4053 { "mtivor12", XSPR(31,467,412), XSPR_MASK, BOOKE, { RS } },
4054 { "mtivor13", XSPR(31,467,413), XSPR_MASK, BOOKE, { RS } },
4055 { "mtivor14", XSPR(31,467,414), XSPR_MASK, BOOKE, { RS } },
4056 { "mtivor15", XSPR(31,467,415), XSPR_MASK, BOOKE, { RS } },
4057 { "mtspefscr", XSPR(31,467,512), XSPR_MASK, PPCSPE, { RS } },
4058 { "mtbbear", XSPR(31,467,513), XSPR_MASK, PPCBRLK, { RS } },
4059 { "mtbbtar", XSPR(31,467,514), XSPR_MASK, PPCBRLK, { RS } },
4060 { "mtivor32", XSPR(31,467,528), XSPR_MASK, PPCSPE, { RS } },
4061 { "mtivor33", XSPR(31,467,529), XSPR_MASK, PPCSPE, { RS } },
4062 { "mtivor34", XSPR(31,467,530), XSPR_MASK, PPCSPE, { RS } },
4063 { "mtivor35", XSPR(31,467,531), XSPR_MASK, PPCPMR, { RS } },
4064 { "mtibatu", XSPR(31,467,528), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
4065 { "mtibatl", XSPR(31,467,529), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
4066 { "mtdbatu", XSPR(31,467,536), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
4067 { "mtdbatl", XSPR(31,467,537), XSPRBAT_MASK, PPC, { SPRBAT, RS } },
4068 { "mtmcsrr0", XSPR(31,467,570), XSPR_MASK, PPCRFMCI, { RS } },
4069 { "mtmcsrr1", XSPR(31,467,571), XSPR_MASK, PPCRFMCI, { RS } },
4070 { "mtmcsr", XSPR(31,467,572), XSPR_MASK, PPCRFMCI, { RS } },
4071 { "mtummcr0", XSPR(31,467,936), XSPR_MASK, PPC750, { RS } },
4072 { "mtupmc1", XSPR(31,467,937), XSPR_MASK, PPC750, { RS } },
4073 { "mtupmc2", XSPR(31,467,938), XSPR_MASK, PPC750, { RS } },
4074 { "mtusia", XSPR(31,467,939), XSPR_MASK, PPC750, { RS } },
4075 { "mtummcr1", XSPR(31,467,940), XSPR_MASK, PPC750, { RS } },
4076 { "mtupmc3", XSPR(31,467,941), XSPR_MASK, PPC750, { RS } },
4077 { "mtupmc4", XSPR(31,467,942), XSPR_MASK, PPC750, { RS } },
4078 { "mtzpr", XSPR(31,467,944), XSPR_MASK, PPC403, { RS } },
4079 { "mtccr0", XSPR(31,467,947), XSPR_MASK, PPC405, { RS } },
4080 { "mtmmcr0", XSPR(31,467,952), XSPR_MASK, PPC750, { RS } },
4081 { "mtsgr", XSPR(31,467,953), XSPR_MASK, PPC403, { RS } },
4082 { "mtpmc1", XSPR(31,467,953), XSPR_MASK, PPC750, { RS } },
4083 { "mtdcwr", XSPR(31,467,954), XSPR_MASK, PPC403, { RS } },
4084 { "mtpmc2", XSPR(31,467,954), XSPR_MASK, PPC750, { RS } },
4085 { "mtsler", XSPR(31,467,955), XSPR_MASK, PPC405, { RS } },
4086 { "mtsia", XSPR(31,467,955), XSPR_MASK, PPC750, { RS } },
4087 { "mtsu0r", XSPR(31,467,956), XSPR_MASK, PPC405, { RS } },
4088 { "mtmmcr1", XSPR(31,467,956), XSPR_MASK, PPC750, { RS } },
4089 { "mtpmc3", XSPR(31,467,957), XSPR_MASK, PPC750, { RS } },
4090 { "mtpmc4", XSPR(31,467,958), XSPR_MASK, PPC750, { RS } },
4091 { "mticdbdr", XSPR(31,467,979), XSPR_MASK, PPC403, { RS } },
4092 { "mtevpr", XSPR(31,467,982), XSPR_MASK, PPC403, { RS } },
4093 { "mtcdbcr", XSPR(31,467,983), XSPR_MASK, PPC403, { RS } },
4094 { "mtpit", XSPR(31,467,987), XSPR_MASK, PPC403, { RS } },
4095 { "mttbhi", XSPR(31,467,988), XSPR_MASK, PPC403, { RS } },
4096 { "mttblo", XSPR(31,467,989), XSPR_MASK, PPC403, { RS } },
4097 { "mtsrr2", XSPR(31,467,990), XSPR_MASK, PPC403, { RS } },
4098 { "mtsrr3", XSPR(31,467,991), XSPR_MASK, PPC403, { RS } },
4099 { "mtl2cr", XSPR(31,467,1017), XSPR_MASK, PPC750, { RS } },
4100 { "mtdccr", XSPR(31,467,1018), XSPR_MASK, PPC403, { RS } },
4101 { "mticcr", XSPR(31,467,1019), XSPR_MASK, PPC403, { RS } },
4102 { "mtictc", XSPR(31,467,1019), XSPR_MASK, PPC750, { RS } },
4103 { "mtpbl1", XSPR(31,467,1020), XSPR_MASK, PPC403, { RS } },
4104 { "mtthrm1", XSPR(31,467,1020), XSPR_MASK, PPC750, { RS } },
4105 { "mtpbu1", XSPR(31,467,1021), XSPR_MASK, PPC403, { RS } },
4106 { "mtthrm2", XSPR(31,467,1021), XSPR_MASK, PPC750, { RS } },
4107 { "mtpbl2", XSPR(31,467,1022), XSPR_MASK, PPC403, { RS } },
4108 { "mtthrm3", XSPR(31,467,1022), XSPR_MASK, PPC750, { RS } },
4109 { "mtpbu2", XSPR(31,467,1023), XSPR_MASK, PPC403, { RS } },
4110 { "mtspr", X(31,467), X_MASK, COM, { SPR, RS } },
4112 { "dcbi", X(31,470), XRT_MASK, PPC, { RA, RB } },
4114 { "nand", XRC(31,476,0), X_MASK, COM, { RA, RS, RB } },
4115 { "nand.", XRC(31,476,1), X_MASK, COM, { RA, RS, RB } },
4117 { "dcbie", X(31,478), XRT_MASK, BOOKE64, { RA, RB } },
4119 { "dcread", X(31,486), X_MASK, PPC403|PPC440, { RT, RA, RB }},
4121 { "mtpmr", X(31,462), X_MASK, PPCPMR, { PMR, RS }},
4123 { "icbtls", X(31,486), X_MASK, PPCCHLK, { CT, RA, RB }},
4125 { "nabs", XO(31,488,0,0), XORB_MASK, M601, { RT, RA } },
4126 { "subfme64",XO(31,488,0,0), XORB_MASK, BOOKE64, { RT, RA } },
4127 { "nabs.", XO(31,488,0,1), XORB_MASK, M601, { RT, RA } },
4128 { "nabso", XO(31,488,1,0), XORB_MASK, M601, { RT, RA } },
4129 { "subfme64o",XO(31,488,1,0), XORB_MASK, BOOKE64, { RT, RA } },
4130 { "nabso.", XO(31,488,1,1), XORB_MASK, M601, { RT, RA } },
4132 { "divd", XO(31,489,0,0), XO_MASK, PPC64, { RT, RA, RB } },
4133 { "divd.", XO(31,489,0,1), XO_MASK, PPC64, { RT, RA, RB } },
4134 { "divdo", XO(31,489,1,0), XO_MASK, PPC64, { RT, RA, RB } },
4135 { "divdo.", XO(31,489,1,1), XO_MASK, PPC64, { RT, RA, RB } },
4137 { "addme64", XO(31,490,0,0), XORB_MASK, BOOKE64, { RT, RA } },
4138 { "addme64o",XO(31,490,1,0), XORB_MASK, BOOKE64, { RT, RA } },
4140 { "divw", XO(31,491,0,0), XO_MASK, PPC, { RT, RA, RB } },
4141 { "divw.", XO(31,491,0,1), XO_MASK, PPC, { RT, RA, RB } },
4142 { "divwo", XO(31,491,1,0), XO_MASK, PPC, { RT, RA, RB } },
4143 { "divwo.", XO(31,491,1,1), XO_MASK, PPC, { RT, RA, RB } },
4145 { "icbtlse", X(31,494), X_MASK, PPCCHLK64, { CT, RA, RB }},
4147 { "slbia", X(31,498), 0xffffffff, PPC64, { 0 } },
4149 { "cli", X(31,502), XRB_MASK, POWER, { RT, RA } },
4151 { "stdcxe.", XRC(31,511,1), X_MASK, BOOKE64, { RS, RA, RB } },
4153 { "mcrxr", X(31,512), XRARB_MASK|(3<<21), COM, { BF } },
4155 { "bblels", X(31,518), X_MASK, PPCBRLK, { 0 }},
4156 { "mcrxr64", X(31,544), XRARB_MASK|(3<<21), BOOKE64, { BF } },
4158 { "clcs", X(31,531), XRB_MASK, M601, { RT, RA } },
4160 { "lswx", X(31,533), X_MASK, PPCCOM, { RT, RA0, RB } },
4161 { "lsx", X(31,533), X_MASK, PWRCOM, { RT, RA, RB } },
4163 { "lwbrx", X(31,534), X_MASK, PPCCOM, { RT, RA0, RB } },
4164 { "lbrx", X(31,534), X_MASK, PWRCOM, { RT, RA, RB } },
4166 { "lfsx", X(31,535), X_MASK, COM, { FRT, RA0, RB } },
4168 { "srw", XRC(31,536,0), X_MASK, PPCCOM, { RA, RS, RB } },
4169 { "sr", XRC(31,536,0), X_MASK, PWRCOM, { RA, RS, RB } },
4170 { "srw.", XRC(31,536,1), X_MASK, PPCCOM, { RA, RS, RB } },
4171 { "sr.", XRC(31,536,1), X_MASK, PWRCOM, { RA, RS, RB } },
4173 { "rrib", XRC(31,537,0), X_MASK, M601, { RA, RS, RB } },
4174 { "rrib.", XRC(31,537,1), X_MASK, M601, { RA, RS, RB } },
4176 { "srd", XRC(31,539,0), X_MASK, PPC64, { RA, RS, RB } },
4177 { "srd.", XRC(31,539,1), X_MASK, PPC64, { RA, RS, RB } },
4179 { "maskir", XRC(31,541,0), X_MASK, M601, { RA, RS, RB } },
4180 { "maskir.", XRC(31,541,1), X_MASK, M601, { RA, RS, RB } },
4182 { "lwbrxe", X(31,542), X_MASK, BOOKE64, { RT, RA0, RB } },
4184 { "lfsxe", X(31,543), X_MASK, BOOKE64, { FRT, RA0, RB } },
4186 { "bbelr", X(31,550), X_MASK, PPCBRLK, { 0 }},
4188 { "tlbsync", X(31,566), 0xffffffff, PPC, { 0 } },
4190 { "lfsux", X(31,567), X_MASK, COM, { FRT, RAS, RB } },
4192 { "lfsuxe", X(31,575), X_MASK, BOOKE64, { FRT, RAS, RB } },
4194 { "mfsr", X(31,595), XRB_MASK|(1<<20), COM32, { RT, SR } },
4196 { "lswi", X(31,597), X_MASK, PPCCOM, { RT, RA0, NB } },
4197 { "lsi", X(31,597), X_MASK, PWRCOM, { RT, RA0, NB } },
4199 { "lwsync", XSYNC(31,598,1), 0xffffffff, PPC, { 0 } },
4200 { "ptesync", XSYNC(31,598,2), 0xffffffff, PPC64, { 0 } },
4201 { "msync", X(31,598), 0xffffffff, BOOKE, { 0 } },
4202 { "sync", X(31,598), XSYNC_MASK, PPCCOM, { LS } },
4203 { "dcs", X(31,598), 0xffffffff, PWRCOM, { 0 } },
4205 { "lfdx", X(31,599), X_MASK, COM, { FRT, RA0, RB } },
4207 { "lfdxe", X(31,607), X_MASK, BOOKE64, { FRT, RA0, RB } },
4209 { "mfsri", X(31,627), X_MASK, PWRCOM, { RT, RA, RB } },
4211 { "dclst", X(31,630), XRB_MASK, PWRCOM, { RS, RA } },
4213 { "lfdux", X(31,631), X_MASK, COM, { FRT, RAS, RB } },
4215 { "lfduxe", X(31,639), X_MASK, BOOKE64, { FRT, RAS, RB } },
4217 { "mfsrin", X(31,659), XRA_MASK, PPC32, { RT, RB } },
4219 { "stswx", X(31,661), X_MASK, PPCCOM, { RS, RA0, RB } },
4220 { "stsx", X(31,661), X_MASK, PWRCOM, { RS, RA0, RB } },
4222 { "stwbrx", X(31,662), X_MASK, PPCCOM, { RS, RA0, RB } },
4223 { "stbrx", X(31,662), X_MASK, PWRCOM, { RS, RA0, RB } },
4225 { "stfsx", X(31,663), X_MASK, COM, { FRS, RA0, RB } },
4227 { "srq", XRC(31,664,0), X_MASK, M601, { RA, RS, RB } },
4228 { "srq.", XRC(31,664,1), X_MASK, M601, { RA, RS, RB } },
4230 { "sre", XRC(31,665,0), X_MASK, M601, { RA, RS, RB } },
4231 { "sre.", XRC(31,665,1), X_MASK, M601, { RA, RS, RB } },
4233 { "stwbrxe", X(31,670), X_MASK, BOOKE64, { RS, RA0, RB } },
4235 { "stfsxe", X(31,671), X_MASK, BOOKE64, { FRS, RA0, RB } },
4237 { "stfsux", X(31,695), X_MASK, COM, { FRS, RAS, RB } },
4239 { "sriq", XRC(31,696,0), X_MASK, M601, { RA, RS, SH } },
4240 { "sriq.", XRC(31,696,1), X_MASK, M601, { RA, RS, SH } },
4242 { "stfsuxe", X(31,703), X_MASK, BOOKE64, { FRS, RAS, RB } },
4244 { "stswi", X(31,725), X_MASK, PPCCOM, { RS, RA0, NB } },
4245 { "stsi", X(31,725), X_MASK, PWRCOM, { RS, RA0, NB } },
4247 { "stfdx", X(31,727), X_MASK, COM, { FRS, RA0, RB } },
4249 { "srlq", XRC(31,728,0), X_MASK, M601, { RA, RS, RB } },
4250 { "srlq.", XRC(31,728,1), X_MASK, M601, { RA, RS, RB } },
4252 { "sreq", XRC(31,729,0), X_MASK, M601, { RA, RS, RB } },
4253 { "sreq.", XRC(31,729,1), X_MASK, M601, { RA, RS, RB } },
4255 { "stfdxe", X(31,735), X_MASK, BOOKE64, { FRS, RA0, RB } },
4257 { "dcba", X(31,758), XRT_MASK, PPC405 | BOOKE, { RA, RB } },
4259 { "stfdux", X(31,759), X_MASK, COM, { FRS, RAS, RB } },
4261 { "srliq", XRC(31,760,0), X_MASK, M601, { RA, RS, SH } },
4262 { "srliq.", XRC(31,760,1), X_MASK, M601, { RA, RS, SH } },
4264 { "dcbae", X(31,766), XRT_MASK, BOOKE64, { RA, RB } },
4266 { "stfduxe", X(31,767), X_MASK, BOOKE64, { FRS, RAS, RB } },
4268 { "tlbivax", X(31,786), XRT_MASK, BOOKE, { RA, RB } },
4269 { "tlbivaxe",X(31,787), XRT_MASK, BOOKE64, { RA, RB } },
4271 { "lhbrx", X(31,790), X_MASK, COM, { RT, RA0, RB } },
4273 { "sraw", XRC(31,792,0), X_MASK, PPCCOM, { RA, RS, RB } },
4274 { "sra", XRC(31,792,0), X_MASK, PWRCOM, { RA, RS, RB } },
4275 { "sraw.", XRC(31,792,1), X_MASK, PPCCOM, { RA, RS, RB } },
4276 { "sra.", XRC(31,792,1), X_MASK, PWRCOM, { RA, RS, RB } },
4278 { "srad", XRC(31,794,0), X_MASK, PPC64, { RA, RS, RB } },
4279 { "srad.", XRC(31,794,1), X_MASK, PPC64, { RA, RS, RB } },
4281 { "lhbrxe", X(31,798), X_MASK, BOOKE64, { RT, RA0, RB } },
4283 { "ldxe", X(31,799), X_MASK, BOOKE64, { RT, RA0, RB } },
4284 { "lduxe", X(31,831), X_MASK, BOOKE64, { RT, RA0, RB } },
4286 { "rac", X(31,818), X_MASK, PWRCOM, { RT, RA, RB } },
4288 { "dss", XDSS(31,822,0), XDSS_MASK, PPCVEC, { STRM } },
4289 { "dssall", XDSS(31,822,1), XDSS_MASK, PPCVEC, { 0 } },
4291 { "srawi", XRC(31,824,0), X_MASK, PPCCOM, { RA, RS, SH } },
4292 { "srai", XRC(31,824,0), X_MASK, PWRCOM, { RA, RS, SH } },
4293 { "srawi.", XRC(31,824,1), X_MASK, PPCCOM, { RA, RS, SH } },
4294 { "srai.", XRC(31,824,1), X_MASK, PWRCOM, { RA, RS, SH } },
4296 { "slbmfev", X(31,851), XRA_MASK, PPC64, { RT, RB } },
4298 { "mbar", X(31,854), X_MASK, BOOKE, { MO } },
4299 { "eieio", X(31,854), 0xffffffff, PPC, { 0 } },
4301 { "tlbsx", XRC(31,914,0), X_MASK, BOOKE, { RA, RB } },
4302 { "tlbsx", XRC(31,914,0), X_MASK, PPC403, { RT, RA, RB } },
4303 { "tlbsx.", XRC(31,914,1), X_MASK, BOOKE, { RA, RB } },
4304 { "tlbsx.", XRC(31,914,1), X_MASK, PPC403, { RT, RA, RB } },
4305 { "tlbsxe", XRC(31,915,0), X_MASK, BOOKE64, { RA, RB } },
4306 { "tlbsxe.", XRC(31,915,1), X_MASK, BOOKE64, { RA, RB } },
4308 { "slbmfee", X(31,915), XRA_MASK, PPC64, { RT, RB } },
4310 { "sthbrx", X(31,918), X_MASK, COM, { RS, RA0, RB } },
4312 { "sraq", XRC(31,920,0), X_MASK, M601, { RA, RS, RB } },
4313 { "sraq.", XRC(31,920,1), X_MASK, M601, { RA, RS, RB } },
4315 { "srea", XRC(31,921,0), X_MASK, M601, { RA, RS, RB } },
4316 { "srea.", XRC(31,921,1), X_MASK, M601, { RA, RS, RB } },
4318 { "extsh", XRC(31,922,0), XRB_MASK, PPCCOM, { RA, RS } },
4319 { "exts", XRC(31,922,0), XRB_MASK, PWRCOM, { RA, RS } },
4320 { "extsh.", XRC(31,922,1), XRB_MASK, PPCCOM, { RA, RS } },
4321 { "exts.", XRC(31,922,1), XRB_MASK, PWRCOM, { RA, RS } },
4323 { "sthbrxe", X(31,926), X_MASK, BOOKE64, { RS, RA0, RB } },
4325 { "stdxe", X(31,927), X_MASK, BOOKE64, { RS, RA0, RB } },
4327 { "tlbrehi", XTLB(31,946,0), XTLB_MASK, PPC403, { RT, RA } },
4328 { "tlbrelo", XTLB(31,946,1), XTLB_MASK, PPC403, { RT, RA } },
4329 { "tlbre", X(31,946), X_MASK, BOOKE, { 0 } },
4330 { "tlbre", X(31,946), X_MASK, PPC403, { RS, RA, SH } },
4332 { "sraiq", XRC(31,952,0), X_MASK, M601, { RA, RS, SH } },
4333 { "sraiq.", XRC(31,952,1), X_MASK, M601, { RA, RS, SH } },
4335 { "extsb", XRC(31,954,0), XRB_MASK, PPC, { RA, RS} },
4336 { "extsb.", XRC(31,954,1), XRB_MASK, PPC, { RA, RS} },
4338 { "stduxe", X(31,959), X_MASK, BOOKE64, { RS, RAS, RB } },
4340 { "iccci", X(31,966), XRT_MASK, PPC403|PPC440, { RA, RB } },
4342 { "tlbwehi", XTLB(31,978,0), XTLB_MASK, PPC403, { RT, RA } },
4343 { "tlbwelo", XTLB(31,978,1), XTLB_MASK, PPC403, { RT, RA } },
4344 { "tlbwe", X(31,978), X_MASK, PPC403|BOOKE, { RSO, RAOPT, SHO } },
4345 { "tlbld", X(31,978), XRTRA_MASK, PPC, { RB } },
4347 { "icbi", X(31,982), XRT_MASK, PPC, { RA, RB } },
4349 { "stfiwx", X(31,983), X_MASK, PPC, { FRS, RA0, RB } },
4351 { "extsw", XRC(31,986,0), XRB_MASK, PPC64 | BOOKE64,{ RA, RS } },
4352 { "extsw.", XRC(31,986,1), XRB_MASK, PPC64, { RA, RS } },
4354 { "icread", X(31,998), XRT_MASK, PPC403|PPC440, { RA, RB } },
4356 { "icbie", X(31,990), XRT_MASK, BOOKE64, { RA, RB } },
4357 { "stfiwxe", X(31,991), X_MASK, BOOKE64, { FRS, RA0, RB } },
4359 { "tlbli", X(31,1010), XRTRA_MASK, PPC, { RB } },
4361 { "dcbzl", XOPL(31,1014,1), XRT_MASK,POWER4, { RA, RB } },
4362 { "dcbz", X(31,1014), XRT_MASK, PPC, { RA, RB } },
4363 { "dclz", X(31,1014), XRT_MASK, PPC, { RA, RB } },
4365 { "dcbze", X(31,1022), XRT_MASK, BOOKE64, { RA, RB } },
4367 { "lvebx", X(31, 7), X_MASK, PPCVEC, { VD, RA, RB } },
4368 { "lvehx", X(31, 39), X_MASK, PPCVEC, { VD, RA, RB } },
4369 { "lvewx", X(31, 71), X_MASK, PPCVEC, { VD, RA, RB } },
4370 { "lvsl", X(31, 6), X_MASK, PPCVEC, { VD, RA, RB } },
4371 { "lvsr", X(31, 38), X_MASK, PPCVEC, { VD, RA, RB } },
4372 { "lvx", X(31, 103), X_MASK, PPCVEC, { VD, RA, RB } },
4373 { "lvxl", X(31, 359), X_MASK, PPCVEC, { VD, RA, RB } },
4374 { "stvebx", X(31, 135), X_MASK, PPCVEC, { VS, RA, RB } },
4375 { "stvehx", X(31, 167), X_MASK, PPCVEC, { VS, RA, RB } },
4376 { "stvewx", X(31, 199), X_MASK, PPCVEC, { VS, RA, RB } },
4377 { "stvx", X(31, 231), X_MASK, PPCVEC, { VS, RA, RB } },
4378 { "stvxl", X(31, 487), X_MASK, PPCVEC, { VS, RA, RB } },
4380 { "lwz", OP(32), OP_MASK, PPCCOM, { RT, D, RA0 } },
4381 { "l", OP(32), OP_MASK, PWRCOM, { RT, D, RA0 } },
4383 { "lwzu", OP(33), OP_MASK, PPCCOM, { RT, D, RAL } },
4384 { "lu", OP(33), OP_MASK, PWRCOM, { RT, D, RA0 } },
4386 { "lbz", OP(34), OP_MASK, COM, { RT, D, RA0 } },
4388 { "lbzu", OP(35), OP_MASK, COM, { RT, D, RAL } },
4390 { "stw", OP(36), OP_MASK, PPCCOM, { RS, D, RA0 } },
4391 { "st", OP(36), OP_MASK, PWRCOM, { RS, D, RA0 } },
4393 { "stwu", OP(37), OP_MASK, PPCCOM, { RS, D, RAS } },
4394 { "stu", OP(37), OP_MASK, PWRCOM, { RS, D, RA0 } },
4396 { "stb", OP(38), OP_MASK, COM, { RS, D, RA0 } },
4398 { "stbu", OP(39), OP_MASK, COM, { RS, D, RAS } },
4400 { "lhz", OP(40), OP_MASK, COM, { RT, D, RA0 } },
4402 { "lhzu", OP(41), OP_MASK, COM, { RT, D, RAL } },
4404 { "lha", OP(42), OP_MASK, COM, { RT, D, RA0 } },
4406 { "lhau", OP(43), OP_MASK, COM, { RT, D, RAL } },
4408 { "sth", OP(44), OP_MASK, COM, { RS, D, RA0 } },
4410 { "sthu", OP(45), OP_MASK, COM, { RS, D, RAS } },
4412 { "lmw", OP(46), OP_MASK, PPCCOM, { RT, D, RAM } },
4413 { "lm", OP(46), OP_MASK, PWRCOM, { RT, D, RA0 } },
4415 { "stmw", OP(47), OP_MASK, PPCCOM, { RS, D, RA0 } },
4416 { "stm", OP(47), OP_MASK, PWRCOM, { RS, D, RA0 } },
4418 { "lfs", OP(48), OP_MASK, COM, { FRT, D, RA0 } },
4420 { "lfsu", OP(49), OP_MASK, COM, { FRT, D, RAS } },
4422 { "lfd", OP(50), OP_MASK, COM, { FRT, D, RA0 } },
4424 { "lfdu", OP(51), OP_MASK, COM, { FRT, D, RAS } },
4426 { "stfs", OP(52), OP_MASK, COM, { FRS, D, RA0 } },
4428 { "stfsu", OP(53), OP_MASK, COM, { FRS, D, RAS } },
4430 { "stfd", OP(54), OP_MASK, COM, { FRS, D, RA0 } },
4432 { "stfdu", OP(55), OP_MASK, COM, { FRS, D, RAS } },
4434 { "lq", OP(56), OP_MASK, POWER4, { RTQ, DQ, RAQ } },
4436 { "lfq", OP(56), OP_MASK, POWER2, { FRT, D, RA0 } },
4438 { "lfqu", OP(57), OP_MASK, POWER2, { FRT, D, RA0 } },
4440 { "lbze", DEO(58,0), DE_MASK, BOOKE64, { RT, DE, RA0 } },
4441 { "lbzue", DEO(58,1), DE_MASK, BOOKE64, { RT, DE, RAL } },
4442 { "lhze", DEO(58,2), DE_MASK, BOOKE64, { RT, DE, RA0 } },
4443 { "lhzue", DEO(58,3), DE_MASK, BOOKE64, { RT, DE, RAL } },
4444 { "lhae", DEO(58,4), DE_MASK, BOOKE64, { RT, DE, RA0 } },
4445 { "lhaue", DEO(58,5), DE_MASK, BOOKE64, { RT, DE, RAL } },
4446 { "lwze", DEO(58,6), DE_MASK, BOOKE64, { RT, DE, RA0 } },
4447 { "lwzue", DEO(58,7), DE_MASK, BOOKE64, { RT, DE, RAL } },
4448 { "stbe", DEO(58,8), DE_MASK, BOOKE64, { RS, DE, RA0 } },
4449 { "stbue", DEO(58,9), DE_MASK, BOOKE64, { RS, DE, RAS } },
4450 { "sthe", DEO(58,10), DE_MASK, BOOKE64, { RS, DE, RA0 } },
4451 { "sthue", DEO(58,11), DE_MASK, BOOKE64, { RS, DE, RAS } },
4452 { "stwe", DEO(58,14), DE_MASK, BOOKE64, { RS, DE, RA0 } },
4453 { "stwue", DEO(58,15), DE_MASK, BOOKE64, { RS, DE, RAS } },
4455 { "ld", DSO(58,0), DS_MASK, PPC64, { RT, DS, RA0 } },
4457 { "ldu", DSO(58,1), DS_MASK, PPC64, { RT, DS, RAL } },
4459 { "lwa", DSO(58,2), DS_MASK, PPC64, { RT, DS, RA0 } },
4461 { "fdivs", A(59,18,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
4462 { "fdivs.", A(59,18,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
4464 { "fsubs", A(59,20,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
4465 { "fsubs.", A(59,20,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
4467 { "fadds", A(59,21,0), AFRC_MASK, PPC, { FRT, FRA, FRB } },
4468 { "fadds.", A(59,21,1), AFRC_MASK, PPC, { FRT, FRA, FRB } },
4470 { "fsqrts", A(59,22,0), AFRAFRC_MASK, PPC, { FRT, FRB } },
4471 { "fsqrts.", A(59,22,1), AFRAFRC_MASK, PPC, { FRT, FRB } },
4473 { "fres", A(59,24,0), AFRAFRC_MASK, PPC, { FRT, FRB } },
4474 { "fres.", A(59,24,1), AFRAFRC_MASK, PPC, { FRT, FRB } },
4476 { "fmuls", A(59,25,0), AFRB_MASK, PPC, { FRT, FRA, FRC } },
4477 { "fmuls.", A(59,25,1), AFRB_MASK, PPC, { FRT, FRA, FRC } },
4479 { "fmsubs", A(59,28,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
4480 { "fmsubs.", A(59,28,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
4482 { "fmadds", A(59,29,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
4483 { "fmadds.", A(59,29,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
4485 { "fnmsubs", A(59,30,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
4486 { "fnmsubs.",A(59,30,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
4488 { "fnmadds", A(59,31,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
4489 { "fnmadds.",A(59,31,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
4491 { "stfq", OP(60), OP_MASK, POWER2, { FRS, D, RA } },
4493 { "stfqu", OP(61), OP_MASK, POWER2, { FRS, D, RA } },
4495 { "lde", DEO(62,0), DE_MASK, BOOKE64, { RT, DES, RA0 } },
4496 { "ldue", DEO(62,1), DE_MASK, BOOKE64, { RT, DES, RA0 } },
4497 { "lfse", DEO(62,4), DE_MASK, BOOKE64, { FRT, DES, RA0 } },
4498 { "lfsue", DEO(62,5), DE_MASK, BOOKE64, { FRT, DES, RAS } },
4499 { "lfde", DEO(62,6), DE_MASK, BOOKE64, { FRT, DES, RA0 } },
4500 { "lfdue", DEO(62,7), DE_MASK, BOOKE64, { FRT, DES, RAS } },
4501 { "stde", DEO(62,8), DE_MASK, BOOKE64, { RS, DES, RA0 } },
4502 { "stdue", DEO(62,9), DE_MASK, BOOKE64, { RS, DES, RAS } },
4503 { "stfse", DEO(62,12), DE_MASK, BOOKE64, { FRS, DES, RA0 } },
4504 { "stfsue", DEO(62,13), DE_MASK, BOOKE64, { FRS, DES, RAS } },
4505 { "stfde", DEO(62,14), DE_MASK, BOOKE64, { FRS, DES, RA0 } },
4506 { "stfdue", DEO(62,15), DE_MASK, BOOKE64, { FRS, DES, RAS } },
4508 { "std", DSO(62,0), DS_MASK, PPC64, { RS, DS, RA0 } },
4510 { "stdu", DSO(62,1), DS_MASK, PPC64, { RS, DS, RAS } },
4512 { "stq", DSO(62,2), DS_MASK, POWER4, { RSQ, DS, RA0 } },
4514 { "fcmpu", X(63,0), X_MASK|(3<<21), COM, { BF, FRA, FRB } },
4516 { "frsp", XRC(63,12,0), XRA_MASK, COM, { FRT, FRB } },
4517 { "frsp.", XRC(63,12,1), XRA_MASK, COM, { FRT, FRB } },
4519 { "fctiw", XRC(63,14,0), XRA_MASK, PPCCOM, { FRT, FRB } },
4520 { "fcir", XRC(63,14,0), XRA_MASK, POWER2, { FRT, FRB } },
4521 { "fctiw.", XRC(63,14,1), XRA_MASK, PPCCOM, { FRT, FRB } },
4522 { "fcir.", XRC(63,14,1), XRA_MASK, POWER2, { FRT, FRB } },
4524 { "fctiwz", XRC(63,15,0), XRA_MASK, PPCCOM, { FRT, FRB } },
4525 { "fcirz", XRC(63,15,0), XRA_MASK, POWER2, { FRT, FRB } },
4526 { "fctiwz.", XRC(63,15,1), XRA_MASK, PPCCOM, { FRT, FRB } },
4527 { "fcirz.", XRC(63,15,1), XRA_MASK, POWER2, { FRT, FRB } },
4529 { "fdiv", A(63,18,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
4530 { "fd", A(63,18,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
4531 { "fdiv.", A(63,18,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
4532 { "fd.", A(63,18,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
4534 { "fsub", A(63,20,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
4535 { "fs", A(63,20,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
4536 { "fsub.", A(63,20,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
4537 { "fs.", A(63,20,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
4539 { "fadd", A(63,21,0), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
4540 { "fa", A(63,21,0), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
4541 { "fadd.", A(63,21,1), AFRC_MASK, PPCCOM, { FRT, FRA, FRB } },
4542 { "fa.", A(63,21,1), AFRC_MASK, PWRCOM, { FRT, FRA, FRB } },
4544 { "fsqrt", A(63,22,0), AFRAFRC_MASK, PPCPWR2, { FRT, FRB } },
4545 { "fsqrt.", A(63,22,1), AFRAFRC_MASK, PPCPWR2, { FRT, FRB } },
4547 { "fsel", A(63,23,0), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
4548 { "fsel.", A(63,23,1), A_MASK, PPC, { FRT,FRA,FRC,FRB } },
4550 { "fmul", A(63,25,0), AFRB_MASK, PPCCOM, { FRT, FRA, FRC } },
4551 { "fm", A(63,25,0), AFRB_MASK, PWRCOM, { FRT, FRA, FRC } },
4552 { "fmul.", A(63,25,1), AFRB_MASK, PPCCOM, { FRT, FRA, FRC } },
4553 { "fm.", A(63,25,1), AFRB_MASK, PWRCOM, { FRT, FRA, FRC } },
4555 { "frsqrte", A(63,26,0), AFRAFRC_MASK, PPC, { FRT, FRB } },
4556 { "frsqrte.",A(63,26,1), AFRAFRC_MASK, PPC, { FRT, FRB } },
4558 { "fmsub", A(63,28,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
4559 { "fms", A(63,28,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
4560 { "fmsub.", A(63,28,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
4561 { "fms.", A(63,28,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
4563 { "fmadd", A(63,29,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
4564 { "fma", A(63,29,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
4565 { "fmadd.", A(63,29,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
4566 { "fma.", A(63,29,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
4568 { "fnmsub", A(63,30,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
4569 { "fnms", A(63,30,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
4570 { "fnmsub.", A(63,30,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
4571 { "fnms.", A(63,30,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
4573 { "fnmadd", A(63,31,0), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
4574 { "fnma", A(63,31,0), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
4575 { "fnmadd.", A(63,31,1), A_MASK, PPCCOM, { FRT,FRA,FRC,FRB } },
4576 { "fnma.", A(63,31,1), A_MASK, PWRCOM, { FRT,FRA,FRC,FRB } },
4578 { "fcmpo", X(63,32), X_MASK|(3<<21), COM, { BF, FRA, FRB } },
4580 { "mtfsb1", XRC(63,38,0), XRARB_MASK, COM, { BT } },
4581 { "mtfsb1.", XRC(63,38,1), XRARB_MASK, COM, { BT } },
4583 { "fneg", XRC(63,40,0), XRA_MASK, COM, { FRT, FRB } },
4584 { "fneg.", XRC(63,40,1), XRA_MASK, COM, { FRT, FRB } },
4586 { "mcrfs", X(63,64), XRB_MASK|(3<<21)|(3<<16), COM, { BF, BFA } },
4588 { "mtfsb0", XRC(63,70,0), XRARB_MASK, COM, { BT } },
4589 { "mtfsb0.", XRC(63,70,1), XRARB_MASK, COM, { BT } },
4591 { "fmr", XRC(63,72,0), XRA_MASK, COM, { FRT, FRB } },
4592 { "fmr.", XRC(63,72,1), XRA_MASK, COM, { FRT, FRB } },
4594 { "mtfsfi", XRC(63,134,0), XRA_MASK|(3<<21)|(1<<11), COM, { BF, U } },
4595 { "mtfsfi.", XRC(63,134,1), XRA_MASK|(3<<21)|(1<<11), COM, { BF, U } },
4597 { "fnabs", XRC(63,136,0), XRA_MASK, COM, { FRT, FRB } },
4598 { "fnabs.", XRC(63,136,1), XRA_MASK, COM, { FRT, FRB } },
4600 { "fabs", XRC(63,264,0), XRA_MASK, COM, { FRT, FRB } },
4601 { "fabs.", XRC(63,264,1), XRA_MASK, COM, { FRT, FRB } },
4603 { "mffs", XRC(63,583,0), XRARB_MASK, COM, { FRT } },
4604 { "mffs.", XRC(63,583,1), XRARB_MASK, COM, { FRT } },
4606 { "mtfsf", XFL(63,711,0), XFL_MASK, COM, { FLM, FRB } },
4607 { "mtfsf.", XFL(63,711,1), XFL_MASK, COM, { FLM, FRB } },
4609 { "fctid", XRC(63,814,0), XRA_MASK, PPC64, { FRT, FRB } },
4610 { "fctid.", XRC(63,814,1), XRA_MASK, PPC64, { FRT, FRB } },
4612 { "fctidz", XRC(63,815,0), XRA_MASK, PPC64, { FRT, FRB } },
4613 { "fctidz.", XRC(63,815,1), XRA_MASK, PPC64, { FRT, FRB } },
4615 { "fcfid", XRC(63,846,0), XRA_MASK, PPC64, { FRT, FRB } },
4616 { "fcfid.", XRC(63,846,1), XRA_MASK, PPC64, { FRT, FRB } },
4620 const int powerpc_num_opcodes =
4621 sizeof (powerpc_opcodes) / sizeof (powerpc_opcodes[0]);
4623 /* The macro table. This is only used by the assembler. */
4625 /* The expressions of the form (-x ! 31) & (x | 31) have the value 0
4626 when x=0; 32-x when x is between 1 and 31; are negative if x is
4627 negative; and are 32 or more otherwise. This is what you want
4628 when, for instance, you are emulating a right shift by a
4629 rotate-left-and-mask, because the underlying instructions support
4630 shifts of size 0 but not shifts of size 32. By comparison, when
4631 extracting x bits from some word you want to use just 32-x, because
4632 the underlying instructions don't support extracting 0 bits but do
4633 support extracting the whole word (32 bits in this case). */
4635 const struct powerpc_macro powerpc_macros[] = {
4636 { "extldi", 4, PPC64, "rldicr %0,%1,%3,(%2)-1" },
4637 { "extldi.", 4, PPC64, "rldicr. %0,%1,%3,(%2)-1" },
4638 { "extrdi", 4, PPC64, "rldicl %0,%1,(%2)+(%3),64-(%2)" },
4639 { "extrdi.", 4, PPC64, "rldicl. %0,%1,(%2)+(%3),64-(%2)" },
4640 { "insrdi", 4, PPC64, "rldimi %0,%1,64-((%2)+(%3)),%3" },
4641 { "insrdi.", 4, PPC64, "rldimi. %0,%1,64-((%2)+(%3)),%3" },
4642 { "rotrdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),0" },
4643 { "rotrdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),0" },
4644 { "sldi", 3, PPC64, "rldicr %0,%1,%2,63-(%2)" },
4645 { "sldi.", 3, PPC64, "rldicr. %0,%1,%2,63-(%2)" },
4646 { "srdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),%2" },
4647 { "srdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),%2" },
4648 { "clrrdi", 3, PPC64, "rldicr %0,%1,0,63-(%2)" },
4649 { "clrrdi.", 3, PPC64, "rldicr. %0,%1,0,63-(%2)" },
4650 { "clrlsldi",4, PPC64, "rldic %0,%1,%3,(%2)-(%3)" },
4651 { "clrlsldi.",4, PPC64, "rldic. %0,%1,%3,(%2)-(%3)" },
4653 { "extlwi", 4, PPCCOM, "rlwinm %0,%1,%3,0,(%2)-1" },
4654 { "extlwi.", 4, PPCCOM, "rlwinm. %0,%1,%3,0,(%2)-1" },
4655 { "extrwi", 4, PPCCOM, "rlwinm %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31" },
4656 { "extrwi.", 4, PPCCOM, "rlwinm. %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31" },
4657 { "inslwi", 4, PPCCOM, "rlwimi %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1" },
4658 { "inslwi.", 4, PPCCOM, "rlwimi. %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
4659 { "insrwi", 4, PPCCOM, "rlwimi %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1" },
4660 { "insrwi.", 4, PPCCOM, "rlwimi. %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
4661 { "rotrwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),0,31" },
4662 { "rotrwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),0,31" },
4663 { "slwi", 3, PPCCOM, "rlwinm %0,%1,%2,0,31-(%2)" },
4664 { "sli", 3, PWRCOM, "rlinm %0,%1,%2,0,31-(%2)" },
4665 { "slwi.", 3, PPCCOM, "rlwinm. %0,%1,%2,0,31-(%2)" },
4666 { "sli.", 3, PWRCOM, "rlinm. %0,%1,%2,0,31-(%2)" },
4667 { "srwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
4668 { "sri", 3, PWRCOM, "rlinm %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
4669 { "srwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
4670 { "sri.", 3, PWRCOM, "rlinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31" },
4671 { "clrrwi", 3, PPCCOM, "rlwinm %0,%1,0,0,31-(%2)" },
4672 { "clrrwi.", 3, PPCCOM, "rlwinm. %0,%1,0,0,31-(%2)" },
4673 { "clrlslwi",4, PPCCOM, "rlwinm %0,%1,%3,(%2)-(%3),31-(%3)" },
4674 { "clrlslwi.",4, PPCCOM, "rlwinm. %0,%1,%3,(%2)-(%3),31-(%3)" },
4677 const int powerpc_num_macros =
4678 sizeof (powerpc_macros) / sizeof (powerpc_macros[0]);