1 /* ia64-opc-i.c -- IA-64 `I' opcode table.
2 Copyright 1998, 1999, 2000, 2002, 2005 Free Software Foundation, Inc.
3 Contributed by David Mosberger-Tang <davidm@hpl.hp.com>
5 This file is part of GDB, GAS, and the GNU binutils.
7 GDB, GAS, and the GNU binutils are free software; you can redistribute
8 them and/or modify them under the terms of the GNU General Public
9 License as published by the Free Software Foundation; either version
10 2, or (at your option) any later version.
12 GDB, GAS, and the GNU binutils are distributed in the hope that they
13 will be useful, but WITHOUT ANY WARRANTY; without even the implied
14 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
15 the GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this file; see the file COPYING. If not, write to the
19 Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
24 #define I0 IA64_TYPE_I, 0
25 #define I IA64_TYPE_I, 1
26 #define I2 IA64_TYPE_I, 2
28 /* instruction bit fields: */
29 #define bC(x) (((ia64_insn) ((x) & 0x1)) << 12)
30 #define bIh(x) (((ia64_insn) ((x) & 0x1)) << 23)
31 #define bTa(x) (((ia64_insn) ((x) & 0x1)) << 33)
32 #define bTag13(x) (((ia64_insn) ((x) & 0x1)) << 33)
33 #define bTb(x) (((ia64_insn) ((x) & 0x1)) << 36)
34 #define bVc(x) (((ia64_insn) ((x) & 0x1)) << 20)
35 #define bVe(x) (((ia64_insn) ((x) & 0x1)) << 32)
36 #define bWh(x) (((ia64_insn) ((x) & 0x3)) << 20)
37 #define bX(x) (((ia64_insn) ((x) & 0x1)) << 33)
38 #define bXb(x) (((ia64_insn) ((x) & 0x1)) << 22)
39 #define bX2(x) (((ia64_insn) ((x) & 0x3)) << 34)
40 #define bX2a(x) (((ia64_insn) ((x) & 0x3)) << 34)
41 #define bX2b(x) (((ia64_insn) ((x) & 0x3)) << 28)
42 #define bX2c(x) (((ia64_insn) ((x) & 0x3)) << 30)
43 #define bX3(x) (((ia64_insn) ((x) & 0x7)) << 33)
44 #define bX6(x) (((ia64_insn) ((x) & 0x3f)) << 27)
45 #define bYa(x) (((ia64_insn) ((x) & 0x1)) << 13)
46 #define bYb(x) (((ia64_insn) ((x) & 0x1)) << 26)
47 #define bZa(x) (((ia64_insn) ((x) & 0x1)) << 36)
48 #define bZb(x) (((ia64_insn) ((x) & 0x1)) << 33)
50 /* instruction bit masks: */
54 #define mTag13 bTag13 (-1)
62 #define mX2a bX2a (-1)
63 #define mX2b bX2b (-1)
64 #define mX2c bX2c (-1)
72 #define OpZaZbVeX2aX2b(a,b,c,d,e,f) \
73 (bOp (a) | bZa (b) | bZb (c) | bVe (d) | bX2a (e) | bX2b (f)), \
74 (mOp | mZa | mZb | mVe | mX2a | mX2b)
75 #define OpZaZbVeX2aX2bX2c(a,b,c,d,e,f,g) \
76 (bOp (a) | bZa (b) | bZb (c) | bVe (d) | bX2a (e) | bX2b (f) | bX2c (g)), \
77 (mOp | mZa | mZb | mVe | mX2a | mX2b | mX2c)
78 #define OpX2X(a,b,c) (bOp (a) | bX2 (b) | bX (c)), (mOp | mX2 | mX)
79 #define OpX2XYa(a,b,c,d) (bOp (a) | bX2 (b) | bX (c) | bYa (d)), \
80 (mOp | mX2 | mX | mYa)
81 #define OpX2XYb(a,b,c,d) (bOp (a) | bX2 (b) | bX (c) | bYb (d)), \
82 (mOp | mX2 | mX | mYb)
83 #define OpX2TaTbYaC(a,b,c,d,e,f) \
84 (bOp (a) | bX2 (b) | bTa (c) | bTb (d) | bYa (e) | bC (f)), \
85 (mOp | mX2 | mTa | mTb | mYa | mC)
86 #define OpX3(a,b) (bOp (a) | bX3 (b)), (mOp | mX3)
87 #define OpX3X6(a,b,c) (bOp (a) | bX3 (b) | bX6(c)), \
89 #define OpX3X6Yb(a,b,c,d) (bOp (a) | bX3 (b) | bX6(c) | bYb(d)), \
90 (mOp | mX3 | mX6 | mYb)
91 #define OpX3XbIhWh(a,b,c,d,e) \
92 (bOp (a) | bX3 (b) | bXb (c) | bIh (d) | bWh (e)), \
93 (mOp | mX3 | mXb | mIh | mWh)
94 #define OpX3XbIhWhTag13(a,b,c,d,e,f) \
95 (bOp (a) | bX3 (b) | bXb (c) | bIh (d) | bWh (e) | bTag13 (f)), \
96 (mOp | mX3 | mXb | mIh | mWh | mTag13)
98 #define FULL17 ((ia64_insn)0x10ff001fc0LL)
100 /* Used to initialise unused fields in ia64_opcode struct,
101 in order to stop gcc from complaining. */
102 #define EMPTY 0,0,NULL
104 struct ia64_opcode ia64_opcodes_i
[] =
106 /* I-type instruction encodings (sorted according to major opcode). */
108 {"break.i", I0
, OpX3X6 (0, 0, 0x00), {IMMU21
}, X_IN_MLX
, 0, NULL
},
109 {"nop.i", I0
, OpX3X6Yb (0, 0, 0x01, 0), {IMMU21
}, X_IN_MLX
, 0, NULL
},
110 {"hint.i", I0
, OpX3X6Yb (0, 0, 0x01, 1), {IMMU21
}, X_IN_MLX
, 0, NULL
},
111 {"chk.s.i", I0
, OpX3 (0, 1), {R2
, TGT25b
}, EMPTY
},
113 {"mov", I
, OpX3XbIhWhTag13 (0, 7, 0, 0, 1, 0), {B1
, R2
}, PSEUDO
, 0, NULL
},
114 #define MOV(a,b,c,d) \
115 I, OpX3XbIhWh (0, a, b, c, d), {B1, R2, TAG13b}, EMPTY
116 {"mov.sptk", MOV (7, 0, 0, 0)},
117 {"mov.sptk.imp", MOV (7, 0, 1, 0)},
118 {"mov", MOV (7, 0, 0, 1)},
119 {"mov.imp", MOV (7, 0, 1, 1)},
120 {"mov.dptk", MOV (7, 0, 0, 2)},
121 {"mov.dptk.imp", MOV (7, 0, 1, 2)},
122 {"mov.ret.sptk", MOV (7, 1, 0, 0)},
123 {"mov.ret.sptk.imp", MOV (7, 1, 1, 0)},
124 {"mov.ret", MOV (7, 1, 0, 1)},
125 {"mov.ret.imp", MOV (7, 1, 1, 1)},
126 {"mov.ret.dptk", MOV (7, 1, 0, 2)},
127 {"mov.ret.dptk.imp", MOV (7, 1, 1, 2)},
129 {"mov", I
, OpX3X6 (0, 0, 0x31), {R1
, B2
}, EMPTY
},
130 {"mov", I
, OpX3 (0, 3), {PR
, R2
, IMM17
}, EMPTY
},
131 /* Don't remove one of the seemingly redundant FULL17-s. */
132 {"mov", I
, FULL17
| OpX3 (0, 3) | FULL17
, {PR
, R2
}, PSEUDO
, 0, NULL
},
133 {"mov", I
, OpX3 (0, 2), {PR_ROT
, IMM44
}, EMPTY
},
134 {"mov", I
, OpX3X6 (0, 0, 0x30), {R1
, IP
}, EMPTY
},
135 {"mov", I
, OpX3X6 (0, 0, 0x33), {R1
, PR
}, EMPTY
},
136 {"mov.i", I
, OpX3X6 (0, 0, 0x2a), {AR3
, R2
}, EMPTY
},
137 {"mov.i", I
, OpX3X6 (0, 0, 0x0a), {AR3
, IMM8
}, EMPTY
},
138 {"mov.i", I
, OpX3X6 (0, 0, 0x32), {R1
, AR3
}, EMPTY
},
139 {"zxt1", I
, OpX3X6 (0, 0, 0x10), {R1
, R3
}, EMPTY
},
140 {"zxt2", I
, OpX3X6 (0, 0, 0x11), {R1
, R3
}, EMPTY
},
141 {"zxt4", I
, OpX3X6 (0, 0, 0x12), {R1
, R3
}, EMPTY
},
142 {"sxt1", I
, OpX3X6 (0, 0, 0x14), {R1
, R3
}, EMPTY
},
143 {"sxt2", I
, OpX3X6 (0, 0, 0x15), {R1
, R3
}, EMPTY
},
144 {"sxt4", I
, OpX3X6 (0, 0, 0x16), {R1
, R3
}, EMPTY
},
145 {"czx1.l", I
, OpX3X6 (0, 0, 0x18), {R1
, R3
}, EMPTY
},
146 {"czx2.l", I
, OpX3X6 (0, 0, 0x19), {R1
, R3
}, EMPTY
},
147 {"czx1.r", I
, OpX3X6 (0, 0, 0x1c), {R1
, R3
}, EMPTY
},
148 {"czx2.r", I
, OpX3X6 (0, 0, 0x1d), {R1
, R3
}, EMPTY
},
150 {"dep", I
, Op (4), {R1
, R2
, R3
, CPOS6c
, LEN4
}, EMPTY
},
152 {"shrp", I
, OpX2X (5, 3, 0), {R1
, R2
, R3
, CNT6
}, EMPTY
},
154 {"shr.u", I
, OpX2XYa (5, 1, 0, 0), {R1
, R3
, POS6
},
155 PSEUDO
| LEN_EQ_64MCNT
, 0, NULL
},
156 {"extr.u", I
, OpX2XYa (5, 1, 0, 0), {R1
, R3
, POS6
, LEN6
}, EMPTY
},
158 {"shr", I
, OpX2XYa (5, 1, 0, 1), {R1
, R3
, POS6
},
159 PSEUDO
| LEN_EQ_64MCNT
, 0, NULL
},
160 {"extr", I
, OpX2XYa (5, 1, 0, 1), {R1
, R3
, POS6
, LEN6
}, EMPTY
},
162 {"shl", I
, OpX2XYb (5, 1, 1, 0), {R1
, R2
, CPOS6a
},
163 PSEUDO
| LEN_EQ_64MCNT
, 0, NULL
},
164 {"dep.z", I
, OpX2XYb (5, 1, 1, 0), {R1
, R2
, CPOS6a
, LEN6
}, EMPTY
},
165 {"dep.z", I
, OpX2XYb (5, 1, 1, 1), {R1
, IMM8
, CPOS6a
, LEN6
}, EMPTY
},
166 {"dep", I
, OpX2X (5, 3, 1), {R1
, IMM1
, R3
, CPOS6b
, LEN6
}, EMPTY
},
167 #define TBIT(a,b,c,d) \
168 I2, OpX2TaTbYaC (5, 0, a, b, c, d), {P1, P2, R3, POS6}, EMPTY
169 #define TBITCM(a,b,c,d) \
170 I2, OpX2TaTbYaC (5, 0, a, b, c, d), {P2, P1, R3, POS6}, PSEUDO, 0, NULL
171 {"tbit.z", TBIT (0, 0, 0, 0)},
172 {"tbit.nz", TBITCM (0, 0, 0, 0)},
173 {"tbit.z.unc", TBIT (0, 0, 0, 1)},
174 {"tbit.nz.unc", TBITCM (0, 0, 0, 1)},
175 {"tbit.z.and", TBIT (0, 1, 0, 0)},
176 {"tbit.nz.andcm", TBITCM (0, 1, 0, 0)},
177 {"tbit.nz.and", TBIT (0, 1, 0, 1)},
178 {"tbit.z.andcm", TBITCM (0, 1, 0, 1)},
179 {"tbit.z.or", TBIT (1, 0, 0, 0)},
180 {"tbit.nz.orcm", TBITCM (1, 0, 0, 0)},
181 {"tbit.nz.or", TBIT (1, 0, 0, 1)},
182 {"tbit.z.orcm", TBITCM (1, 0, 0, 1)},
183 {"tbit.z.or.andcm", TBIT (1, 1, 0, 0)},
184 {"tbit.nz.and.orcm", TBITCM (1, 1, 0, 0)},
185 {"tbit.nz.or.andcm", TBIT (1, 1, 0, 1)},
186 {"tbit.z.and.orcm", TBITCM (1, 1, 0, 1)},
189 #define TNAT(a,b,c,d) \
190 I2, OpX2TaTbYaC (5, 0, a, b, c, d), {P1, P2, R3}, EMPTY
191 #define TNATCM(a,b,c,d) \
192 I2, OpX2TaTbYaC (5, 0, a, b, c, d), {P2, P1, R3}, PSEUDO, 0, NULL
193 {"tnat.z", TNAT (0, 0, 1, 0)},
194 {"tnat.nz", TNATCM (0, 0, 1, 0)},
195 {"tnat.z.unc", TNAT (0, 0, 1, 1)},
196 {"tnat.nz.unc", TNATCM (0, 0, 1, 1)},
197 {"tnat.z.and", TNAT (0, 1, 1, 0)},
198 {"tnat.nz.andcm", TNATCM (0, 1, 1, 0)},
199 {"tnat.nz.and", TNAT (0, 1, 1, 1)},
200 {"tnat.z.andcm", TNATCM (0, 1, 1, 1)},
201 {"tnat.z.or", TNAT (1, 0, 1, 0)},
202 {"tnat.nz.orcm", TNATCM (1, 0, 1, 0)},
203 {"tnat.nz.or", TNAT (1, 0, 1, 1)},
204 {"tnat.z.orcm", TNATCM (1, 0, 1, 1)},
205 {"tnat.z.or.andcm", TNAT (1, 1, 1, 0)},
206 {"tnat.nz.and.orcm", TNATCM (1, 1, 1, 0)},
207 {"tnat.nz.or.andcm", TNAT (1, 1, 1, 1)},
208 {"tnat.z.and.orcm", TNATCM (1, 1, 1, 1)},
212 {"pmpyshr2", I
, OpZaZbVeX2aX2b (7, 0, 1, 0, 0, 3), {R1
, R2
, R3
, CNT2c
}, EMPTY
},
213 {"pmpyshr2.u", I
, OpZaZbVeX2aX2b (7, 0, 1, 0, 0, 1), {R1
, R2
, R3
, CNT2c
}, EMPTY
},
214 {"pmpy2.r", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 1, 3), {R1
, R2
, R3
}, EMPTY
},
215 {"pmpy2.l", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 3, 3), {R1
, R2
, R3
}, EMPTY
},
216 {"mix1.r", I
, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 0, 2), {R1
, R2
, R3
}, EMPTY
},
217 {"mix2.r", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 0, 2), {R1
, R2
, R3
}, EMPTY
},
218 {"mix4.r", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 2, 0, 2), {R1
, R2
, R3
}, EMPTY
},
219 {"mix1.l", I
, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 2, 2), {R1
, R2
, R3
}, EMPTY
},
220 {"mix2.l", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 2, 2), {R1
, R2
, R3
}, EMPTY
},
221 {"mix4.l", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 2, 2, 2), {R1
, R2
, R3
}, EMPTY
},
222 {"pack2.uss", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 0, 0), {R1
, R2
, R3
}, EMPTY
},
223 {"pack2.sss", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 2, 0), {R1
, R2
, R3
}, EMPTY
},
224 {"pack4.sss", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 2, 2, 0), {R1
, R2
, R3
}, EMPTY
},
225 {"unpack1.h", I
, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 0, 1), {R1
, R2
, R3
}, EMPTY
},
226 {"unpack2.h", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 0, 1), {R1
, R2
, R3
}, EMPTY
},
227 {"unpack4.h", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 2, 0, 1), {R1
, R2
, R3
}, EMPTY
},
228 {"unpack1.l", I
, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 2, 1), {R1
, R2
, R3
}, EMPTY
},
229 {"unpack2.l", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 2, 1), {R1
, R2
, R3
}, EMPTY
},
230 {"unpack4.l", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 2, 2, 1), {R1
, R2
, R3
}, EMPTY
},
231 {"pmin1.u", I
, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 1, 0), {R1
, R2
, R3
}, EMPTY
},
232 {"pmax1.u", I
, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 1, 1), {R1
, R2
, R3
}, EMPTY
},
233 {"pmin2", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 3, 0), {R1
, R2
, R3
}, EMPTY
},
234 {"pmax2", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 2, 3, 1), {R1
, R2
, R3
}, EMPTY
},
235 {"psad1", I
, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 2, 3, 2), {R1
, R2
, R3
}, EMPTY
},
236 {"mux1", I
, OpZaZbVeX2aX2bX2c (7, 0, 0, 0, 3, 2, 2), {R1
, R2
, MBTYPE4
}, EMPTY
},
237 {"mux2", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 3, 2, 2), {R1
, R2
, MHTYPE8
}, EMPTY
},
238 {"pshr2", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 0, 2, 0), {R1
, R3
, R2
}, EMPTY
},
239 {"pshr4", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 0, 2, 0), {R1
, R3
, R2
}, EMPTY
},
240 {"shr", I
, OpZaZbVeX2aX2bX2c (7, 1, 1, 0, 0, 2, 0), {R1
, R3
, R2
}, EMPTY
},
241 {"pshr2.u", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 0, 0, 0), {R1
, R3
, R2
}, EMPTY
},
242 {"pshr4.u", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 0, 0, 0), {R1
, R3
, R2
}, EMPTY
},
243 {"shr.u", I
, OpZaZbVeX2aX2bX2c (7, 1, 1, 0, 0, 0, 0), {R1
, R3
, R2
}, EMPTY
},
244 {"pshr2", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 1, 3, 0), {R1
, R3
, CNT5
}, EMPTY
},
245 {"pshr4", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 1, 3, 0), {R1
, R3
, CNT5
}, EMPTY
},
246 {"pshr2.u", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 1, 1, 0), {R1
, R3
, CNT5
}, EMPTY
},
247 {"pshr4.u", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 1, 1, 0), {R1
, R3
, CNT5
}, EMPTY
},
248 {"pshl2", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 0, 0, 1), {R1
, R2
, R3
}, EMPTY
},
249 {"pshl4", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 0, 0, 1), {R1
, R2
, R3
}, EMPTY
},
250 {"shl", I
, OpZaZbVeX2aX2bX2c (7, 1, 1, 0, 0, 0, 1), {R1
, R2
, R3
}, EMPTY
},
251 {"pshl2", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 3, 1, 1), {R1
, R2
, CCNT5
}, EMPTY
},
252 {"pshl4", I
, OpZaZbVeX2aX2bX2c (7, 1, 0, 0, 3, 1, 1), {R1
, R2
, CCNT5
}, EMPTY
},
253 {"popcnt", I
, OpZaZbVeX2aX2bX2c (7, 0, 1, 0, 1, 1, 2), {R1
, R3
}, EMPTY
},
255 {NULL
, 0, 0, 0, 0, {0}, 0, 0, NULL
}
300 #undef OpZaZbVeX2aX2b
301 #undef OpZaZbVeX2aX2bX2c
309 #undef OpX3XbIhWhTag13