1 /* Disassembler interface for targets using CGEN. -*- C -*-
2 CGEN: Cpu tools GENerator
4 THIS FILE IS MACHINE GENERATED WITH CGEN.
5 - the resultant file is machine generated, cgen-dis.in isn't
7 Copyright 1996, 1997, 1998, 1999, 2000, 2001 Free Software Foundation, Inc.
9 This file is part of the GNU Binutils and GDB, the GNU debugger.
11 This program is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
13 the Free Software Foundation; either version 2, or (at your option)
16 This program is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 GNU General Public License for more details.
21 You should have received a copy of the GNU General Public License
22 along with this program; if not, write to the Free Software Foundation, Inc.,
23 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
25 /* ??? Eventually more and more of this stuff can go to cpu-independent files.
34 #include "openrisc-desc.h"
35 #include "openrisc-opc.h"
38 /* Default text to print if an instruction isn't recognized. */
39 #define UNKNOWN_INSN_MSG _("*unknown*")
41 static void print_normal
42 PARAMS ((CGEN_CPU_DESC
, PTR
, long, unsigned int, bfd_vma
, int));
43 static void print_address
44 PARAMS ((CGEN_CPU_DESC
, PTR
, bfd_vma
, unsigned int, bfd_vma
, int));
45 static void print_keyword
46 PARAMS ((CGEN_CPU_DESC
, PTR
, CGEN_KEYWORD
*, long, unsigned int));
47 static void print_insn_normal
48 PARAMS ((CGEN_CPU_DESC
, PTR
, const CGEN_INSN
*, CGEN_FIELDS
*,
50 static int print_insn
PARAMS ((CGEN_CPU_DESC
, bfd_vma
,
51 disassemble_info
*, char *, int));
52 static int default_print_insn
53 PARAMS ((CGEN_CPU_DESC
, bfd_vma
, disassemble_info
*));
55 /* -- disassembler routines inserted here */
58 /* Main entry point for printing operands.
59 XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
60 of dis-asm.h on cgen.h.
62 This function is basically just a big switch statement. Earlier versions
63 used tables to look up the function to use, but
64 - if the table contains both assembler and disassembler functions then
65 the disassembler contains much of the assembler and vice-versa,
66 - there's a lot of inlining possibilities as things grow,
67 - using a switch statement avoids the function call overhead.
69 This function could be moved into `print_insn_normal', but keeping it
70 separate makes clear the interface between `print_insn_normal' and each of
75 openrisc_cgen_print_operand (cd
, opindex
, xinfo
, fields
, attrs
, pc
, length
)
84 disassemble_info
*info
= (disassemble_info
*) xinfo
;
88 case OPENRISC_OPERAND_ABS_26
:
89 print_address (cd
, info
, fields
->f_abs26
, 0|(1<<CGEN_OPERAND_ABS_ADDR
), pc
, length
);
91 case OPENRISC_OPERAND_DISP_26
:
92 print_address (cd
, info
, fields
->f_disp26
, 0|(1<<CGEN_OPERAND_PCREL_ADDR
), pc
, length
);
94 case OPENRISC_OPERAND_HI16
:
95 print_normal (cd
, info
, fields
->f_simm16
, 0|(1<<CGEN_OPERAND_SIGNED
)|(1<<CGEN_OPERAND_SIGN_OPT
), pc
, length
);
97 case OPENRISC_OPERAND_LO16
:
98 print_normal (cd
, info
, fields
->f_lo16
, 0|(1<<CGEN_OPERAND_SIGNED
)|(1<<CGEN_OPERAND_SIGN_OPT
), pc
, length
);
100 case OPENRISC_OPERAND_OP_F_23
:
101 print_normal (cd
, info
, fields
->f_op4
, 0, pc
, length
);
103 case OPENRISC_OPERAND_OP_F_3
:
104 print_normal (cd
, info
, fields
->f_op5
, 0, pc
, length
);
106 case OPENRISC_OPERAND_RA
:
107 print_keyword (cd
, info
, & openrisc_cgen_opval_h_gr
, fields
->f_r2
, 0);
109 case OPENRISC_OPERAND_RB
:
110 print_keyword (cd
, info
, & openrisc_cgen_opval_h_gr
, fields
->f_r3
, 0);
112 case OPENRISC_OPERAND_RD
:
113 print_keyword (cd
, info
, & openrisc_cgen_opval_h_gr
, fields
->f_r1
, 0);
115 case OPENRISC_OPERAND_SIMM_16
:
116 print_normal (cd
, info
, fields
->f_simm16
, 0|(1<<CGEN_OPERAND_SIGNED
), pc
, length
);
118 case OPENRISC_OPERAND_UI16NC
:
119 print_normal (cd
, info
, fields
->f_i16nc
, 0|(1<<CGEN_OPERAND_SIGNED
)|(1<<CGEN_OPERAND_SIGN_OPT
)|(1<<CGEN_OPERAND_VIRTUAL
), pc
, length
);
121 case OPENRISC_OPERAND_UIMM_16
:
122 print_normal (cd
, info
, fields
->f_uimm16
, 0, pc
, length
);
124 case OPENRISC_OPERAND_UIMM_5
:
125 print_normal (cd
, info
, fields
->f_uimm5
, 0, pc
, length
);
129 /* xgettext:c-format */
130 fprintf (stderr
, _("Unrecognized field %d while printing insn.\n"),
136 cgen_print_fn
* const openrisc_cgen_print_handlers
[] =
143 openrisc_cgen_init_dis (cd
)
146 openrisc_cgen_init_opcode_table (cd
);
147 openrisc_cgen_init_ibld_table (cd
);
148 cd
->print_handlers
= & openrisc_cgen_print_handlers
[0];
149 cd
->print_operand
= openrisc_cgen_print_operand
;
153 /* Default print handler. */
156 print_normal (cd
, dis_info
, value
, attrs
, pc
, length
)
157 #ifdef CGEN_PRINT_NORMAL
160 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
;
165 #ifdef CGEN_PRINT_NORMAL
169 bfd_vma pc ATTRIBUTE_UNUSED
;
170 int length ATTRIBUTE_UNUSED
;
173 disassemble_info
*info
= (disassemble_info
*) dis_info
;
175 #ifdef CGEN_PRINT_NORMAL
176 CGEN_PRINT_NORMAL (cd
, info
, value
, attrs
, pc
, length
);
179 /* Print the operand as directed by the attributes. */
180 if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SEM_ONLY
))
181 ; /* nothing to do */
182 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SIGNED
))
183 (*info
->fprintf_func
) (info
->stream
, "%ld", value
);
185 (*info
->fprintf_func
) (info
->stream
, "0x%lx", value
);
188 /* Default address handler. */
191 print_address (cd
, dis_info
, value
, attrs
, pc
, length
)
192 #ifdef CGEN_PRINT_NORMAL
195 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
;
200 #ifdef CGEN_PRINT_NORMAL
204 bfd_vma pc ATTRIBUTE_UNUSED
;
205 int length ATTRIBUTE_UNUSED
;
208 disassemble_info
*info
= (disassemble_info
*) dis_info
;
210 #ifdef CGEN_PRINT_ADDRESS
211 CGEN_PRINT_ADDRESS (cd
, info
, value
, attrs
, pc
, length
);
214 /* Print the operand as directed by the attributes. */
215 if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SEM_ONLY
))
216 ; /* nothing to do */
217 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_PCREL_ADDR
))
218 (*info
->print_address_func
) (value
, info
);
219 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_ABS_ADDR
))
220 (*info
->print_address_func
) (value
, info
);
221 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SIGNED
))
222 (*info
->fprintf_func
) (info
->stream
, "%ld", (long) value
);
224 (*info
->fprintf_func
) (info
->stream
, "0x%lx", (long) value
);
227 /* Keyword print handler. */
230 print_keyword (cd
, dis_info
, keyword_table
, value
, attrs
)
231 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
;
233 CGEN_KEYWORD
*keyword_table
;
235 unsigned int attrs ATTRIBUTE_UNUSED
;
237 disassemble_info
*info
= (disassemble_info
*) dis_info
;
238 const CGEN_KEYWORD_ENTRY
*ke
;
240 ke
= cgen_keyword_lookup_value (keyword_table
, value
);
242 (*info
->fprintf_func
) (info
->stream
, "%s", ke
->name
);
244 (*info
->fprintf_func
) (info
->stream
, "???");
247 /* Default insn printer.
249 DIS_INFO is defined as `PTR' so the disassembler needn't know anything
250 about disassemble_info. */
253 print_insn_normal (cd
, dis_info
, insn
, fields
, pc
, length
)
256 const CGEN_INSN
*insn
;
261 const CGEN_SYNTAX
*syntax
= CGEN_INSN_SYNTAX (insn
);
262 disassemble_info
*info
= (disassemble_info
*) dis_info
;
263 const CGEN_SYNTAX_CHAR_TYPE
*syn
;
265 CGEN_INIT_PRINT (cd
);
267 for (syn
= CGEN_SYNTAX_STRING (syntax
); *syn
; ++syn
)
269 if (CGEN_SYNTAX_MNEMONIC_P (*syn
))
271 (*info
->fprintf_func
) (info
->stream
, "%s", CGEN_INSN_MNEMONIC (insn
));
274 if (CGEN_SYNTAX_CHAR_P (*syn
))
276 (*info
->fprintf_func
) (info
->stream
, "%c", CGEN_SYNTAX_CHAR (*syn
));
280 /* We have an operand. */
281 openrisc_cgen_print_operand (cd
, CGEN_SYNTAX_FIELD (*syn
), info
,
282 fields
, CGEN_INSN_ATTRS (insn
), pc
, length
);
286 /* Subroutine of print_insn. Reads an insn into the given buffers and updates
288 Returns 0 if all is well, non-zero otherwise. */
290 read_insn (cd
, pc
, info
, buf
, buflen
, ex_info
, insn_value
)
293 disassemble_info
*info
;
296 CGEN_EXTRACT_INFO
*ex_info
;
297 unsigned long *insn_value
;
299 int status
= (*info
->read_memory_func
) (pc
, buf
, buflen
, info
);
302 (*info
->memory_error_func
) (status
, pc
, info
);
306 ex_info
->dis_info
= info
;
307 ex_info
->valid
= (1 << buflen
) - 1;
308 ex_info
->insn_bytes
= buf
;
310 *insn_value
= bfd_get_bits (buf
, buflen
* 8, info
->endian
== BFD_ENDIAN_BIG
);
314 /* Utility to print an insn.
315 BUF is the base part of the insn, target byte order, BUFLEN bytes long.
316 The result is the size of the insn in bytes or zero for an unknown insn
317 or -1 if an error occurs fetching data (memory_error_func will have
321 print_insn (cd
, pc
, info
, buf
, buflen
)
324 disassemble_info
*info
;
328 CGEN_INSN_INT insn_value
;
329 const CGEN_INSN_LIST
*insn_list
;
330 CGEN_EXTRACT_INFO ex_info
;
332 /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
333 insn_value
= cgen_get_insn_value (cd
, buf
, buflen
* 8);
335 /* Fill in ex_info fields like read_insn would. Don't actually call
336 read_insn, since the incoming buffer is already read (and possibly
337 modified a la m32r). */
338 ex_info
.valid
= (1 << buflen
) - 1;
339 ex_info
.dis_info
= info
;
340 ex_info
.insn_bytes
= buf
;
342 /* The instructions are stored in hash lists.
343 Pick the first one and keep trying until we find the right one. */
345 insn_list
= CGEN_DIS_LOOKUP_INSN (cd
, buf
, insn_value
);
346 while (insn_list
!= NULL
)
348 const CGEN_INSN
*insn
= insn_list
->insn
;
351 unsigned long insn_value_cropped
;
353 #ifdef CGEN_VALIDATE_INSN_SUPPORTED
354 /* not needed as insn shouldn't be in hash lists if not supported */
355 /* Supported by this cpu? */
356 if (! openrisc_cgen_insn_supported (cd
, insn
))
358 insn_list
= CGEN_DIS_NEXT_INSN (insn_list
);
363 /* Basic bit mask must be correct. */
364 /* ??? May wish to allow target to defer this check until the extract
367 /* Base size may exceed this instruction's size. Extract the
368 relevant part from the buffer. */
369 if ((CGEN_INSN_BITSIZE (insn
) / 8) < buflen
&&
370 (CGEN_INSN_BITSIZE (insn
) / 8) <= sizeof (unsigned long))
371 insn_value_cropped
= bfd_get_bits (buf
, CGEN_INSN_BITSIZE (insn
),
372 info
->endian
== BFD_ENDIAN_BIG
);
374 insn_value_cropped
= insn_value
;
376 if ((insn_value_cropped
& CGEN_INSN_BASE_MASK (insn
))
377 == CGEN_INSN_BASE_VALUE (insn
))
379 /* Printing is handled in two passes. The first pass parses the
380 machine insn and extracts the fields. The second pass prints
383 /* Make sure the entire insn is loaded into insn_value, if it
385 if (CGEN_INSN_BITSIZE (insn
) > cd
->base_insn_bitsize
&&
386 (CGEN_INSN_BITSIZE (insn
) / 8) <= sizeof (unsigned long))
388 unsigned long full_insn_value
;
389 int rc
= read_insn (cd
, pc
, info
, buf
,
390 CGEN_INSN_BITSIZE (insn
) / 8,
391 & ex_info
, & full_insn_value
);
394 length
= CGEN_EXTRACT_FN (cd
, insn
)
395 (cd
, insn
, &ex_info
, full_insn_value
, &fields
, pc
);
398 length
= CGEN_EXTRACT_FN (cd
, insn
)
399 (cd
, insn
, &ex_info
, insn_value_cropped
, &fields
, pc
);
401 /* length < 0 -> error */
406 CGEN_PRINT_FN (cd
, insn
) (cd
, info
, insn
, &fields
, pc
, length
);
407 /* length is in bits, result is in bytes */
412 insn_list
= CGEN_DIS_NEXT_INSN (insn_list
);
418 /* Default value for CGEN_PRINT_INSN.
419 The result is the size of the insn in bytes or zero for an unknown insn
420 or -1 if an error occured fetching bytes. */
422 #ifndef CGEN_PRINT_INSN
423 #define CGEN_PRINT_INSN default_print_insn
427 default_print_insn (cd
, pc
, info
)
430 disassemble_info
*info
;
432 char buf
[CGEN_MAX_INSN_SIZE
];
436 /* Attempt to read the base part of the insn. */
437 buflen
= cd
->base_insn_bitsize
/ 8;
438 status
= (*info
->read_memory_func
) (pc
, buf
, buflen
, info
);
440 /* Try again with the minimum part, if min < base. */
441 if (status
!= 0 && (cd
->min_insn_bitsize
< cd
->base_insn_bitsize
))
443 buflen
= cd
->min_insn_bitsize
/ 8;
444 status
= (*info
->read_memory_func
) (pc
, buf
, buflen
, info
);
449 (*info
->memory_error_func
) (status
, pc
, info
);
453 return print_insn (cd
, pc
, info
, buf
, buflen
);
457 Print one instruction from PC on INFO->STREAM.
458 Return the size of the instruction (in bytes). */
461 print_insn_openrisc (pc
, info
)
463 disassemble_info
*info
;
465 static CGEN_CPU_DESC cd
= 0;
467 static int prev_mach
;
468 static int prev_endian
;
471 int endian
= (info
->endian
== BFD_ENDIAN_BIG
473 : CGEN_ENDIAN_LITTLE
);
474 enum bfd_architecture arch
;
476 /* ??? gdb will set mach but leave the architecture as "unknown" */
477 #ifndef CGEN_BFD_ARCH
478 #define CGEN_BFD_ARCH bfd_arch_openrisc
481 if (arch
== bfd_arch_unknown
)
482 arch
= CGEN_BFD_ARCH
;
484 /* There's no standard way to compute the machine or isa number
485 so we leave it to the target. */
486 #ifdef CGEN_COMPUTE_MACH
487 mach
= CGEN_COMPUTE_MACH (info
);
492 #ifdef CGEN_COMPUTE_ISA
493 isa
= CGEN_COMPUTE_ISA (info
);
498 /* If we've switched cpu's, close the current table and open a new one. */
502 || endian
!= prev_endian
))
504 openrisc_cgen_cpu_close (cd
);
508 /* If we haven't initialized yet, initialize the opcode table. */
511 const bfd_arch_info_type
*arch_type
= bfd_lookup_arch (arch
, mach
);
512 const char *mach_name
;
516 mach_name
= arch_type
->printable_name
;
520 prev_endian
= endian
;
521 cd
= openrisc_cgen_cpu_open (CGEN_CPU_OPEN_ISAS
, prev_isa
,
522 CGEN_CPU_OPEN_BFDMACH
, mach_name
,
523 CGEN_CPU_OPEN_ENDIAN
, prev_endian
,
527 openrisc_cgen_init_dis (cd
);
530 /* We try to have as much common code as possible.
531 But at this point some targets need to take over. */
532 /* ??? Some targets may need a hook elsewhere. Try to avoid this,
533 but if not possible try to move this hook elsewhere rather than
535 length
= CGEN_PRINT_INSN (cd
, pc
, info
);
541 (*info
->fprintf_func
) (info
->stream
, UNKNOWN_INSN_MSG
);
542 return cd
->default_insn_bitsize
/ 8;