1 2008-07-30 Michael J. Eager <eager@eagercon.com>
3 * ppc-dis.c (print_insn_powerpc): Disassemble FSL/FCR/UDI fields.
4 * ppc-opc.c (powerpc_operands): Add Xilinx APU related operands.
5 (insert_sprg, PPC405): Use PPC_OPCODE_405.
6 (powerpc_opcodes): Add Xilinx APU related opcodes.
8 2008-07-30 Alan Modra <amodra@bigpond.net.au>
10 * bfin-dis.c, cris-dis.c, i386-dis.c, or32-opc.c: Silence gcc warnings.
12 2008-07-10 Richard Sandiford <rdsandiford@googlemail.com>
14 * mips-dis.c (_print_insn_mips): Use ELF_ST_IS_MIPS16.
16 2008-07-07 Adam Nemet <anemet@caviumnetworks.com>
18 * mips-opc.c (CP): New macro.
19 (mips_builtin_opcodes): Mark c0, c2 and c3 as CP. Add Octeon to the
20 membership of di, dmfc0, dmtc0, ei, mfc0 and mtc0. Add dmfc2 and
21 dmtc2 Octeon instructions.
23 2008-07-07 Stan Shebs <stan@codesourcery.com>
25 * dis-init.c (init_disassemble_info): Init endian_code field.
26 * arm-dis.c (print_insn): Disassemble code according to
27 setting of endian_code.
28 (print_insn_big_arm): Detect when BE8 extension flag has been set.
30 2008-06-30 Richard Sandiford <rdsandiford@googlemail.com>
32 * mips-dis.c (_print_insn_mips): Use bfd_asymbol_flavour to check
35 2008-06-25 Peter Bergner <bergner@vnet.ibm.com>
37 * ppc-dis.c (powerpc_init_dialect): Handle -M464.
38 (print_ppc_disassembler_options): Likewise.
39 * ppc-opc.c (PPC464): Define.
40 (powerpc_opcodes): Add mfdcrux and mtdcrux.
42 2008-06-17 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
44 * configure: Regenerate.
46 2008-06-13 Peter Bergner <bergner@vnet.ibm.com>
48 * ppc-dis.c (print_insn_powerpc): Update prototye to use new
50 (struct dis_private): New.
51 (POWERPC_DIALECT): New define.
52 (powerpc_dialect): Renamed to...
53 (powerpc_init_dialect): This. Update to use ppc_cpu_t and
55 (print_insn_big_powerpc): Update for using structure in
57 (print_insn_little_powerpc): Likewise.
58 (operand_value_powerpc): Change type of dialect param to ppc_cpu_t.
59 (skip_optional_operands): Likewise.
60 (print_insn_powerpc): Likewise. Remove initialization of dialect.
61 * ppc-opc.c (extract_bat, extract_bba, extract_bdm, extract_bdp,
62 extract_bo, extract_boe, extract_fxm, extract_mb6, extract_mbe,
63 extract_nb, extract_nsi, extract_rbs, extract_sh6, extract_spr,
64 extract_sprg, extract_tbr insert_bat, insert_bba, insert_bdm,
65 insert_bdp, insert_bo, insert_boe, insert_fxm, insert_mb6, insert_mbe,
66 insert_nsi, insert_ral, insert_ram, insert_raq, insert_ras, insert_rbs,
67 insert_sh6, insert_spr, insert_sprg, insert_tbr): Change the dialect
68 param to be of type ppc_cpu_t. Update prototype.
70 2008-06-12 Adam Nemet <anemet@caviumnetworks.com>
72 * mips-dis.c (print_insn_args): Handle field descriptors +x, +p,
74 * mips-opc.c (mips_builtin_opcodes): Add Octeon instructions
75 baddu, bbit*, cins*, dmul, pop, dpop, exts*, mtm*, mtp*, syncs,
76 syncw, syncws, vm3mulu, vm0 and vmulu.
78 * mips-dis.c (print_insn_args): Handle field descriptor +Q.
79 * mips-opc.c (mips_builtin_opcodes): Add Octeon instructions seq,
82 2008-05-30 H.J. Lu <hongjiu.lu@intel.com>
84 * i386-opc.tbl: Add vmovd with 64bit operand.
85 * i386-tbl.h: Regenerated.
87 2008-05-27 Martin Schwidefsky <schwidefsky@de.ibm.com>
89 * s390-opc.c (INSTR_RRF_R0RR): Fix RRF_R0RR operand format.
91 2008-05-22 H.J. Lu <hongjiu.lu@intel.com>
93 * i386-opc.tbl: Add NoAVX to cvtpd2pi, cvtpi2pd and cvttpd2pi.
94 * i386-tbl.h: Regenerated.
96 2008-05-22 H.J. Lu <hongjiu.lu@intel.com>
99 * i386-opc.tbl: Break cvtsi2ss/cvtsi2sd/vcvtsi2sd/vcvtsi2ss
100 into 32bit and 64bit. Remove Reg64|Qword and add
101 IgnoreSize|No_qSuf on 32bit version.
102 * i386-tbl.h: Regenerated.
104 2008-05-21 H.J. Lu <hongjiu.lu@intel.com>
106 * i386-opc.tbl: Add NoAVX to movdq2q and movq2dq.
107 * i386-tbl.h: Regenerated.
109 2008-05-21 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
111 * cr16-dis.c (build_mask): Adjust the mask for 32-bit bcond.
113 2008-05-14 Alan Modra <amodra@bigpond.net.au>
115 * Makefile.am: Run "make dep-am".
116 * Makefile.in: Regenerate.
118 2008-05-02 H.J. Lu <hongjiu.lu@intel.com>
120 * i386-dis.c (MOVBE_Fixup): New.
122 (PREFIX_0F3880): Likewise.
123 (PREFIX_0F3881): Likewise.
124 (PREFIX_0F38F0): Updated.
125 (prefix_table): Add PREFIX_0F3880 and PREFIX_0F3881. Update
126 PREFIX_0F38F0 and PREFIX_0F38F1 for movbe.
127 (three_byte_table): Use PREFIX_0F3880 and PREFIX_0F3881.
129 * i386-gen.c (cpu_flag_init): Add CPU_MOVBE_FLAGS and
131 (cpu_flags): Add CpuMovbe and CpuEPT.
133 * i386-opc.h (CpuMovbe): New.
136 (i386_cpu_flags): Add cpumovbe and cpuept.
138 * i386-opc.tbl: Add entries for movbe and EPT instructions.
139 * i386-init.h: Regenerated.
140 * i386-tbl.h: Likewise.
142 2008-04-29 Adam Nemet <anemet@caviumnetworks.com>
144 * mips-opc.c (mips_builtin_opcodes): Set field `match' to 0 for
145 the two drem and the two dremu macros.
147 2008-04-28 Adam Nemet <anemet@caviumnetworks.com>
149 * mips-opc.c (mips_builtin_opcodes): Mark prefx and c1
150 instructions FP_S. Mark l.s, li.s, lwc1, swc1, s.s, trunc.w.s and
151 cop1 macros INSN2_M_FP_S. Mark l.d, li.d, ldc1 and sdc1 macros
152 INSN2_M_FP_D. Mark trunc.w.d macro INSN2_M_FP_S and INSN2_M_FP_D.
154 2008-04-25 David S. Miller <davem@davemloft.net>
156 * sparc-dis.c: Emit %stick instead of %sys_tick, and %stick_cmpr
157 instead of %sys_tick_cmpr, as suggested in architecture manuals.
159 2008-04-23 Paolo Bonzini <bonzini@gnu.org>
161 * aclocal.m4: Regenerate.
162 * configure: Regenerate.
164 2008-04-23 David S. Miller <davem@davemloft.net>
166 * sparc-opc.c (asi_table): Add UltraSPARC and Niagara
168 (prefetch_table): Add missing values.
170 2008-04-22 H.J. Lu <hongjiu.lu@intel.com>
172 * i386-gen.c (opcode_modifiers): Add NoAVX.
174 * i386-opc.h (NoAVX): New.
176 (i386_opcode_modifier): Add noavx.
178 * i386-opc.tbl: Add NoAVX to SSE, SSE2, SSE3 and SSSE3
179 instructions which don't have AVX equivalent.
180 * i386-tbl.h: Regenerated.
182 2008-04-18 H.J. Lu <hongjiu.lu@intel.com>
184 * i386-dis.c (OP_VEX_FMA): New.
185 (OP_EX_VexImmW): Likewise.
187 (Vex128FMA): Likewise.
188 (EXVexImmW): Likewise.
189 (get_vex_imm8): Likewise.
190 (OP_EX_VexReg): Likewise.
191 (vex_i4_done): Renamed to ...
193 (prefix_table): Replace EXVexW with EXVexImmW on vpermil2ps
194 and vpermil2pd. Replace Vex/Vex128 with VexFMA/Vex128FMA on
196 (print_insn): Updated.
197 (OP_EX_VexW): Rewrite to swap register in VEX with EX.
198 (OP_REG_VexI4): Check invalid high registers.
200 2008-04-16 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
201 Michael Meissner <michael.meissner@amd.com>
203 * i386-opc.tbl: Fix protX to allow memory in the middle operand.
204 * i386-tbl.h: Regenerate from i386-opc.tbl.
206 2008-04-14 Edmar Wienskoski <edmar@freescale.com>
208 * ppc-dis.c (powerpc_dialect): Handle "e500mc". Extend "e500" to
209 accept Power E500MC instructions.
210 (print_ppc_disassembler_options): Document -Me500mc.
211 * ppc-opc.c (DUIS, DUI, T): New.
212 (XRT, XRTRA): Likewise.
214 (powerpc_opcodes): Add new Power E500MC instructions.
216 2008-04-10 Andreas Krebbel <krebbel1@de.ibm.com>
218 * s390-dis.c (init_disasm): Evaluate disassembler_options.
219 (print_s390_disassembler_options): New function.
220 * disassemble.c (disassembler_usage): Invoke
221 print_s390_disassembler_options.
223 2008-04-10 Andreas Krebbel <krebbel1@de.ibm.com>
225 * s390-mkopc.c (insertExpandedMnemonic): Expand string sizes
226 of local variables used for mnemonic parsing: prefix, suffix and
229 2008-04-10 Andreas Krebbel <krebbel1@de.ibm.com>
231 * s390-mkopc.c (s390_cond_ext_format): Add back the mnemonic
232 extensions for conditional jumps (o, p, m, nz, z, nm, np, no).
233 (s390_crb_extensions): New extensions table.
234 (insertExpandedMnemonic): Handle '$' tag.
235 * s390-opc.txt: Remove conditional jump variants which can now
236 be expanded automatically.
237 Replace '*' tag with '$' in the compare and branch instructions.
239 2008-04-07 H.J. Lu <hongjiu.lu@intel.com>
241 * i386-dis.c (PREFIX_VEX_38XX): Add a tab.
242 (PREFIX_VEX_3AXX): Likewis.
244 2008-04-07 H.J. Lu <hongjiu.lu@intel.com>
246 * i386-opc.tbl: Remove 4 extra blank lines.
248 2008-04-04 H.J. Lu <hongjiu.lu@intel.com>
250 * i386-gen.c (cpu_flag_init): Replace CPU_CLMUL_FLAGS/CpuCLMUL
251 with CPU_PCLMUL_FLAGS/CpuPCLMUL.
252 (cpu_flags): Replace CpuCLMUL with CpuPCLMUL.
253 * i386-opc.tbl: Likewise.
255 * i386-opc.h (CpuCLMUL): Renamed to ...
258 (i386_cpu_flags): Replace cpuclmul with cpupclmul.
260 * i386-init.h: Regenerated.
262 2008-04-03 H.J. Lu <hongjiu.lu@intel.com>
264 * i386-dis.c (OP_E_register): New.
265 (OP_E_memory): Likewise.
267 (OP_EX_Vex): Likewise.
268 (OP_EX_VexW): Likewise.
269 (OP_XMM_Vex): Likewise.
270 (OP_XMM_VexW): Likewise.
271 (OP_REG_VexI4): Likewise.
272 (PCLMUL_Fixup): Likewise.
273 (VEXI4_Fixup): Likewise.
274 (VZERO_Fixup): Likewise.
275 (VCMP_Fixup): Likewise.
276 (VPERMIL2_Fixup): Likewise.
277 (rex_original): Likewise.
278 (rex_ignored): Likewise.
299 (VPERMIL2): Likewise.
300 (xmm_mode): Likewise.
301 (xmmq_mode): Likewise.
302 (ymmq_mode): Likewise.
303 (vex_mode): Likewise.
304 (vex128_mode): Likewise.
305 (vex256_mode): Likewise.
306 (USE_VEX_C4_TABLE): Likewise.
307 (USE_VEX_C5_TABLE): Likewise.
308 (USE_VEX_LEN_TABLE): Likewise.
309 (VEX_C4_TABLE): Likewise.
310 (VEX_C5_TABLE): Likewise.
311 (VEX_LEN_TABLE): Likewise.
312 (REG_VEX_XX): Likewise.
313 (MOD_VEX_XXX): Likewise.
314 (PREFIX_0F38DB..PREFIX_0F38DF): Likewise.
315 (PREFIX_0F3A44): Likewise.
316 (PREFIX_0F3ADF): Likewise.
317 (PREFIX_VEX_XXX): Likewise.
319 (VEX_OF38): Likewise.
320 (VEX_OF3A): Likewise.
321 (VEX_LEN_XXX): Likewise.
323 (need_vex): Likewise.
324 (need_vex_reg): Likewise.
325 (vex_i4_done): Likewise.
326 (vex_table): Likewise.
327 (vex_len_table): Likewise.
328 (OP_REG_VexI4): Likewise.
329 (vex_cmp_op): Likewise.
330 (pclmul_op): Likewise.
331 (vpermil2_op): Likewise.
334 (PREFIX_0F38F0): Likewise.
335 (PREFIX_0F3A60): Likewise.
336 (reg_table): Add REG_VEX_71...REG_VEX_73 and REG_VEX_AE.
337 (prefix_table): Add PREFIX_0F38DB..PREFIX_0F38DF, PREFIX_0F3ADF
338 and PREFIX_VEX_XXX entries.
339 (x86_64_table): Use VEX_C4_TABLE and VEX_C5_TABLE.
340 (three_byte_table): Use PREFIX_0F38DB..PREFIX_0F38DF and
342 (mod_table): Use VEX_C4_TABLE, VEX_C5_TABLE and VEX_LEN_TABLE.
343 Add MOD_VEX_XXX entries.
344 (ckprefix): Initialize rex_original and rex_ignored. Store the
345 REX byte in rex_original.
346 (get_valid_dis386): Handle the implicit prefix in VEX prefix
347 bytes and USE_VEX_LEN_TABLE/USE_VEX_C4_TABLE/USE_VEX_C5_TABLE.
348 (print_insn): Set need_vex/need_vex_reg/vex_i4_done to 0 before
349 calling get_valid_dis386. Use rex_original and rex_ignored when
351 (putop): Handle "XY".
352 (intel_operand_size): Handle VEX, xmm_mode, xmmq_mode and
354 (OP_E_extended): Updated to use OP_E_register and
356 (OP_XMM): Handle VEX.
358 (XMM_Fixup): Likewise.
359 (CMP_Fixup): Use ARRAY_SIZE.
361 * i386-gen.c (cpu_flag_init): Add CpuAES, CPU_CLMUL_FLAGS,
362 CPU_FMA_FLAGS and CPU_AVX_FLAGS.
363 (operand_type_init): Add OPERAND_TYPE_REGYMM and
364 OPERAND_TYPE_VEX_IMM4.
365 (cpu_flags): Add CpuAVX, CpuAES, CpuCLMUL and CpuFMA.
366 (opcode_modifiers): Add Implicit1stXmm0, Vex, Vex256, VexNDD,
367 VexNDS, VexW0, VexW1, Vex0F, Vex0F38, Vex0F3A, Vex3Sources,
368 VexImmExt and SSE2AVX.
369 (operand_types): Add RegYMM, Ymmword and Vex_Imm4.
371 * i386-opc.h (CpuAVX): New.
373 (CpuCLMUL): Likewise.
384 (Vex3Sources): Likewise.
385 (VexImmExt): Likewise.
389 (Vex_Imm4): Likewise.
390 (Implicit1stXmm0): Likewise.
393 (ByteOkIntel): Likewise.
396 (Unspecified): Likewise.
398 (i386_cpu_flags): Add cpuavx, cpuaes, cpuclmul and cpufma.
399 (i386_opcode_modifier): Add implicit1stxmm0, vex, vex256,
400 vexnds, vexndd, vexw0, vexw1, vex0f, vex0f38, vex0f3a,
401 vex3sources, veximmext and sse2avx.
402 (i386_operand_type): Add regymm, ymmword and vex_imm4.
404 * i386-opc.tbl: Add AES, CLMUL, AVX and FMA new instructions.
406 * i386-reg.tbl: Add AVX registers, ymm0..ymm15.
408 * i386-init.h: Regenerated.
409 * i386-tbl.h: Likewise.
411 2008-03-26 Bernd Schmidt <bernd.schmidt@analog.com>
413 From Robin Getz <robin.getz@analog.com>
414 * bfin-dis.c (bu32): Typedef.
415 (enum const_forms_t): Add c_uimm32 and c_huimm32.
416 (constant_formats[]): Add uimm32 and huimm16.
421 (luimm16_val): Define.
422 (struct saved_state): Define.
423 (GREG, DPREG, DREG, PREG, SPREG, FPREG, IREG, MREG, BREG, LREG,
424 A0XREG, A0WREG, A1XREG, A1WREG,CCREG, LC0REG, LT0REG, LB0REG,
425 LC1REG, LT1REG, LB1REG, RETSREG, PCREG): Define.
427 (decode_LDIMMhalf_0): Print out the whole register value.
429 From Jie Zhang <jie.zhang@analog.com>
430 * bfin-dis.c (decode_dsp32mac_0): Decode (IU) option for
431 multiply and multiply-accumulate to data register instruction.
433 * bfin-dis.c: (c_uimm4s4d, c_imm5d, c_imm7d, c_imm16d, c_uimm16s4d,
434 c_imm32, c_huimm32e): Define.
435 (constant_formats): Add flags for printing decimal, leading spaces, and
437 (comment, parallel): Add global flags in all disassembly.
438 (fmtconst): Take advantage of new flags, and print default in hex.
439 (fmtconst_val): Likewise.
440 (decode_macfunc): Be consistant with spaces, tabs, comments,
441 capitalization in disassembly, fix minor coding style issues.
442 (reg_names, amod0, amod1, amod0amod2, aligndir, get_allreg): Likewise.
443 (decode_ProgCtrl_0, decode_PushPopMultiple_0, decode_CCflag_0,
444 decode_CC2dreg_0, decode_CC2stat_0, decode_BRCC_0, decode_UJUMP_0,
445 decode_REGMV_0, decode_ALU2op_0, decode_PTR2op_0, decode_LOGI2op_0,
446 decode_COMP3op_0, decode_COMPI2opD_0, decode_COMPI2opP_0,
447 decode_LDSTpmod_0, decode_dagMODim_0, decode_dagMODik_0,
448 decode_dspLDST_0, decode_LDST_0, decode_LDSTiiFP_0, decode_LDSTii_0,
449 decode_LoopSetup_0, decode_LDIMMhalf_0, decode_CALLa_0,
450 decode_LDSTidxI_0, decode_linkage_0, decode_dsp32alu_0,
451 decode_dsp32shift_0, decode_dsp32shiftimm_0, decode_pseudodbg_assert_0,
452 _print_insn_bfin, print_insn_bfin): Likewise.
454 2008-03-17 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
456 * aclocal.m4: Regenerate.
457 * configure: Likewise.
458 * Makefile.in: Likewise.
460 2008-03-13 Alan Modra <amodra@bigpond.net.au>
462 * Makefile.am: Run "make dep-am".
463 * Makefile.in: Regenerate.
464 * configure: Regenerate.
466 2008-03-07 Alan Modra <amodra@bigpond.net.au>
468 * ppc-opc.c (powerpc_opcodes): Order and format.
470 2008-03-01 H.J. Lu <hongjiu.lu@intel.com>
472 * i386-opc.tbl: Allow 16-bit near indirect branches for x86-64.
473 * i386-tbl.h: Regenerated.
475 2008-02-23 H.J. Lu <hongjiu.lu@intel.com>
477 * i386-opc.tbl: Disallow 16-bit near indirect branches for
479 * i386-tbl.h: Regenerated.
481 2008-02-21 Jan Beulich <jbeulich@novell.com>
483 * i386-opc.tbl: Allow Dword for far indirect call. Allow Dword
484 and Fword for far indirect jmp. Allow Reg16 and Word for near
485 indirect jmp on x86-64. Disallow Fword for lcall.
486 * i386-tbl.h: Re-generate.
488 2008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
490 * cr16-opc.c (cr16_num_optab): Defined
492 2008-02-16 H.J. Lu <hongjiu.lu@intel.com>
494 * i386-gen.c (operand_type_init): Add OPERAND_TYPE_INOUTPORTREG.
495 * i386-init.h: Regenerated.
497 2008-02-14 Nick Clifton <nickc@redhat.com>
500 * configure.in (SHARED_LIBADD): Select the correct host specific
501 file extension for shared libraries.
502 * configure: Regenerate.
504 2008-02-13 Jan Beulich <jbeulich@novell.com>
506 * i386-opc.h (RegFlat): New.
507 * i386-reg.tbl (flat): Add.
508 * i386-tbl.h: Re-generate.
510 2008-02-13 Jan Beulich <jbeulich@novell.com>
512 * i386-dis.c (a_mode): New.
513 (cond_jump_mode): Adjust.
514 (Ma): Change to a_mode.
515 (intel_operand_size): Handle a_mode.
516 * i386-opc.tbl: Allow Dword and Qword for bound.
517 * i386-tbl.h: Re-generate.
519 2008-02-13 Jan Beulich <jbeulich@novell.com>
521 * i386-gen.c (process_i386_registers): Process new fields.
522 * i386-opc.h (reg_entry): Shrink reg_flags and reg_num to
523 unsigned char. Add dw2_regnum and Dw2Inval.
524 * i386-reg.tbl: Provide initializers for dw2_regnum. Add pseudo
526 * i386-tbl.h: Re-generate.
528 2008-02-11 H.J. Lu <hongjiu.lu@intel.com>
530 * i386-gen.c (cpu_flag_init): Add CPU_XSAVE_FLAGS.
531 * i386-init.h: Updated.
533 2008-02-11 H.J. Lu <hongjiu.lu@intel.com>
535 * i386-gen.c (cpu_flags): Add CpuXsave.
537 * i386-opc.h (CpuXsave): New.
539 (i386_cpu_flags): Add cpuxsave.
541 * i386-dis.c (MOD_0FAE_REG_4): New.
542 (RM_0F01_REG_2): Likewise.
543 (MOD_0FAE_REG_5): Updated.
544 (RM_0F01_REG_3): Likewise.
545 (reg_table): Use MOD_0FAE_REG_4.
546 (mod_table): Use RM_0F01_REG_2. Add MOD_0FAE_REG_4. Updated
548 (rm_table): Add RM_0F01_REG_2.
550 * i386-opc.tbl: Add xsave, xrstor, xgetbv and xsetbv.
551 * i386-init.h: Regenerated.
552 * i386-tbl.h: Likewise.
554 2008-02-11 Jan Beulich <jbeulich@novell.com>
556 * i386-opc.tbl: Remove Disp32S from CpuNo64 opcodes. Remove
557 Disp16 from Cpu64 non-jump opcodes (including loop and j?cxz).
558 * i386-tbl.h: Re-generate.
560 2008-02-04 H.J. Lu <hongjiu.lu@intel.com>
563 * configure: Regenerated.
565 2008-02-04 Adam Nemet <anemet@caviumnetworks.com>
567 * mips-dis.c: Update copyright.
568 (mips_arch_choices): Add Octeon.
569 * mips-opc.c: Update copyright.
571 (mips_builtin_opcodes): Add Octeon instruction synciobdma.
573 2008-01-29 Alan Modra <amodra@bigpond.net.au>
575 * ppc-opc.c: Support optional L form mtmsr.
577 2008-01-24 H.J. Lu <hongjiu.lu@intel.com>
579 * i386-dis.c (OP_E_extended): Handle r12 like rsp.
581 2008-01-23 H.J. Lu <hongjiu.lu@intel.com>
583 * i386-gen.c (cpu_flag_init): Add CpuLM to CPU_GENERIC64_FLAGS.
584 * i386-init.h: Regenerated.
586 2008-01-23 Tristan Gingold <gingold@adacore.com>
588 * ia64-dis.c (print_insn_ia64): Display symbolic name of ar.fcr,
589 ar.eflag, ar.csd, ar.ssd, ar.cflg, ar.fsr, ar.fir and ar.fdr.
591 2008-01-22 H.J. Lu <hongjiu.lu@intel.com>
593 * i386-gen.c (cpu_flag_init): Remove CpuMMX2.
594 (cpu_flags): Likewise.
596 * i386-opc.h (CpuMMX2): Removed.
599 * i386-opc.tbl: Replace CpuMMX2 with CpuSSE|Cpu3dnowA.
600 * i386-init.h: Regenerated.
601 * i386-tbl.h: Likewise.
603 2008-01-22 H.J. Lu <hongjiu.lu@intel.com>
605 * i386-gen.c (cpu_flag_init): Add CPU_VMX_FLAGS and
607 * i386-init.h: Regenerated.
609 2008-01-15 H.J. Lu <hongjiu.lu@intel.com>
611 * i386-opc.tbl: Use Qword on movddup.
612 * i386-tbl.h: Regenerated.
614 2008-01-15 H.J. Lu <hongjiu.lu@intel.com>
616 * i386-opc.tbl: Put back 16bit movsx/movzx for AT&T syntax.
617 * i386-tbl.h: Regenerated.
619 2008-01-15 H.J. Lu <hongjiu.lu@intel.com>
621 * i386-dis.c (Mx): New.
622 (PREFIX_0FC3): Likewise.
623 (PREFIX_0FC7_REG_6): Updated.
624 (dis386_twobyte): Use PREFIX_0FC3.
625 (prefix_table): Add PREFIX_0FC3. Use Mq on movntq and movntsd.
626 Use Mx on movntps, movntpd, movntdq and movntdqa. Use Md on
629 2008-01-14 H.J. Lu <hongjiu.lu@intel.com>
631 * i386-gen.c (opcode_modifiers): Add IntelSyntax.
632 (operand_types): Add Mem.
634 * i386-opc.h (IntelSyntax): New.
635 * i386-opc.h (Mem): New.
637 (Opcode_Modifier_Max): Updated.
638 (i386_opcode_modifier): Add intelsyntax.
639 (i386_operand_type): Add mem.
641 * i386-opc.tbl: Remove Reg16 from movnti. Add sizes to more
644 * i386-reg.tbl: Add size for accumulator.
646 * i386-init.h: Regenerated.
647 * i386-tbl.h: Likewise.
649 2008-01-13 H.J. Lu <hongjiu.lu@intel.com>
651 * i386-opc.h (Byte): Fix a typo.
653 2008-01-12 H.J. Lu <hongjiu.lu@intel.com>
656 * i386-gen.c (operand_type_init): Add Dword to
657 OPERAND_TYPE_ACC32. Add Qword to OPERAND_TYPE_ACC64.
658 (opcode_modifiers): Remove CheckSize, Byte, Word, Dword,
660 (operand_types): Add Byte, Word, Dword, Fword, Qword, Tbyte,
661 Xmmword, Unspecified and Anysize.
662 (set_bitfield): Make Mmword an alias of Qword. Make Oword
665 * i386-opc.h (CheckSize): Removed.
673 (i386_opcode_modifier): Remove checksize, byte, word, dword,
677 (Unspecified): Likewise.
679 (i386_operand_type): Add byte, word, dword, fword, qword,
680 tbyte xmmword, unspecified and anysize.
682 * i386-opc.tbl: Updated to use Byte, Word, Dword, Fword, Qword,
683 Tbyte, Xmmword, Unspecified and Anysize.
685 * i386-reg.tbl: Add size for accumulator.
687 * i386-init.h: Regenerated.
688 * i386-tbl.h: Likewise.
690 2008-01-10 H.J. Lu <hongjiu.lu@intel.com>
692 * i386-dis.c (REG_0F0E): Renamed to REG_0F0D.
694 (reg_table): Updated.
695 (dis386_twobyte): Updated. Use "nopQ" on 0x19 to 0x1e.
696 (twobyte_has_modrm): Set 1 for 0x19 to 0x1e.
698 2008-01-08 H.J. Lu <hongjiu.lu@intel.com>
700 * i386-gen.c (set_bitfield): Use fail () on error.
702 2008-01-08 H.J. Lu <hongjiu.lu@intel.com>
704 * i386-gen.c (lineno): New.
705 (filename): Likewise.
706 (set_bitfield): Report filename and line numer on error.
707 (process_i386_opcodes): Set filename and update lineno.
708 (process_i386_registers): Likewise.
710 2008-01-05 H.J. Lu <hongjiu.lu@intel.com>
712 * i386-gen.c (opcode_modifiers): Rename IntelMnemonic to
715 * i386-opc.h (IntelMnemonic): Renamed to ..
717 (Opcode_Modifier_Max): Updated.
718 (i386_opcode_modifier): Remove intelmnemonic. Add attsyntax
721 * i386-opc.tbl: Remove IntelMnemonic and update with ATTSyntax
722 on fsub, fubp, fsubr, fsubrp, div, fdivp, fdivr and fdivrp.
723 * i386-tbl.h: Regenerated.
725 2008-01-04 H.J. Lu <hongjiu.lu@intel.com>
727 * i386-gen.c: Update copyright to 2008.
728 * i386-opc.h: Likewise.
729 * i386-opc.tbl: Likewise.
731 * i386-init.h: Regenerated.
732 * i386-tbl.h: Likewise.
734 2008-01-04 H.J. Lu <hongjiu.lu@intel.com>
736 * i386-opc.tbl: Add NoRex64 to extractps, movmskpd, movmskps,
737 pextrb, pextrw, pinsrb, pinsrw and pmovmskb.
738 * i386-tbl.h: Regenerated.
740 2008-01-03 H.J. Lu <hongjiu.lu@intel.com>
742 * i386-gen.c (cpu_flag_init): Remove CpuSSE4_1_Or_5 and
744 (cpu_flags): Likewise.
746 * i386-opc.h (CpuSSE4_1_Or_5): Removed.
747 (CpuSSE4_2_Or_ABM): Likewise.
749 (i386_cpu_flags): Remove cpusse4_1_or_5 and cpusse4_2_or_abm.
751 * i386-opc.tbl: Replace CpuSSE4_1_Or_5, CpuSSE4_2_Or_ABM and
752 Cpu686|CpuPadLock with CpuSSE4_1|CpuSSE5, CpuABM|CpuSSE4_2
753 and CpuPadLock, respectively.
754 * i386-init.h: Regenerated.
755 * i386-tbl.h: Likewise.
757 2008-01-03 H.J. Lu <hongjiu.lu@intel.com>
759 * i386-gen.c (opcode_modifiers): Remove No_xSuf.
761 * i386-opc.h (No_xSuf): Removed.
762 (CheckSize): Updated.
764 * i386-tbl.h: Regenerated.
766 2008-01-02 H.J. Lu <hongjiu.lu@intel.com>
768 * i386-gen.c (cpu_flag_init): Add CpuSSE4_2_Or_ABM to
769 CPU_AMDFAM10_FLAGS, CPU_SSE4_2_FLAGS, CpuABM and
771 (cpu_flags): Add CpuSSE4_2_Or_ABM.
773 * i386-opc.h (CpuSSE4_2_Or_ABM): New.
775 (i386_cpu_flags): Add cpusse4_2_or_abm.
777 * i386-opc.tbl: Use CpuSSE4_2_Or_ABM instead of
778 CpuABM|CpuSSE4_2 on popcnt.
779 * i386-init.h: Regenerated.
780 * i386-tbl.h: Likewise.
782 2008-01-02 H.J. Lu <hongjiu.lu@intel.com>
784 * i386-opc.h: Update comments.
786 2008-01-02 H.J. Lu <hongjiu.lu@intel.com>
788 * i386-gen.c (opcode_modifiers): Use Qword instead of QWord.
789 * i386-opc.h: Likewise.
790 * i386-opc.tbl: Likewise.
792 2008-01-02 H.J. Lu <hongjiu.lu@intel.com>
795 * i386-gen.c (opcode_modifiers): Add No_xSuf, CheckSize,
796 Byte, Word, Dword, QWord and Xmmword.
798 * i386-opc.h (No_xSuf): New.
799 (CheckSize): Likewise.
806 (i386_opcode_modifier): Add No_xSuf, CheckSize, Byte, Word,
807 Dword, QWord and Xmmword.
809 * i386-opc.tbl: Add CheckSize|QWord to movq if IgnoreSize is
811 * i386-tbl.h: Regenerated.
813 2008-01-02 Mark Kettenis <kettenis@gnu.org>
815 * m88k-dis.c (instructions): Fix fcvt.* instructions.
818 For older changes see ChangeLog-2007
824 version-control: never