IBM zSystems: Add support for z16 as CPU name.
[binutils-gdb.git] / gdb / mips-tdep.h
blobf0a74409d9b30452d73c11cc71b1ea20d241bbf9
1 /* Target-dependent header for the MIPS architecture, for GDB, the GNU Debugger.
3 Copyright (C) 2002-2022 Free Software Foundation, Inc.
5 This file is part of GDB.
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3 of the License, or
10 (at your option) any later version.
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
20 #ifndef MIPS_TDEP_H
21 #define MIPS_TDEP_H
23 #include "objfiles.h"
24 #include "gdbarch.h"
26 struct gdbarch;
28 /* All the possible MIPS ABIs. */
29 enum mips_abi
31 MIPS_ABI_UNKNOWN = 0,
32 MIPS_ABI_N32,
33 MIPS_ABI_O32,
34 MIPS_ABI_N64,
35 MIPS_ABI_O64,
36 MIPS_ABI_EABI32,
37 MIPS_ABI_EABI64,
38 MIPS_ABI_LAST
41 /* Return the MIPS ABI associated with GDBARCH. */
42 enum mips_abi mips_abi (struct gdbarch *gdbarch);
44 /* Base and compressed MIPS ISA variations. */
45 enum mips_isa
47 ISA_MIPS = -1, /* mips_compression_string depends on it. */
48 ISA_MIPS16,
49 ISA_MICROMIPS
52 /* Corresponding MSYMBOL_TARGET_FLAG aliases. */
53 #define MSYMBOL_TARGET_FLAG_MIPS16 MSYMBOL_TARGET_FLAG_1
54 #define MSYMBOL_TARGET_FLAG_MICROMIPS MSYMBOL_TARGET_FLAG_2
56 /* Return the MIPS ISA's register size. Just a short cut to the BFD
57 architecture's word size. */
58 extern int mips_isa_regsize (struct gdbarch *gdbarch);
60 /* Return the current index for various MIPS registers. */
61 struct mips_regnum
63 int pc;
64 int fp0;
65 int fp_implementation_revision;
66 int fp_control_status;
67 int badvaddr; /* Bad vaddr for addressing exception. */
68 int cause; /* Describes last exception. */
69 int hi; /* Multiply/divide temp. */
70 int lo; /* ... */
71 int dspacc; /* SmartMIPS/DSP accumulators. */
72 int dspctl; /* DSP control. */
74 extern const struct mips_regnum *mips_regnum (struct gdbarch *gdbarch);
76 /* Some MIPS boards don't support floating point while others only
77 support single-precision floating-point operations. */
79 enum mips_fpu_type
81 MIPS_FPU_DOUBLE, /* Full double precision floating point. */
82 MIPS_FPU_SINGLE, /* Single precision floating point (R4650). */
83 MIPS_FPU_NONE /* No floating point. */
86 /* MIPS specific per-architecture information. */
87 struct mips_gdbarch_tdep : gdbarch_tdep
89 /* from the elf header */
90 int elf_flags = 0;
92 /* mips options */
93 enum mips_abi mips_abi {};
94 enum mips_abi found_abi {};
95 enum mips_isa mips_isa {};
96 enum mips_fpu_type mips_fpu_type {};
97 int mips_last_arg_regnum = 0;
98 int mips_last_fp_arg_regnum = 0;
99 int default_mask_address_p = 0;
100 /* Is the target using 64-bit raw integer registers but only
101 storing a left-aligned 32-bit value in each? */
102 int mips64_transfers_32bit_regs_p = 0;
103 /* Indexes for various registers. IRIX and embedded have
104 different values. This contains the "public" fields. Don't
105 add any that do not need to be public. */
106 const struct mips_regnum *regnum = nullptr;
107 /* Register names table for the current register set. */
108 const char * const *mips_processor_reg_names = nullptr;
110 /* The size of register data available from the target, if known.
111 This doesn't quite obsolete the manual
112 mips64_transfers_32bit_regs_p, since that is documented to force
113 left alignment even for big endian (very strange). */
114 int register_size_valid_p = 0;
115 int register_size = 0;
117 /* Return the expected next PC if FRAME is stopped at a syscall
118 instruction. */
119 CORE_ADDR (*syscall_next_pc) (struct frame_info *frame) = nullptr;
122 /* Register numbers of various important registers. */
124 enum
126 MIPS_ZERO_REGNUM = 0, /* Read-only register, always 0. */
127 MIPS_AT_REGNUM = 1,
128 MIPS_V0_REGNUM = 2, /* Function integer return value. */
129 MIPS_A0_REGNUM = 4, /* Loc of first arg during a subr call. */
130 MIPS_S2_REGNUM = 18, /* Contains return address in MIPS16 thunks. */
131 MIPS_T9_REGNUM = 25, /* Contains address of callee in PIC. */
132 MIPS_GP_REGNUM = 28,
133 MIPS_SP_REGNUM = 29,
134 MIPS_RA_REGNUM = 31,
135 MIPS_PS_REGNUM = 32, /* Contains processor status. */
136 MIPS_EMBED_LO_REGNUM = 33,
137 MIPS_EMBED_HI_REGNUM = 34,
138 MIPS_EMBED_BADVADDR_REGNUM = 35,
139 MIPS_EMBED_CAUSE_REGNUM = 36,
140 MIPS_EMBED_PC_REGNUM = 37,
141 MIPS_EMBED_FP0_REGNUM = 38,
142 MIPS_UNUSED_REGNUM = 73, /* Never used, FIXME. */
143 MIPS_FIRST_EMBED_REGNUM = 74, /* First CP0 register for embedded use. */
144 MIPS_PRID_REGNUM = 89, /* Processor ID. */
145 MIPS_LAST_EMBED_REGNUM = 89 /* Last one. */
148 /* Instruction sizes and other useful constants. */
149 enum
151 MIPS_INSN16_SIZE = 2,
152 MIPS_INSN32_SIZE = 4,
153 /* The number of floating-point or integer registers. */
154 MIPS_NUMREGS = 32
157 /* Single step based on where the current instruction will take us. */
158 extern std::vector<CORE_ADDR> mips_software_single_step
159 (struct regcache *regcache);
161 /* Strip the ISA (compression) bit off from ADDR. */
162 extern CORE_ADDR mips_unmake_compact_addr (CORE_ADDR addr);
164 /* Tell if the program counter value in MEMADDR is in a standard
165 MIPS function. */
166 extern int mips_pc_is_mips (CORE_ADDR memaddr);
168 /* Tell if the program counter value in MEMADDR is in a MIPS16
169 function. */
170 extern int mips_pc_is_mips16 (struct gdbarch *gdbarch, CORE_ADDR memaddr);
172 /* Tell if the program counter value in MEMADDR is in a microMIPS
173 function. */
174 extern int mips_pc_is_micromips (struct gdbarch *gdbarch, CORE_ADDR memaddr);
176 /* Return the currently configured (or set) saved register size. */
177 extern unsigned int mips_abi_regsize (struct gdbarch *gdbarch);
179 /* Make PC the address of the next instruction to execute. */
180 extern void mips_write_pc (struct regcache *regcache, CORE_ADDR pc);
182 /* Target descriptions which only indicate the size of general
183 registers. */
184 extern struct target_desc *mips_tdesc_gp32;
185 extern struct target_desc *mips_tdesc_gp64;
187 /* Return non-zero if PC is in a MIPS SVR4 lazy binding stub section. */
189 static inline int
190 in_mips_stubs_section (CORE_ADDR pc)
192 return pc_in_section (pc, ".MIPS.stubs");
195 #endif /* MIPS_TDEP_H */