1 /* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
2 /* Instruction building/extraction support for or1k. -*- C -*-
4 THIS FILE IS MACHINE GENERATED WITH CGEN: Cpu tools GENerator.
5 - the resultant file is machine generated, cgen-ibld.in isn't
7 Copyright (C) 1996-2023 Free Software Foundation, Inc.
9 This file is part of libopcodes.
11 This library is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
13 the Free Software Foundation; either version 3, or (at your option)
16 It is distributed in the hope that it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
18 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 License for more details.
21 You should have received a copy of the GNU General Public License
22 along with this program; if not, write to the Free Software Foundation, Inc.,
23 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
25 /* ??? Eventually more and more of this stuff can go to cpu-independent files.
34 #include "or1k-desc.h"
36 #include "cgen/basic-modes.h"
38 #include "safe-ctype.h"
41 #define min(a,b) ((a) < (b) ? (a) : (b))
43 #define max(a,b) ((a) > (b) ? (a) : (b))
45 /* Used by the ifield rtx function. */
46 #define FLD(f) (fields->f)
48 static const char * insert_normal
49 (CGEN_CPU_DESC
, long, unsigned int, unsigned int, unsigned int,
50 unsigned int, unsigned int, unsigned int, CGEN_INSN_BYTES_PTR
);
51 static const char * insert_insn_normal
52 (CGEN_CPU_DESC
, const CGEN_INSN
*,
53 CGEN_FIELDS
*, CGEN_INSN_BYTES_PTR
, bfd_vma
);
54 static int extract_normal
55 (CGEN_CPU_DESC
, CGEN_EXTRACT_INFO
*, CGEN_INSN_INT
,
56 unsigned int, unsigned int, unsigned int, unsigned int,
57 unsigned int, unsigned int, bfd_vma
, long *);
58 static int extract_insn_normal
59 (CGEN_CPU_DESC
, const CGEN_INSN
*, CGEN_EXTRACT_INFO
*,
60 CGEN_INSN_INT
, CGEN_FIELDS
*, bfd_vma
);
62 static void put_insn_int_value
63 (CGEN_CPU_DESC
, CGEN_INSN_BYTES_PTR
, int, int, CGEN_INSN_INT
);
66 static CGEN_INLINE
void insert_1
67 (CGEN_CPU_DESC
, unsigned long, int, int, int, unsigned char *);
68 static CGEN_INLINE
int fill_cache
69 (CGEN_CPU_DESC
, CGEN_EXTRACT_INFO
*, int, int, bfd_vma
);
70 static CGEN_INLINE
long extract_1
71 (CGEN_CPU_DESC
, CGEN_EXTRACT_INFO
*, int, int, int, unsigned char *, bfd_vma
);
74 /* Operand insertion. */
78 /* Subroutine of insert_normal. */
80 static CGEN_INLINE
void
81 insert_1 (CGEN_CPU_DESC cd
,
88 unsigned long x
, mask
;
91 x
= cgen_get_insn_value (cd
, bufp
, word_length
, cd
->endian
);
93 /* Written this way to avoid undefined behaviour. */
94 mask
= (1UL << (length
- 1) << 1) - 1;
96 shift
= (start
+ 1) - length
;
98 shift
= (word_length
- (start
+ length
));
99 x
= (x
& ~(mask
<< shift
)) | ((value
& mask
) << shift
);
101 cgen_put_insn_value (cd
, bufp
, word_length
, (bfd_vma
) x
, cd
->endian
);
104 #endif /* ! CGEN_INT_INSN_P */
106 /* Default insertion routine.
108 ATTRS is a mask of the boolean attributes.
109 WORD_OFFSET is the offset in bits from the start of the insn of the value.
110 WORD_LENGTH is the length of the word in bits in which the value resides.
111 START is the starting bit number in the word, architecture origin.
112 LENGTH is the length of VALUE in bits.
113 TOTAL_LENGTH is the total length of the insn in bits.
115 The result is an error message or NULL if success. */
117 /* ??? This duplicates functionality with bfd's howto table and
118 bfd_install_relocation. */
119 /* ??? This doesn't handle bfd_vma's. Create another function when
123 insert_normal (CGEN_CPU_DESC cd
,
126 unsigned int word_offset
,
129 unsigned int word_length
,
130 unsigned int total_length
,
131 CGEN_INSN_BYTES_PTR buffer
)
133 static char errbuf
[100];
136 /* If LENGTH is zero, this operand doesn't contribute to the value. */
140 /* Written this way to avoid undefined behaviour. */
141 mask
= (1UL << (length
- 1) << 1) - 1;
143 if (word_length
> 8 * sizeof (CGEN_INSN_INT
))
146 /* For architectures with insns smaller than the base-insn-bitsize,
147 word_length may be too big. */
148 if (cd
->min_insn_bitsize
< cd
->base_insn_bitsize
)
151 && word_length
> total_length
)
152 word_length
= total_length
;
155 /* Ensure VALUE will fit. */
156 if (CGEN_BOOL_ATTR (attrs
, CGEN_IFLD_SIGN_OPT
))
158 long minval
= - (1UL << (length
- 1));
159 unsigned long maxval
= mask
;
161 if ((value
> 0 && (unsigned long) value
> maxval
)
164 /* xgettext:c-format */
166 _("operand out of range (%ld not between %ld and %lu)"),
167 value
, minval
, maxval
);
171 else if (! CGEN_BOOL_ATTR (attrs
, CGEN_IFLD_SIGNED
))
173 unsigned long maxval
= mask
;
174 unsigned long val
= (unsigned long) value
;
176 /* For hosts with a word size > 32 check to see if value has been sign
177 extended beyond 32 bits. If so then ignore these higher sign bits
178 as the user is attempting to store a 32-bit signed value into an
179 unsigned 32-bit field which is allowed. */
180 if (sizeof (unsigned long) > 4 && ((value
>> 32) == -1))
185 /* xgettext:c-format */
187 _("operand out of range (0x%lx not between 0 and 0x%lx)"),
194 if (! cgen_signed_overflow_ok_p (cd
))
196 long minval
= - (1UL << (length
- 1));
197 long maxval
= (1UL << (length
- 1)) - 1;
199 if (value
< minval
|| value
> maxval
)
202 /* xgettext:c-format */
203 (errbuf
, _("operand out of range (%ld not between %ld and %ld)"),
204 value
, minval
, maxval
);
213 int shift_within_word
, shift_to_word
, shift
;
215 /* How to shift the value to BIT0 of the word. */
216 shift_to_word
= total_length
- (word_offset
+ word_length
);
218 /* How to shift the value to the field within the word. */
219 if (CGEN_INSN_LSB0_P
)
220 shift_within_word
= start
+ 1 - length
;
222 shift_within_word
= word_length
- start
- length
;
224 /* The total SHIFT, then mask in the value. */
225 shift
= shift_to_word
+ shift_within_word
;
226 *buffer
= (*buffer
& ~(mask
<< shift
)) | ((value
& mask
) << shift
);
229 #else /* ! CGEN_INT_INSN_P */
232 unsigned char *bufp
= (unsigned char *) buffer
+ word_offset
/ 8;
234 insert_1 (cd
, value
, start
, length
, word_length
, bufp
);
237 #endif /* ! CGEN_INT_INSN_P */
242 /* Default insn builder (insert handler).
243 The instruction is recorded in CGEN_INT_INSN_P byte order (meaning
244 that if CGEN_INSN_BYTES_PTR is an int * and thus, the value is
245 recorded in host byte order, otherwise BUFFER is an array of bytes
246 and the value is recorded in target byte order).
247 The result is an error message or NULL if success. */
250 insert_insn_normal (CGEN_CPU_DESC cd
,
251 const CGEN_INSN
* insn
,
252 CGEN_FIELDS
* fields
,
253 CGEN_INSN_BYTES_PTR buffer
,
256 const CGEN_SYNTAX
*syntax
= CGEN_INSN_SYNTAX (insn
);
258 const CGEN_SYNTAX_CHAR_TYPE
* syn
;
260 CGEN_INIT_INSERT (cd
);
261 value
= CGEN_INSN_BASE_VALUE (insn
);
263 /* If we're recording insns as numbers (rather than a string of bytes),
264 target byte order handling is deferred until later. */
268 put_insn_int_value (cd
, buffer
, cd
->base_insn_bitsize
,
269 CGEN_FIELDS_BITSIZE (fields
), value
);
273 cgen_put_insn_value (cd
, buffer
, min ((unsigned) cd
->base_insn_bitsize
,
274 (unsigned) CGEN_FIELDS_BITSIZE (fields
)),
275 value
, cd
->insn_endian
);
277 #endif /* ! CGEN_INT_INSN_P */
279 /* ??? It would be better to scan the format's fields.
280 Still need to be able to insert a value based on the operand though;
281 e.g. storing a branch displacement that got resolved later.
282 Needs more thought first. */
284 for (syn
= CGEN_SYNTAX_STRING (syntax
); * syn
; ++ syn
)
288 if (CGEN_SYNTAX_CHAR_P (* syn
))
291 errmsg
= (* cd
->insert_operand
) (cd
, CGEN_SYNTAX_FIELD (*syn
),
301 /* Cover function to store an insn value into an integral insn. Must go here
302 because it needs <prefix>-desc.h for CGEN_INT_INSN_P. */
305 put_insn_int_value (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
306 CGEN_INSN_BYTES_PTR buf
,
311 /* For architectures with insns smaller than the base-insn-bitsize,
312 length may be too big. */
313 if (length
> insn_length
)
317 int shift
= insn_length
- length
;
318 /* Written this way to avoid undefined behaviour. */
319 CGEN_INSN_INT mask
= length
== 0 ? 0 : (1UL << (length
- 1) << 1) - 1;
321 *buf
= (*buf
& ~(mask
<< shift
)) | ((value
& mask
) << shift
);
326 /* Operand extraction. */
328 #if ! CGEN_INT_INSN_P
330 /* Subroutine of extract_normal.
331 Ensure sufficient bytes are cached in EX_INFO.
332 OFFSET is the offset in bytes from the start of the insn of the value.
333 BYTES is the length of the needed value.
334 Returns 1 for success, 0 for failure. */
336 static CGEN_INLINE
int
337 fill_cache (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
338 CGEN_EXTRACT_INFO
*ex_info
,
343 /* It's doubtful that the middle part has already been fetched so
344 we don't optimize that case. kiss. */
346 disassemble_info
*info
= (disassemble_info
*) ex_info
->dis_info
;
348 /* First do a quick check. */
349 mask
= (1 << bytes
) - 1;
350 if (((ex_info
->valid
>> offset
) & mask
) == mask
)
353 /* Search for the first byte we need to read. */
354 for (mask
= 1 << offset
; bytes
> 0; --bytes
, ++offset
, mask
<<= 1)
355 if (! (mask
& ex_info
->valid
))
363 status
= (*info
->read_memory_func
)
364 (pc
, ex_info
->insn_bytes
+ offset
, bytes
, info
);
368 (*info
->memory_error_func
) (status
, pc
, info
);
372 ex_info
->valid
|= ((1 << bytes
) - 1) << offset
;
378 /* Subroutine of extract_normal. */
380 static CGEN_INLINE
long
381 extract_1 (CGEN_CPU_DESC cd
,
382 CGEN_EXTRACT_INFO
*ex_info ATTRIBUTE_UNUSED
,
387 bfd_vma pc ATTRIBUTE_UNUSED
)
392 x
= cgen_get_insn_value (cd
, bufp
, word_length
, cd
->endian
);
394 if (CGEN_INSN_LSB0_P
)
395 shift
= (start
+ 1) - length
;
397 shift
= (word_length
- (start
+ length
));
401 #endif /* ! CGEN_INT_INSN_P */
403 /* Default extraction routine.
405 INSN_VALUE is the first base_insn_bitsize bits of the insn in host order,
406 or sometimes less for cases like the m32r where the base insn size is 32
407 but some insns are 16 bits.
408 ATTRS is a mask of the boolean attributes. We only need `SIGNED',
409 but for generality we take a bitmask of all of them.
410 WORD_OFFSET is the offset in bits from the start of the insn of the value.
411 WORD_LENGTH is the length of the word in bits in which the value resides.
412 START is the starting bit number in the word, architecture origin.
413 LENGTH is the length of VALUE in bits.
414 TOTAL_LENGTH is the total length of the insn in bits.
416 Returns 1 for success, 0 for failure. */
418 /* ??? The return code isn't properly used. wip. */
420 /* ??? This doesn't handle bfd_vma's. Create another function when
424 extract_normal (CGEN_CPU_DESC cd
,
425 #if ! CGEN_INT_INSN_P
426 CGEN_EXTRACT_INFO
*ex_info
,
428 CGEN_EXTRACT_INFO
*ex_info ATTRIBUTE_UNUSED
,
430 CGEN_INSN_INT insn_value
,
432 unsigned int word_offset
,
435 unsigned int word_length
,
436 unsigned int total_length
,
437 #if ! CGEN_INT_INSN_P
440 bfd_vma pc ATTRIBUTE_UNUSED
,
446 /* If LENGTH is zero, this operand doesn't contribute to the value
447 so give it a standard value of zero. */
454 if (word_length
> 8 * sizeof (CGEN_INSN_INT
))
457 /* For architectures with insns smaller than the insn-base-bitsize,
458 word_length may be too big. */
459 if (cd
->min_insn_bitsize
< cd
->base_insn_bitsize
)
461 if (word_offset
+ word_length
> total_length
)
462 word_length
= total_length
- word_offset
;
465 /* Does the value reside in INSN_VALUE, and at the right alignment? */
467 if (CGEN_INT_INSN_P
|| (word_offset
== 0 && word_length
== total_length
))
469 if (CGEN_INSN_LSB0_P
)
470 value
= insn_value
>> ((word_offset
+ start
+ 1) - length
);
472 value
= insn_value
>> (total_length
- ( word_offset
+ start
+ length
));
475 #if ! CGEN_INT_INSN_P
479 unsigned char *bufp
= ex_info
->insn_bytes
+ word_offset
/ 8;
481 if (word_length
> 8 * sizeof (CGEN_INSN_INT
))
484 if (fill_cache (cd
, ex_info
, word_offset
/ 8, word_length
/ 8, pc
) == 0)
490 value
= extract_1 (cd
, ex_info
, start
, length
, word_length
, bufp
, pc
);
493 #endif /* ! CGEN_INT_INSN_P */
495 /* Written this way to avoid undefined behaviour. */
496 mask
= (1UL << (length
- 1) << 1) - 1;
500 if (CGEN_BOOL_ATTR (attrs
, CGEN_IFLD_SIGNED
)
501 && (value
& (1UL << (length
- 1))))
509 /* Default insn extractor.
511 INSN_VALUE is the first base_insn_bitsize bits, translated to host order.
512 The extracted fields are stored in FIELDS.
513 EX_INFO is used to handle reading variable length insns.
514 Return the length of the insn in bits, or 0 if no match,
515 or -1 if an error occurs fetching data (memory_error_func will have
519 extract_insn_normal (CGEN_CPU_DESC cd
,
520 const CGEN_INSN
*insn
,
521 CGEN_EXTRACT_INFO
*ex_info
,
522 CGEN_INSN_INT insn_value
,
526 const CGEN_SYNTAX
*syntax
= CGEN_INSN_SYNTAX (insn
);
527 const CGEN_SYNTAX_CHAR_TYPE
*syn
;
529 CGEN_FIELDS_BITSIZE (fields
) = CGEN_INSN_BITSIZE (insn
);
531 CGEN_INIT_EXTRACT (cd
);
533 for (syn
= CGEN_SYNTAX_STRING (syntax
); *syn
; ++syn
)
537 if (CGEN_SYNTAX_CHAR_P (*syn
))
540 length
= (* cd
->extract_operand
) (cd
, CGEN_SYNTAX_FIELD (*syn
),
541 ex_info
, insn_value
, fields
, pc
);
546 /* We recognized and successfully extracted this insn. */
547 return CGEN_INSN_BITSIZE (insn
);
550 /* Machine generated code added here. */
552 const char * or1k_cgen_insert_operand
553 (CGEN_CPU_DESC
, int, CGEN_FIELDS
*, CGEN_INSN_BYTES_PTR
, bfd_vma
);
555 /* Main entry point for operand insertion.
557 This function is basically just a big switch statement. Earlier versions
558 used tables to look up the function to use, but
559 - if the table contains both assembler and disassembler functions then
560 the disassembler contains much of the assembler and vice-versa,
561 - there's a lot of inlining possibilities as things grow,
562 - using a switch statement avoids the function call overhead.
564 This function could be moved into `parse_insn_normal', but keeping it
565 separate makes clear the interface between `parse_insn_normal' and each of
566 the handlers. It's also needed by GAS to insert operands that couldn't be
567 resolved during parsing. */
570 or1k_cgen_insert_operand (CGEN_CPU_DESC cd
,
572 CGEN_FIELDS
* fields
,
573 CGEN_INSN_BYTES_PTR buffer
,
574 bfd_vma pc ATTRIBUTE_UNUSED
)
576 const char * errmsg
= NULL
;
577 unsigned int total_length
= CGEN_FIELDS_BITSIZE (fields
);
581 case OR1K_OPERAND_DISP21
:
583 long value
= fields
->f_disp21
;
584 value
= ((((SI
) (value
) >> (13))) - (((SI
) (pc
) >> (13))));
585 errmsg
= insert_normal (cd
, value
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_ABS_ADDR
), 0, 20, 21, 32, total_length
, buffer
);
588 case OR1K_OPERAND_DISP26
:
590 long value
= fields
->f_disp26
;
591 value
= ((SI
) (((value
) - (pc
))) >> (2));
592 errmsg
= insert_normal (cd
, value
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_PCREL_ADDR
), 0, 25, 26, 32, total_length
, buffer
);
595 case OR1K_OPERAND_RA
:
596 errmsg
= insert_normal (cd
, fields
->f_r2
, 0, 0, 20, 5, 32, total_length
, buffer
);
598 case OR1K_OPERAND_RAD32F
:
601 FLD (f_r2
) = ((FLD (f_rad32
)) & (31));
602 FLD (f_raoff_9_1
) = ((((SI
) (FLD (f_rad32
)) >> (5))) & (1));
604 errmsg
= insert_normal (cd
, fields
->f_r2
, 0, 0, 20, 5, 32, total_length
, buffer
);
607 errmsg
= insert_normal (cd
, fields
->f_raoff_9_1
, 0, 0, 9, 1, 32, total_length
, buffer
);
612 case OR1K_OPERAND_RADI
:
615 FLD (f_r2
) = ((FLD (f_rad32
)) & (31));
616 FLD (f_raoff_9_1
) = ((((SI
) (FLD (f_rad32
)) >> (5))) & (1));
618 errmsg
= insert_normal (cd
, fields
->f_r2
, 0, 0, 20, 5, 32, total_length
, buffer
);
621 errmsg
= insert_normal (cd
, fields
->f_raoff_9_1
, 0, 0, 9, 1, 32, total_length
, buffer
);
626 case OR1K_OPERAND_RASF
:
627 errmsg
= insert_normal (cd
, fields
->f_r2
, 0, 0, 20, 5, 32, total_length
, buffer
);
629 case OR1K_OPERAND_RB
:
630 errmsg
= insert_normal (cd
, fields
->f_r3
, 0, 0, 15, 5, 32, total_length
, buffer
);
632 case OR1K_OPERAND_RBD32F
:
635 FLD (f_r3
) = ((FLD (f_rbd32
)) & (31));
636 FLD (f_rboff_8_1
) = ((((SI
) (FLD (f_rbd32
)) >> (5))) & (1));
638 errmsg
= insert_normal (cd
, fields
->f_r3
, 0, 0, 15, 5, 32, total_length
, buffer
);
641 errmsg
= insert_normal (cd
, fields
->f_rboff_8_1
, 0, 0, 8, 1, 32, total_length
, buffer
);
646 case OR1K_OPERAND_RBDI
:
649 FLD (f_r3
) = ((FLD (f_rbd32
)) & (31));
650 FLD (f_rboff_8_1
) = ((((SI
) (FLD (f_rbd32
)) >> (5))) & (1));
652 errmsg
= insert_normal (cd
, fields
->f_r3
, 0, 0, 15, 5, 32, total_length
, buffer
);
655 errmsg
= insert_normal (cd
, fields
->f_rboff_8_1
, 0, 0, 8, 1, 32, total_length
, buffer
);
660 case OR1K_OPERAND_RBSF
:
661 errmsg
= insert_normal (cd
, fields
->f_r3
, 0, 0, 15, 5, 32, total_length
, buffer
);
663 case OR1K_OPERAND_RD
:
664 errmsg
= insert_normal (cd
, fields
->f_r1
, 0, 0, 25, 5, 32, total_length
, buffer
);
666 case OR1K_OPERAND_RDD32F
:
669 FLD (f_r1
) = ((FLD (f_rdd32
)) & (31));
670 FLD (f_rdoff_10_1
) = ((((SI
) (FLD (f_rdd32
)) >> (5))) & (1));
672 errmsg
= insert_normal (cd
, fields
->f_r1
, 0, 0, 25, 5, 32, total_length
, buffer
);
675 errmsg
= insert_normal (cd
, fields
->f_rdoff_10_1
, 0, 0, 10, 1, 32, total_length
, buffer
);
680 case OR1K_OPERAND_RDDI
:
683 FLD (f_r1
) = ((FLD (f_rdd32
)) & (31));
684 FLD (f_rdoff_10_1
) = ((((SI
) (FLD (f_rdd32
)) >> (5))) & (1));
686 errmsg
= insert_normal (cd
, fields
->f_r1
, 0, 0, 25, 5, 32, total_length
, buffer
);
689 errmsg
= insert_normal (cd
, fields
->f_rdoff_10_1
, 0, 0, 10, 1, 32, total_length
, buffer
);
694 case OR1K_OPERAND_RDSF
:
695 errmsg
= insert_normal (cd
, fields
->f_r1
, 0, 0, 25, 5, 32, total_length
, buffer
);
697 case OR1K_OPERAND_SIMM16
:
698 errmsg
= insert_normal (cd
, fields
->f_simm16
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_SIGN_OPT
), 0, 15, 16, 32, total_length
, buffer
);
700 case OR1K_OPERAND_SIMM16_SPLIT
:
703 FLD (f_imm16_25_5
) = ((((INT
) (FLD (f_simm16_split
)) >> (11))) & (31));
704 FLD (f_imm16_10_11
) = ((FLD (f_simm16_split
)) & (2047));
706 errmsg
= insert_normal (cd
, fields
->f_imm16_25_5
, 0, 0, 25, 5, 32, total_length
, buffer
);
709 errmsg
= insert_normal (cd
, fields
->f_imm16_10_11
, 0, 0, 10, 11, 32, total_length
, buffer
);
714 case OR1K_OPERAND_UIMM16
:
715 errmsg
= insert_normal (cd
, fields
->f_uimm16
, 0, 0, 15, 16, 32, total_length
, buffer
);
717 case OR1K_OPERAND_UIMM16_SPLIT
:
720 FLD (f_imm16_25_5
) = ((((UINT
) (FLD (f_uimm16_split
)) >> (11))) & (31));
721 FLD (f_imm16_10_11
) = ((FLD (f_uimm16_split
)) & (2047));
723 errmsg
= insert_normal (cd
, fields
->f_imm16_25_5
, 0, 0, 25, 5, 32, total_length
, buffer
);
726 errmsg
= insert_normal (cd
, fields
->f_imm16_10_11
, 0, 0, 10, 11, 32, total_length
, buffer
);
731 case OR1K_OPERAND_UIMM6
:
732 errmsg
= insert_normal (cd
, fields
->f_uimm6
, 0, 0, 5, 6, 32, total_length
, buffer
);
736 /* xgettext:c-format */
737 opcodes_error_handler
738 (_("internal error: unrecognized field %d while building insn"),
746 int or1k_cgen_extract_operand
747 (CGEN_CPU_DESC
, int, CGEN_EXTRACT_INFO
*, CGEN_INSN_INT
, CGEN_FIELDS
*, bfd_vma
);
749 /* Main entry point for operand extraction.
750 The result is <= 0 for error, >0 for success.
751 ??? Actual values aren't well defined right now.
753 This function is basically just a big switch statement. Earlier versions
754 used tables to look up the function to use, but
755 - if the table contains both assembler and disassembler functions then
756 the disassembler contains much of the assembler and vice-versa,
757 - there's a lot of inlining possibilities as things grow,
758 - using a switch statement avoids the function call overhead.
760 This function could be moved into `print_insn_normal', but keeping it
761 separate makes clear the interface between `print_insn_normal' and each of
765 or1k_cgen_extract_operand (CGEN_CPU_DESC cd
,
767 CGEN_EXTRACT_INFO
*ex_info
,
768 CGEN_INSN_INT insn_value
,
769 CGEN_FIELDS
* fields
,
772 /* Assume success (for those operands that are nops). */
774 unsigned int total_length
= CGEN_FIELDS_BITSIZE (fields
);
778 case OR1K_OPERAND_DISP21
:
781 length
= extract_normal (cd
, ex_info
, insn_value
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_ABS_ADDR
), 0, 20, 21, 32, total_length
, pc
, & value
);
782 value
= ((((value
) + (((SI
) (pc
) >> (13))))) * (8192));
783 fields
->f_disp21
= value
;
786 case OR1K_OPERAND_DISP26
:
789 length
= extract_normal (cd
, ex_info
, insn_value
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_PCREL_ADDR
), 0, 25, 26, 32, total_length
, pc
, & value
);
790 value
= ((((value
) * (4))) + (pc
));
791 fields
->f_disp26
= value
;
794 case OR1K_OPERAND_RA
:
795 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 20, 5, 32, total_length
, pc
, & fields
->f_r2
);
797 case OR1K_OPERAND_RAD32F
:
799 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 20, 5, 32, total_length
, pc
, & fields
->f_r2
);
800 if (length
<= 0) break;
801 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 9, 1, 32, total_length
, pc
, & fields
->f_raoff_9_1
);
802 if (length
<= 0) break;
803 FLD (f_rad32
) = ((FLD (f_r2
)) | (((FLD (f_raoff_9_1
)) << (5))));
806 case OR1K_OPERAND_RADI
:
808 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 20, 5, 32, total_length
, pc
, & fields
->f_r2
);
809 if (length
<= 0) break;
810 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 9, 1, 32, total_length
, pc
, & fields
->f_raoff_9_1
);
811 if (length
<= 0) break;
812 FLD (f_rad32
) = ((FLD (f_r2
)) | (((FLD (f_raoff_9_1
)) << (5))));
815 case OR1K_OPERAND_RASF
:
816 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 20, 5, 32, total_length
, pc
, & fields
->f_r2
);
818 case OR1K_OPERAND_RB
:
819 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 5, 32, total_length
, pc
, & fields
->f_r3
);
821 case OR1K_OPERAND_RBD32F
:
823 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 5, 32, total_length
, pc
, & fields
->f_r3
);
824 if (length
<= 0) break;
825 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 8, 1, 32, total_length
, pc
, & fields
->f_rboff_8_1
);
826 if (length
<= 0) break;
827 FLD (f_rbd32
) = ((FLD (f_r3
)) | (((FLD (f_rboff_8_1
)) << (5))));
830 case OR1K_OPERAND_RBDI
:
832 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 5, 32, total_length
, pc
, & fields
->f_r3
);
833 if (length
<= 0) break;
834 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 8, 1, 32, total_length
, pc
, & fields
->f_rboff_8_1
);
835 if (length
<= 0) break;
836 FLD (f_rbd32
) = ((FLD (f_r3
)) | (((FLD (f_rboff_8_1
)) << (5))));
839 case OR1K_OPERAND_RBSF
:
840 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 5, 32, total_length
, pc
, & fields
->f_r3
);
842 case OR1K_OPERAND_RD
:
843 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_r1
);
845 case OR1K_OPERAND_RDD32F
:
847 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_r1
);
848 if (length
<= 0) break;
849 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 10, 1, 32, total_length
, pc
, & fields
->f_rdoff_10_1
);
850 if (length
<= 0) break;
851 FLD (f_rdd32
) = ((FLD (f_r1
)) | (((FLD (f_rdoff_10_1
)) << (5))));
854 case OR1K_OPERAND_RDDI
:
856 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_r1
);
857 if (length
<= 0) break;
858 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 10, 1, 32, total_length
, pc
, & fields
->f_rdoff_10_1
);
859 if (length
<= 0) break;
860 FLD (f_rdd32
) = ((FLD (f_r1
)) | (((FLD (f_rdoff_10_1
)) << (5))));
863 case OR1K_OPERAND_RDSF
:
864 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_r1
);
866 case OR1K_OPERAND_SIMM16
:
867 length
= extract_normal (cd
, ex_info
, insn_value
, 0|(1<<CGEN_IFLD_SIGNED
)|(1<<CGEN_IFLD_SIGN_OPT
), 0, 15, 16, 32, total_length
, pc
, & fields
->f_simm16
);
869 case OR1K_OPERAND_SIMM16_SPLIT
:
871 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_imm16_25_5
);
872 if (length
<= 0) break;
873 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 10, 11, 32, total_length
, pc
, & fields
->f_imm16_10_11
);
874 if (length
<= 0) break;
875 FLD (f_simm16_split
) = ((HI
) (UINT
) (((((FLD (f_imm16_25_5
)) << (11))) | (FLD (f_imm16_10_11
)))));
878 case OR1K_OPERAND_UIMM16
:
879 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 15, 16, 32, total_length
, pc
, & fields
->f_uimm16
);
881 case OR1K_OPERAND_UIMM16_SPLIT
:
883 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 25, 5, 32, total_length
, pc
, & fields
->f_imm16_25_5
);
884 if (length
<= 0) break;
885 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 10, 11, 32, total_length
, pc
, & fields
->f_imm16_10_11
);
886 if (length
<= 0) break;
887 FLD (f_uimm16_split
) = ((UHI
) (UINT
) (((((FLD (f_imm16_25_5
)) << (11))) | (FLD (f_imm16_10_11
)))));
890 case OR1K_OPERAND_UIMM6
:
891 length
= extract_normal (cd
, ex_info
, insn_value
, 0, 0, 5, 6, 32, total_length
, pc
, & fields
->f_uimm6
);
895 /* xgettext:c-format */
896 opcodes_error_handler
897 (_("internal error: unrecognized field %d while decoding insn"),
905 cgen_insert_fn
* const or1k_cgen_insert_handlers
[] =
910 cgen_extract_fn
* const or1k_cgen_extract_handlers
[] =
915 int or1k_cgen_get_int_operand (CGEN_CPU_DESC
, int, const CGEN_FIELDS
*);
916 bfd_vma
or1k_cgen_get_vma_operand (CGEN_CPU_DESC
, int, const CGEN_FIELDS
*);
918 /* Getting values from cgen_fields is handled by a collection of functions.
919 They are distinguished by the type of the VALUE argument they return.
920 TODO: floating point, inlining support, remove cases where result type
924 or1k_cgen_get_int_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
926 const CGEN_FIELDS
* fields
)
932 case OR1K_OPERAND_DISP21
:
933 value
= fields
->f_disp21
;
935 case OR1K_OPERAND_DISP26
:
936 value
= fields
->f_disp26
;
938 case OR1K_OPERAND_RA
:
939 value
= fields
->f_r2
;
941 case OR1K_OPERAND_RAD32F
:
942 value
= fields
->f_rad32
;
944 case OR1K_OPERAND_RADI
:
945 value
= fields
->f_rad32
;
947 case OR1K_OPERAND_RASF
:
948 value
= fields
->f_r2
;
950 case OR1K_OPERAND_RB
:
951 value
= fields
->f_r3
;
953 case OR1K_OPERAND_RBD32F
:
954 value
= fields
->f_rbd32
;
956 case OR1K_OPERAND_RBDI
:
957 value
= fields
->f_rbd32
;
959 case OR1K_OPERAND_RBSF
:
960 value
= fields
->f_r3
;
962 case OR1K_OPERAND_RD
:
963 value
= fields
->f_r1
;
965 case OR1K_OPERAND_RDD32F
:
966 value
= fields
->f_rdd32
;
968 case OR1K_OPERAND_RDDI
:
969 value
= fields
->f_rdd32
;
971 case OR1K_OPERAND_RDSF
:
972 value
= fields
->f_r1
;
974 case OR1K_OPERAND_SIMM16
:
975 value
= fields
->f_simm16
;
977 case OR1K_OPERAND_SIMM16_SPLIT
:
978 value
= fields
->f_simm16_split
;
980 case OR1K_OPERAND_UIMM16
:
981 value
= fields
->f_uimm16
;
983 case OR1K_OPERAND_UIMM16_SPLIT
:
984 value
= fields
->f_uimm16_split
;
986 case OR1K_OPERAND_UIMM6
:
987 value
= fields
->f_uimm6
;
991 /* xgettext:c-format */
992 opcodes_error_handler
993 (_("internal error: unrecognized field %d while getting int operand"),
1002 or1k_cgen_get_vma_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
1004 const CGEN_FIELDS
* fields
)
1010 case OR1K_OPERAND_DISP21
:
1011 value
= fields
->f_disp21
;
1013 case OR1K_OPERAND_DISP26
:
1014 value
= fields
->f_disp26
;
1016 case OR1K_OPERAND_RA
:
1017 value
= fields
->f_r2
;
1019 case OR1K_OPERAND_RAD32F
:
1020 value
= fields
->f_rad32
;
1022 case OR1K_OPERAND_RADI
:
1023 value
= fields
->f_rad32
;
1025 case OR1K_OPERAND_RASF
:
1026 value
= fields
->f_r2
;
1028 case OR1K_OPERAND_RB
:
1029 value
= fields
->f_r3
;
1031 case OR1K_OPERAND_RBD32F
:
1032 value
= fields
->f_rbd32
;
1034 case OR1K_OPERAND_RBDI
:
1035 value
= fields
->f_rbd32
;
1037 case OR1K_OPERAND_RBSF
:
1038 value
= fields
->f_r3
;
1040 case OR1K_OPERAND_RD
:
1041 value
= fields
->f_r1
;
1043 case OR1K_OPERAND_RDD32F
:
1044 value
= fields
->f_rdd32
;
1046 case OR1K_OPERAND_RDDI
:
1047 value
= fields
->f_rdd32
;
1049 case OR1K_OPERAND_RDSF
:
1050 value
= fields
->f_r1
;
1052 case OR1K_OPERAND_SIMM16
:
1053 value
= fields
->f_simm16
;
1055 case OR1K_OPERAND_SIMM16_SPLIT
:
1056 value
= fields
->f_simm16_split
;
1058 case OR1K_OPERAND_UIMM16
:
1059 value
= fields
->f_uimm16
;
1061 case OR1K_OPERAND_UIMM16_SPLIT
:
1062 value
= fields
->f_uimm16_split
;
1064 case OR1K_OPERAND_UIMM6
:
1065 value
= fields
->f_uimm6
;
1069 /* xgettext:c-format */
1070 opcodes_error_handler
1071 (_("internal error: unrecognized field %d while getting vma operand"),
1079 void or1k_cgen_set_int_operand (CGEN_CPU_DESC
, int, CGEN_FIELDS
*, int);
1080 void or1k_cgen_set_vma_operand (CGEN_CPU_DESC
, int, CGEN_FIELDS
*, bfd_vma
);
1082 /* Stuffing values in cgen_fields is handled by a collection of functions.
1083 They are distinguished by the type of the VALUE argument they accept.
1084 TODO: floating point, inlining support, remove cases where argument type
1088 or1k_cgen_set_int_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
1090 CGEN_FIELDS
* fields
,
1095 case OR1K_OPERAND_DISP21
:
1096 fields
->f_disp21
= value
;
1098 case OR1K_OPERAND_DISP26
:
1099 fields
->f_disp26
= value
;
1101 case OR1K_OPERAND_RA
:
1102 fields
->f_r2
= value
;
1104 case OR1K_OPERAND_RAD32F
:
1105 fields
->f_rad32
= value
;
1107 case OR1K_OPERAND_RADI
:
1108 fields
->f_rad32
= value
;
1110 case OR1K_OPERAND_RASF
:
1111 fields
->f_r2
= value
;
1113 case OR1K_OPERAND_RB
:
1114 fields
->f_r3
= value
;
1116 case OR1K_OPERAND_RBD32F
:
1117 fields
->f_rbd32
= value
;
1119 case OR1K_OPERAND_RBDI
:
1120 fields
->f_rbd32
= value
;
1122 case OR1K_OPERAND_RBSF
:
1123 fields
->f_r3
= value
;
1125 case OR1K_OPERAND_RD
:
1126 fields
->f_r1
= value
;
1128 case OR1K_OPERAND_RDD32F
:
1129 fields
->f_rdd32
= value
;
1131 case OR1K_OPERAND_RDDI
:
1132 fields
->f_rdd32
= value
;
1134 case OR1K_OPERAND_RDSF
:
1135 fields
->f_r1
= value
;
1137 case OR1K_OPERAND_SIMM16
:
1138 fields
->f_simm16
= value
;
1140 case OR1K_OPERAND_SIMM16_SPLIT
:
1141 fields
->f_simm16_split
= value
;
1143 case OR1K_OPERAND_UIMM16
:
1144 fields
->f_uimm16
= value
;
1146 case OR1K_OPERAND_UIMM16_SPLIT
:
1147 fields
->f_uimm16_split
= value
;
1149 case OR1K_OPERAND_UIMM6
:
1150 fields
->f_uimm6
= value
;
1154 /* xgettext:c-format */
1155 opcodes_error_handler
1156 (_("internal error: unrecognized field %d while setting int operand"),
1163 or1k_cgen_set_vma_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
,
1165 CGEN_FIELDS
* fields
,
1170 case OR1K_OPERAND_DISP21
:
1171 fields
->f_disp21
= value
;
1173 case OR1K_OPERAND_DISP26
:
1174 fields
->f_disp26
= value
;
1176 case OR1K_OPERAND_RA
:
1177 fields
->f_r2
= value
;
1179 case OR1K_OPERAND_RAD32F
:
1180 fields
->f_rad32
= value
;
1182 case OR1K_OPERAND_RADI
:
1183 fields
->f_rad32
= value
;
1185 case OR1K_OPERAND_RASF
:
1186 fields
->f_r2
= value
;
1188 case OR1K_OPERAND_RB
:
1189 fields
->f_r3
= value
;
1191 case OR1K_OPERAND_RBD32F
:
1192 fields
->f_rbd32
= value
;
1194 case OR1K_OPERAND_RBDI
:
1195 fields
->f_rbd32
= value
;
1197 case OR1K_OPERAND_RBSF
:
1198 fields
->f_r3
= value
;
1200 case OR1K_OPERAND_RD
:
1201 fields
->f_r1
= value
;
1203 case OR1K_OPERAND_RDD32F
:
1204 fields
->f_rdd32
= value
;
1206 case OR1K_OPERAND_RDDI
:
1207 fields
->f_rdd32
= value
;
1209 case OR1K_OPERAND_RDSF
:
1210 fields
->f_r1
= value
;
1212 case OR1K_OPERAND_SIMM16
:
1213 fields
->f_simm16
= value
;
1215 case OR1K_OPERAND_SIMM16_SPLIT
:
1216 fields
->f_simm16_split
= value
;
1218 case OR1K_OPERAND_UIMM16
:
1219 fields
->f_uimm16
= value
;
1221 case OR1K_OPERAND_UIMM16_SPLIT
:
1222 fields
->f_uimm16_split
= value
;
1224 case OR1K_OPERAND_UIMM6
:
1225 fields
->f_uimm6
= value
;
1229 /* xgettext:c-format */
1230 opcodes_error_handler
1231 (_("internal error: unrecognized field %d while setting vma operand"),
1237 /* Function to call before using the instruction builder tables. */
1240 or1k_cgen_init_ibld_table (CGEN_CPU_DESC cd
)
1242 cd
->insert_handlers
= & or1k_cgen_insert_handlers
[0];
1243 cd
->extract_handlers
= & or1k_cgen_extract_handlers
[0];
1245 cd
->insert_operand
= or1k_cgen_insert_operand
;
1246 cd
->extract_operand
= or1k_cgen_extract_operand
;
1248 cd
->get_int_operand
= or1k_cgen_get_int_operand
;
1249 cd
->set_int_operand
= or1k_cgen_set_int_operand
;
1250 cd
->get_vma_operand
= or1k_cgen_get_vma_operand
;
1251 cd
->set_vma_operand
= or1k_cgen_set_vma_operand
;