1 /* tc-sh.c -- Assemble code for the Renesas / SuperH SH
2 Copyright (C) 1993-2024 Free Software Foundation, Inc.
4 This file is part of GAS, the GNU Assembler.
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 3, or (at your option)
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to
18 the Free Software Foundation, 51 Franklin Street - Fifth Floor,
19 Boston, MA 02110-1301, USA. */
21 /* Written By Steve Chamberlain <sac@cygnus.com> */
26 #include "opcodes/sh-opc.h"
27 #include "safe-ctype.h"
33 #include "dwarf2dbg.h"
34 #include "dw2gencfi.h"
40 expressionS immediate
;
44 const char comment_chars
[] = "!";
45 const char line_separator_chars
[] = ";";
46 const char line_comment_chars
[] = "!#";
48 static void s_uses (int);
49 static void s_uacons (int);
52 static void sh_elf_cons (int);
54 symbolS
*GOT_symbol
; /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
58 big (int ignore ATTRIBUTE_UNUSED
)
60 if (! target_big_endian
)
61 as_bad (_("directive .big encountered when option -big required"));
63 /* Stop further messages. */
64 target_big_endian
= 1;
68 little (int ignore ATTRIBUTE_UNUSED
)
70 if (target_big_endian
)
71 as_bad (_("directive .little encountered when option -little required"));
73 /* Stop further messages. */
74 target_big_endian
= 0;
77 /* This table describes all the machine specific pseudo-ops the assembler
78 has to support. The fields are:
79 pseudo-op name without dot
80 function to call to execute this pseudo-op
81 Integer arg to pass to the function. */
83 const pseudo_typeS md_pseudo_table
[] =
86 {"long", sh_elf_cons
, 4},
87 {"int", sh_elf_cons
, 4},
88 {"word", sh_elf_cons
, 2},
89 {"short", sh_elf_cons
, 2},
95 {"form", listing_psize
, 0},
96 {"little", little
, 0},
97 {"heading", listing_title
, 0},
98 {"import", s_ignore
, 0},
99 {"page", listing_eject
, 0},
100 {"program", s_ignore
, 0},
102 {"uaword", s_uacons
, 2},
103 {"ualong", s_uacons
, 4},
104 {"uaquad", s_uacons
, 8},
105 {"2byte", s_uacons
, 2},
106 {"4byte", s_uacons
, 4},
107 {"8byte", s_uacons
, 8},
111 int sh_relax
; /* set if -relax seen */
113 /* Whether -small was seen. */
117 /* Flag to generate relocations against symbol values for local symbols. */
119 static int dont_adjust_reloc_32
;
121 /* Flag to indicate that '$' is allowed as a register prefix. */
123 static int allow_dollar_register_prefix
;
125 /* Preset architecture set, if given; zero otherwise. */
127 static unsigned int preset_target_arch
;
129 /* The bit mask of architectures that could
130 accommodate the insns seen so far. */
131 static unsigned int valid_arch
;
134 /* Whether --fdpic was given. */
138 const char EXP_CHARS
[] = "eE";
140 /* Chars that mean this number is a floating point constant. */
143 const char FLT_CHARS
[] = "rRsSfFdDxXpP";
145 #define C(a,b) ENCODE_RELAX(a,b)
147 #define ENCODE_RELAX(what,length) (((what) << 4) + (length))
148 #define GET_WHAT(x) ((x>>4))
150 /* These are the three types of relaxable instruction. */
151 /* These are the types of relaxable instructions; except for END which is
154 #define COND_JUMP_DELAY 2
155 #define UNCOND_JUMP 3
163 #define UNDEF_WORD_DISP 4
168 /* Branch displacements are from the address of the branch plus
169 four, thus all minimum and maximum values have 4 added to them. */
172 #define COND8_LENGTH 2
174 /* There is one extra instruction before the branch, so we must add
175 two more bytes to account for it. */
176 #define COND12_F 4100
177 #define COND12_M -4090
178 #define COND12_LENGTH 6
180 #define COND12_DELAY_LENGTH 4
182 /* ??? The minimum and maximum values are wrong, but this does not matter
183 since this relocation type is not supported yet. */
184 #define COND32_F (1<<30)
185 #define COND32_M -(1<<30)
186 #define COND32_LENGTH 14
188 #define UNCOND12_F 4098
189 #define UNCOND12_M -4092
190 #define UNCOND12_LENGTH 2
192 /* ??? The minimum and maximum values are wrong, but this does not matter
193 since this relocation type is not supported yet. */
194 #define UNCOND32_F (1<<30)
195 #define UNCOND32_M -(1<<30)
196 #define UNCOND32_LENGTH 14
198 #define EMPTY { 0, 0, 0, 0 }
200 const relax_typeS md_relax_table
[C (END
, 0)] = {
201 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
202 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
205 /* C (COND_JUMP, COND8) */
206 { COND8_F
, COND8_M
, COND8_LENGTH
, C (COND_JUMP
, COND12
) },
207 /* C (COND_JUMP, COND12) */
208 { COND12_F
, COND12_M
, COND12_LENGTH
, C (COND_JUMP
, COND32
), },
209 /* C (COND_JUMP, COND32) */
210 { COND32_F
, COND32_M
, COND32_LENGTH
, 0, },
211 /* C (COND_JUMP, UNDEF_WORD_DISP) */
212 { 0, 0, COND32_LENGTH
, 0, },
214 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
217 /* C (COND_JUMP_DELAY, COND8) */
218 { COND8_F
, COND8_M
, COND8_LENGTH
, C (COND_JUMP_DELAY
, COND12
) },
219 /* C (COND_JUMP_DELAY, COND12) */
220 { COND12_F
, COND12_M
, COND12_DELAY_LENGTH
, C (COND_JUMP_DELAY
, COND32
), },
221 /* C (COND_JUMP_DELAY, COND32) */
222 { COND32_F
, COND32_M
, COND32_LENGTH
, 0, },
223 /* C (COND_JUMP_DELAY, UNDEF_WORD_DISP) */
224 { 0, 0, COND32_LENGTH
, 0, },
226 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
229 /* C (UNCOND_JUMP, UNCOND12) */
230 { UNCOND12_F
, UNCOND12_M
, UNCOND12_LENGTH
, C (UNCOND_JUMP
, UNCOND32
), },
231 /* C (UNCOND_JUMP, UNCOND32) */
232 { UNCOND32_F
, UNCOND32_M
, UNCOND32_LENGTH
, 0, },
234 /* C (UNCOND_JUMP, UNDEF_WORD_DISP) */
235 { 0, 0, UNCOND32_LENGTH
, 0, },
237 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
243 static htab_t opcode_hash_control
; /* Opcode mnemonics */
247 /* Determine whether the symbol needs any kind of PIC relocation. */
250 sh_PIC_related_p (symbolS
*sym
)
257 if (sym
== GOT_symbol
)
260 exp
= symbol_get_value_expression (sym
);
262 return (exp
->X_op
== O_PIC_reloc
263 || sh_PIC_related_p (exp
->X_add_symbol
)
264 || sh_PIC_related_p (exp
->X_op_symbol
));
267 /* Determine the relocation type to be used to represent the
268 expression, that may be rearranged. */
271 sh_check_fixup (expressionS
*main_exp
, bfd_reloc_code_real_type
*r_type_p
)
273 expressionS
*exp
= main_exp
;
275 /* This is here for backward-compatibility only. GCC used to generated:
277 f@PLT + . - (.LPCS# + 2)
279 but we'd rather be able to handle this as a PIC-related reference
280 plus/minus a symbol. However, gas' parser gives us:
282 O_subtract (O_add (f@PLT, .), .LPCS#+2)
284 so we attempt to transform this into:
286 O_subtract (f@PLT, O_subtract (.LPCS#+2, .))
288 which we can handle simply below. */
289 if (exp
->X_op
== O_subtract
)
291 if (sh_PIC_related_p (exp
->X_op_symbol
))
294 exp
= symbol_get_value_expression (exp
->X_add_symbol
);
296 if (exp
&& sh_PIC_related_p (exp
->X_op_symbol
))
299 if (exp
&& exp
->X_op
== O_add
300 && sh_PIC_related_p (exp
->X_add_symbol
))
302 symbolS
*sym
= exp
->X_add_symbol
;
304 exp
->X_op
= O_subtract
;
305 exp
->X_add_symbol
= main_exp
->X_op_symbol
;
307 main_exp
->X_op_symbol
= main_exp
->X_add_symbol
;
308 main_exp
->X_add_symbol
= sym
;
310 main_exp
->X_add_number
+= exp
->X_add_number
;
311 exp
->X_add_number
= 0;
316 else if (exp
->X_op
== O_add
&& sh_PIC_related_p (exp
->X_op_symbol
))
319 if (exp
->X_op
== O_symbol
|| exp
->X_op
== O_add
|| exp
->X_op
== O_subtract
)
321 if (exp
->X_add_symbol
&& exp
->X_add_symbol
== GOT_symbol
)
323 *r_type_p
= BFD_RELOC_SH_GOTPC
;
326 exp
= symbol_get_value_expression (exp
->X_add_symbol
);
331 if (exp
->X_op
== O_PIC_reloc
)
336 case BFD_RELOC_UNUSED
:
337 *r_type_p
= exp
->X_md
;
340 case BFD_RELOC_SH_DISP20
:
343 case BFD_RELOC_32_GOT_PCREL
:
344 *r_type_p
= BFD_RELOC_SH_GOT20
;
347 case BFD_RELOC_32_GOTOFF
:
348 *r_type_p
= BFD_RELOC_SH_GOTOFF20
;
351 case BFD_RELOC_SH_GOTFUNCDESC
:
352 *r_type_p
= BFD_RELOC_SH_GOTFUNCDESC20
;
355 case BFD_RELOC_SH_GOTOFFFUNCDESC
:
356 *r_type_p
= BFD_RELOC_SH_GOTOFFFUNCDESC20
;
368 exp
->X_op
= O_symbol
;
371 main_exp
->X_add_symbol
= exp
->X_add_symbol
;
372 main_exp
->X_add_number
+= exp
->X_add_number
;
376 return (sh_PIC_related_p (exp
->X_add_symbol
)
377 || sh_PIC_related_p (exp
->X_op_symbol
));
382 /* Add expression EXP of SIZE bytes to offset OFF of fragment FRAG. */
385 sh_cons_fix_new (fragS
*frag
, int off
, int size
, expressionS
*exp
,
386 bfd_reloc_code_real_type r_type
)
388 r_type
= BFD_RELOC_UNUSED
;
390 if (sh_check_fixup (exp
, &r_type
))
391 as_bad (_("Invalid PIC expression."));
393 if (r_type
== BFD_RELOC_UNUSED
)
397 r_type
= BFD_RELOC_8
;
401 r_type
= BFD_RELOC_16
;
405 r_type
= BFD_RELOC_32
;
409 r_type
= BFD_RELOC_64
;
418 as_bad (_("unsupported BFD relocation size %u"), size
);
419 r_type
= BFD_RELOC_UNUSED
;
422 fix_new_exp (frag
, off
, size
, exp
, 0, r_type
);
425 /* The regular cons() function, that reads constants, doesn't support
426 suffixes such as @GOT, @GOTOFF and @PLT, that generate
427 machine-specific relocation types. So we must define it here. */
428 /* Clobbers input_line_pointer, checks end-of-line. */
429 /* NBYTES 1=.byte, 2=.word, 4=.long */
431 sh_elf_cons (int nbytes
)
435 if (is_it_end_of_statement ())
437 demand_empty_rest_of_line ();
442 md_cons_align (nbytes
);
448 emit_expr (&exp
, (unsigned int) nbytes
);
450 while (*input_line_pointer
++ == ',');
452 input_line_pointer
--; /* Put terminator back into stream. */
453 if (*input_line_pointer
== '#' || *input_line_pointer
== '!')
455 while (! is_end_of_line
[(unsigned char) *input_line_pointer
++]);
458 demand_empty_rest_of_line ();
461 /* The regular frag_offset_fixed_p doesn't work for rs_align_test
465 align_test_frag_offset_fixed_p (const fragS
*frag1
, const fragS
*frag2
,
471 /* Start with offset initialised to difference between the two frags.
472 Prior to assigning frag addresses this will be zero. */
473 off
= frag1
->fr_address
- frag2
->fr_address
;
480 /* Maybe frag2 is after frag1. */
482 while (frag
->fr_type
== rs_fill
483 || frag
->fr_type
== rs_align_test
)
485 if (frag
->fr_type
== rs_fill
)
486 off
+= frag
->fr_fix
+ frag
->fr_offset
* frag
->fr_var
;
489 frag
= frag
->fr_next
;
499 /* Maybe frag1 is after frag2. */
500 off
= frag1
->fr_address
- frag2
->fr_address
;
502 while (frag
->fr_type
== rs_fill
503 || frag
->fr_type
== rs_align_test
)
505 if (frag
->fr_type
== rs_fill
)
506 off
-= frag
->fr_fix
+ frag
->fr_offset
* frag
->fr_var
;
509 frag
= frag
->fr_next
;
522 /* Optimize a difference of symbols which have rs_align_test frag if
526 sh_optimize_expr (expressionS
*l
, operatorT op
, expressionS
*r
)
531 && l
->X_op
== O_symbol
532 && r
->X_op
== O_symbol
533 && S_GET_SEGMENT (l
->X_add_symbol
) == S_GET_SEGMENT (r
->X_add_symbol
)
534 && (SEG_NORMAL (S_GET_SEGMENT (l
->X_add_symbol
))
535 || r
->X_add_symbol
== l
->X_add_symbol
)
536 && align_test_frag_offset_fixed_p (symbol_get_frag (l
->X_add_symbol
),
537 symbol_get_frag (r
->X_add_symbol
),
540 offsetT symval_diff
= S_GET_VALUE (l
->X_add_symbol
)
541 - S_GET_VALUE (r
->X_add_symbol
);
542 subtract_from_result (l
, r
->X_add_number
, r
->X_extrabit
);
543 subtract_from_result (l
, frag_off
/ OCTETS_PER_BYTE
, 0);
544 add_to_result (l
, symval_diff
, symval_diff
< 0);
545 l
->X_op
= O_constant
;
553 /* This function is called once, at assembler startup time. This should
554 set up all the tables, etc that the MD part of the assembler needs. */
559 const sh_opcode_info
*opcode
;
560 const char *prev_name
= "";
561 unsigned int target_arch
;
564 = preset_target_arch
? preset_target_arch
: arch_sh_up
& ~arch_sh_has_dsp
;
565 valid_arch
= target_arch
;
567 opcode_hash_control
= str_htab_create ();
569 /* Insert unique names into hash table. */
570 for (opcode
= sh_table
; opcode
->name
; opcode
++)
572 if (strcmp (prev_name
, opcode
->name
) != 0)
574 if (!SH_MERGE_ARCH_SET_VALID (opcode
->arch
, target_arch
))
576 prev_name
= opcode
->name
;
577 str_hash_insert (opcode_hash_control
, opcode
->name
, opcode
, 0);
584 static int reg_x
, reg_y
;
588 #define IDENT_CHAR(c) (ISALNUM (c) || (c) == '_')
590 /* Try to parse a reg name. Return the number of chars consumed. */
593 parse_reg_without_prefix (char *src
, sh_arg_type
*mode
, int *reg
)
595 char l0
= TOLOWER (src
[0]);
596 char l1
= l0
? TOLOWER (src
[1]) : 0;
598 /* We use ! IDENT_CHAR for the next character after the register name, to
599 make sure that we won't accidentally recognize a symbol name such as
600 'sram' or sr_ram as being a reference to the register 'sr'. */
606 if (src
[2] >= '0' && src
[2] <= '5'
607 && ! IDENT_CHAR ((unsigned char) src
[3]))
610 *reg
= 10 + src
[2] - '0';
614 if (l1
>= '0' && l1
<= '9'
615 && ! IDENT_CHAR ((unsigned char) src
[2]))
621 if (l1
>= '0' && l1
<= '7' && strncasecmp (&src
[2], "_bank", 5) == 0
622 && ! IDENT_CHAR ((unsigned char) src
[7]))
629 if (l1
== 'e' && ! IDENT_CHAR ((unsigned char) src
[2]))
634 if (l1
== 's' && ! IDENT_CHAR ((unsigned char) src
[2]))
645 if (! IDENT_CHAR ((unsigned char) src
[2]))
651 if (TOLOWER (src
[2]) == 'g' && ! IDENT_CHAR ((unsigned char) src
[3]))
660 if (! IDENT_CHAR ((unsigned char) src
[2]))
666 if (TOLOWER (src
[2]) == 'g' && ! IDENT_CHAR ((unsigned char) src
[3]))
674 if (l1
== 'x' && src
[2] >= '0' && src
[2] <= '1'
675 && ! IDENT_CHAR ((unsigned char) src
[3]))
678 *reg
= 4 + (l1
- '0');
681 if (l1
== 'y' && src
[2] >= '0' && src
[2] <= '1'
682 && ! IDENT_CHAR ((unsigned char) src
[3]))
685 *reg
= 6 + (l1
- '0');
688 if (l1
== 's' && src
[2] >= '0' && src
[2] <= '3'
689 && ! IDENT_CHAR ((unsigned char) src
[3]))
694 *reg
= n
| ((~n
& 2) << 1);
699 if (l0
== 'i' && l1
&& ! IDENT_CHAR ((unsigned char) src
[2]))
721 if (l0
== 'x' && l1
>= '0' && l1
<= '1'
722 && ! IDENT_CHAR ((unsigned char) src
[2]))
725 *reg
= A_X0_NUM
+ l1
- '0';
729 if (l0
== 'y' && l1
>= '0' && l1
<= '1'
730 && ! IDENT_CHAR ((unsigned char) src
[2]))
733 *reg
= A_Y0_NUM
+ l1
- '0';
737 if (l0
== 'm' && l1
>= '0' && l1
<= '1'
738 && ! IDENT_CHAR ((unsigned char) src
[2]))
741 *reg
= l1
== '0' ? A_M0_NUM
: A_M1_NUM
;
747 && TOLOWER (src
[2]) == 'r' && ! IDENT_CHAR ((unsigned char) src
[3]))
753 if (l0
== 's' && l1
== 'p' && TOLOWER (src
[2]) == 'c'
754 && ! IDENT_CHAR ((unsigned char) src
[3]))
760 if (l0
== 's' && l1
== 'g' && TOLOWER (src
[2]) == 'r'
761 && ! IDENT_CHAR ((unsigned char) src
[3]))
767 if (l0
== 'd' && l1
== 's' && TOLOWER (src
[2]) == 'r'
768 && ! IDENT_CHAR ((unsigned char) src
[3]))
774 if (l0
== 'd' && l1
== 'b' && TOLOWER (src
[2]) == 'r'
775 && ! IDENT_CHAR ((unsigned char) src
[3]))
781 if (l0
== 's' && l1
== 'r' && ! IDENT_CHAR ((unsigned char) src
[2]))
787 if (l0
== 's' && l1
== 'p' && ! IDENT_CHAR ((unsigned char) src
[2]))
794 if (l0
== 'p' && l1
== 'r' && ! IDENT_CHAR ((unsigned char) src
[2]))
799 if (l0
== 'p' && l1
== 'c' && ! IDENT_CHAR ((unsigned char) src
[2]))
801 /* Don't use A_DISP_PC here - that would accept stuff like 'mova pc,r0'
802 and use an uninitialized immediate. */
806 if (l0
== 'g' && l1
== 'b' && TOLOWER (src
[2]) == 'r'
807 && ! IDENT_CHAR ((unsigned char) src
[3]))
812 if (l0
== 'v' && l1
== 'b' && TOLOWER (src
[2]) == 'r'
813 && ! IDENT_CHAR ((unsigned char) src
[3]))
819 if (l0
== 't' && l1
== 'b' && TOLOWER (src
[2]) == 'r'
820 && ! IDENT_CHAR ((unsigned char) src
[3]))
825 if (l0
== 'm' && l1
== 'a' && TOLOWER (src
[2]) == 'c'
826 && ! IDENT_CHAR ((unsigned char) src
[4]))
828 if (TOLOWER (src
[3]) == 'l')
833 if (TOLOWER (src
[3]) == 'h')
839 if (l0
== 'm' && l1
== 'o' && TOLOWER (src
[2]) == 'd'
840 && ! IDENT_CHAR ((unsigned char) src
[3]))
845 if (l0
== 'f' && l1
== 'r')
849 if (src
[3] >= '0' && src
[3] <= '5'
850 && ! IDENT_CHAR ((unsigned char) src
[4]))
853 *reg
= 10 + src
[3] - '0';
857 if (src
[2] >= '0' && src
[2] <= '9'
858 && ! IDENT_CHAR ((unsigned char) src
[3]))
861 *reg
= (src
[2] - '0');
865 if (l0
== 'd' && l1
== 'r')
869 if (src
[3] >= '0' && src
[3] <= '4' && ! ((src
[3] - '0') & 1)
870 && ! IDENT_CHAR ((unsigned char) src
[4]))
873 *reg
= 10 + src
[3] - '0';
877 if (src
[2] >= '0' && src
[2] <= '8' && ! ((src
[2] - '0') & 1)
878 && ! IDENT_CHAR ((unsigned char) src
[3]))
881 *reg
= (src
[2] - '0');
885 if (l0
== 'x' && l1
== 'd')
889 if (src
[3] >= '0' && src
[3] <= '4' && ! ((src
[3] - '0') & 1)
890 && ! IDENT_CHAR ((unsigned char) src
[4]))
893 *reg
= 11 + src
[3] - '0';
897 if (src
[2] >= '0' && src
[2] <= '8' && ! ((src
[2] - '0') & 1)
898 && ! IDENT_CHAR ((unsigned char) src
[3]))
901 *reg
= (src
[2] - '0') + 1;
905 if (l0
== 'f' && l1
== 'v')
907 if (src
[2] == '1'&& src
[3] == '2' && ! IDENT_CHAR ((unsigned char) src
[4]))
913 if ((src
[2] == '0' || src
[2] == '4' || src
[2] == '8')
914 && ! IDENT_CHAR ((unsigned char) src
[3]))
917 *reg
= (src
[2] - '0');
921 if (l0
== 'f' && l1
== 'p' && TOLOWER (src
[2]) == 'u'
922 && TOLOWER (src
[3]) == 'l'
923 && ! IDENT_CHAR ((unsigned char) src
[4]))
929 if (l0
== 'f' && l1
== 'p' && TOLOWER (src
[2]) == 's'
930 && TOLOWER (src
[3]) == 'c'
931 && TOLOWER (src
[4]) == 'r' && ! IDENT_CHAR ((unsigned char) src
[5]))
937 if (l0
== 'x' && l1
== 'm' && TOLOWER (src
[2]) == 't'
938 && TOLOWER (src
[3]) == 'r'
939 && TOLOWER (src
[4]) == 'x' && ! IDENT_CHAR ((unsigned char) src
[5]))
948 /* Like parse_reg_without_prefix, but this version supports
949 $-prefixed register names if enabled by the user. */
952 parse_reg (char *src
, sh_arg_type
*mode
, int *reg
)
955 unsigned int consumed
;
959 if (allow_dollar_register_prefix
)
970 consumed
= parse_reg_without_prefix (src
, mode
, reg
);
975 return consumed
+ prefix
;
979 parse_exp (char *s
, sh_operand_info
*op
)
984 save
= input_line_pointer
;
985 input_line_pointer
= s
;
986 expression (&op
->immediate
);
987 if (op
->immediate
.X_op
== O_absent
)
988 as_bad (_("missing operand"));
989 new_pointer
= input_line_pointer
;
990 input_line_pointer
= save
;
994 /* The many forms of operand:
997 @Rn Register indirect
1010 pr, gbr, vbr, macl, mach
1014 parse_at (char *src
, sh_operand_info
*op
)
1021 src
= parse_at (src
, op
);
1022 if (op
->type
== A_DISP_TBR
)
1023 op
->type
= A_DISP2_TBR
;
1025 as_bad (_("illegal double indirection"));
1027 else if (src
[0] == '-')
1029 /* Must be predecrement. */
1032 len
= parse_reg (src
, &mode
, &(op
->reg
));
1033 if (mode
!= A_REG_N
)
1034 as_bad (_("illegal register after @-"));
1039 else if (src
[0] == '(')
1041 /* Could be @(disp, rn), @(disp, gbr), @(disp, pc), @(r0, gbr) or
1044 len
= parse_reg (src
, &mode
, &(op
->reg
));
1045 if (len
&& mode
== A_REG_N
)
1050 as_bad (_("must be @(r0,...)"));
1055 /* Now can be rn or gbr. */
1056 len
= parse_reg (src
, &mode
, &(op
->reg
));
1066 op
->type
= A_R0_GBR
;
1068 else if (mode
== A_REG_N
)
1070 op
->type
= A_IND_R0_REG_N
;
1074 as_bad (_("syntax error in @(r0,...)"));
1079 as_bad (_("syntax error in @(r0...)"));
1084 /* Must be an @(disp,.. thing). */
1085 src
= parse_exp (src
, op
);
1088 /* Now can be rn, gbr or pc. */
1089 len
= parse_reg (src
, &mode
, &op
->reg
);
1092 if (mode
== A_REG_N
)
1094 op
->type
= A_DISP_REG_N
;
1096 else if (mode
== A_GBR
)
1098 op
->type
= A_DISP_GBR
;
1100 else if (mode
== A_TBR
)
1102 op
->type
= A_DISP_TBR
;
1104 else if (mode
== A_PC
)
1106 /* We want @(expr, pc) to uniformly address . + expr,
1107 no matter if expr is a constant, or a more complex
1108 expression, e.g. sym-. or sym1-sym2.
1109 However, we also used to accept @(sym,pc)
1110 as addressing sym, i.e. meaning the same as plain sym.
1111 Some existing code does use the @(sym,pc) syntax, so
1112 we give it the old semantics for now, but warn about
1113 its use, so that users have some time to fix their code.
1115 Note that due to this backward compatibility hack,
1116 we'll get unexpected results when @(offset, pc) is used,
1117 and offset is a symbol that is set later to an an address
1118 difference, or an external symbol that is set to an
1119 address difference in another source file, so we want to
1120 eventually remove it. */
1121 if (op
->immediate
.X_op
== O_symbol
)
1123 op
->type
= A_DISP_PC
;
1124 as_warn (_("Deprecated syntax."));
1128 op
->type
= A_DISP_PC_ABS
;
1129 /* Such operands don't get corrected for PC==.+4, so
1130 make the correction here. */
1131 op
->immediate
.X_add_number
-= 4;
1136 as_bad (_("syntax error in @(disp,[Rn, gbr, pc])"));
1141 as_bad (_("syntax error in @(disp,[Rn, gbr, pc])"));
1146 as_bad (_("expecting )"));
1152 src
+= parse_reg (src
, &mode
, &(op
->reg
));
1153 if (mode
!= A_REG_N
)
1154 as_bad (_("illegal register after @"));
1161 l0
= TOLOWER (src
[0]);
1162 l1
= TOLOWER (src
[1]);
1164 if ((l0
== 'r' && l1
== '8')
1165 || (l0
== 'i' && (l1
== 'x' || l1
== 's')))
1168 op
->type
= AX_PMOD_N
;
1170 else if ( (l0
== 'r' && l1
== '9')
1171 || (l0
== 'i' && l1
== 'y'))
1174 op
->type
= AY_PMOD_N
;
1186 get_operand (char **ptr
, sh_operand_info
*op
)
1189 sh_arg_type mode
= (sh_arg_type
) -1;
1195 *ptr
= parse_exp (src
, op
);
1200 else if (src
[0] == '@')
1202 *ptr
= parse_at (src
, op
);
1205 len
= parse_reg (src
, &mode
, &(op
->reg
));
1214 /* Not a reg, the only thing left is a displacement. */
1215 *ptr
= parse_exp (src
, op
);
1216 op
->type
= A_DISP_PC
;
1222 get_operands (sh_opcode_info
*info
, char *args
, sh_operand_info
*operand
)
1226 operand
[0].type
= 0;
1227 operand
[1].type
= 0;
1228 operand
[2].type
= 0;
1231 /* The pre-processor will eliminate whitespace in front of '@'
1232 after the first argument; we may be called multiple times
1233 from assemble_ppi, so don't insist on finding whitespace here. */
1237 get_operand (&ptr
, operand
+ 0);
1242 get_operand (&ptr
, operand
+ 1);
1243 /* ??? Hack: psha/pshl have a varying operand number depending on
1244 the type of the first operand. We handle this by having the
1245 three-operand version first and reducing the number of operands
1246 parsed to two if we see that the first operand is an immediate.
1247 This works because no insn with three operands has an immediate
1248 as first operand. */
1249 if (info
->arg
[2] && operand
[0].type
!= A_IMM
)
1253 get_operand (&ptr
, operand
+ 2);
1260 /* Passed a pointer to a list of opcodes which use different
1261 addressing modes, return the opcode which matches the opcodes
1264 static sh_opcode_info
*
1265 get_specific (sh_opcode_info
*opcode
, sh_operand_info
*operands
)
1267 sh_opcode_info
*this_try
= opcode
;
1268 const char *name
= opcode
->name
;
1271 while (opcode
->name
)
1273 this_try
= opcode
++;
1274 if ((this_try
->name
!= name
) && (strcmp (this_try
->name
, name
) != 0))
1276 /* We've looked so far down the table that we've run out of
1277 opcodes with the same name. */
1281 /* Look at both operands needed by the opcodes and provided by
1282 the user - since an arg test will often fail on the same arg
1283 again and again, we'll try and test the last failing arg the
1284 first on each opcode try. */
1285 for (n
= 0; this_try
->arg
[n
]; n
++)
1287 sh_operand_info
*user
= operands
+ n
;
1288 sh_arg_type arg
= this_try
->arg
[n
];
1293 if (user
->type
== A_DISP_PC_ABS
)
1304 if (user
->type
!= arg
)
1308 /* opcode needs r0 */
1309 if (user
->type
!= A_REG_N
|| user
->reg
!= 0)
1313 if (user
->type
!= A_R0_GBR
|| user
->reg
!= 0)
1317 if (user
->type
!= F_REG_N
|| user
->reg
!= 0)
1325 case A_IND_R0_REG_N
:
1334 /* Opcode needs rn */
1335 if (user
->type
!= arg
)
1340 if (user
->type
!= D_REG_N
&& user
->type
!= X_REG_N
)
1356 if (user
->type
!= arg
)
1361 if (user
->type
!= arg
)
1367 if (user
->type
!= A_INC_N
)
1369 if (user
->reg
!= 15)
1375 if (user
->type
!= A_DEC_N
)
1377 if (user
->reg
!= 15)
1386 case A_IND_R0_REG_M
:
1389 /* Opcode needs rn */
1390 if (user
->type
!= arg
- A_REG_M
+ A_REG_N
)
1396 if (user
->type
!= A_DEC_N
)
1398 if (user
->reg
< 2 || user
->reg
> 5)
1404 if (user
->type
!= A_INC_N
)
1406 if (user
->reg
< 2 || user
->reg
> 5)
1412 if (user
->type
!= A_IND_N
)
1414 if (user
->reg
< 2 || user
->reg
> 5)
1420 if (user
->type
!= AX_PMOD_N
)
1422 if (user
->reg
< 2 || user
->reg
> 5)
1428 if (user
->type
!= A_INC_N
)
1430 if (user
->reg
< 4 || user
->reg
> 5)
1436 if (user
->type
!= A_IND_N
)
1438 if (user
->reg
< 4 || user
->reg
> 5)
1444 if (user
->type
!= AX_PMOD_N
)
1446 if (user
->reg
< 4 || user
->reg
> 5)
1452 if (user
->type
!= A_INC_N
)
1454 if ((user
->reg
< 4 || user
->reg
> 5)
1455 && (user
->reg
< 0 || user
->reg
> 1))
1461 if (user
->type
!= A_IND_N
)
1463 if ((user
->reg
< 4 || user
->reg
> 5)
1464 && (user
->reg
< 0 || user
->reg
> 1))
1470 if (user
->type
!= AX_PMOD_N
)
1472 if ((user
->reg
< 4 || user
->reg
> 5)
1473 && (user
->reg
< 0 || user
->reg
> 1))
1479 if (user
->type
!= A_INC_N
)
1481 if (user
->reg
< 6 || user
->reg
> 7)
1487 if (user
->type
!= A_IND_N
)
1489 if (user
->reg
< 6 || user
->reg
> 7)
1495 if (user
->type
!= AY_PMOD_N
)
1497 if (user
->reg
< 6 || user
->reg
> 7)
1503 if (user
->type
!= A_INC_N
)
1505 if ((user
->reg
< 6 || user
->reg
> 7)
1506 && (user
->reg
< 2 || user
->reg
> 3))
1512 if (user
->type
!= A_IND_N
)
1514 if ((user
->reg
< 6 || user
->reg
> 7)
1515 && (user
->reg
< 2 || user
->reg
> 3))
1521 if (user
->type
!= AY_PMOD_N
)
1523 if ((user
->reg
< 6 || user
->reg
> 7)
1524 && (user
->reg
< 2 || user
->reg
> 3))
1530 if (user
->type
!= DSP_REG_N
)
1532 if (user
->reg
!= A_A0_NUM
1533 && user
->reg
!= A_A1_NUM
)
1539 if (user
->type
!= DSP_REG_N
)
1561 if (user
->type
!= DSP_REG_N
)
1583 if (user
->type
!= DSP_REG_N
)
1605 if (user
->type
!= DSP_REG_N
)
1627 if (user
->type
!= DSP_REG_N
)
1649 if (user
->type
!= DSP_REG_N
)
1671 if (user
->type
!= DSP_REG_N
)
1693 if (user
->type
!= DSP_REG_N
)
1715 if (user
->type
!= DSP_REG_N
)
1737 if (user
->type
!= DSP_REG_N
|| user
->reg
!= A_A0_NUM
)
1741 if (user
->type
!= DSP_REG_N
|| user
->reg
!= A_X0_NUM
)
1745 if (user
->type
!= DSP_REG_N
|| user
->reg
!= A_X1_NUM
)
1749 if (user
->type
!= DSP_REG_N
|| user
->reg
!= A_Y0_NUM
)
1753 if (user
->type
!= DSP_REG_N
|| user
->reg
!= A_Y1_NUM
)
1763 /* Opcode needs rn */
1764 if (user
->type
!= arg
- F_REG_M
+ F_REG_N
)
1769 if (user
->type
!= D_REG_N
&& user
->type
!= X_REG_N
)
1774 if (user
->type
!= XMTRX_M4
)
1780 printf (_("unhandled %d\n"), arg
);
1783 if (SH_MERGE_ARCH_SET_VALID (valid_arch
, arch_sh2a_nofpu_up
)
1784 && ( arg
== A_DISP_REG_M
1785 || arg
== A_DISP_REG_N
))
1787 /* Check a few key IMM* fields for overflow. */
1789 long val
= user
->immediate
.X_add_number
;
1791 for (opf
= 0; opf
< 4; opf
++)
1792 switch (this_try
->nibbles
[opf
])
1796 if (val
< 0 || val
> 15)
1801 if (val
< 0 || val
> 15 * 2)
1806 if (val
< 0 || val
> 15 * 4)
1814 if ( !SH_MERGE_ARCH_SET_VALID (valid_arch
, this_try
->arch
))
1816 valid_arch
= SH_MERGE_ARCH_SET (valid_arch
, this_try
->arch
);
1826 insert (char *where
, bfd_reloc_code_real_type how
, int pcrel
,
1827 sh_operand_info
*op
)
1829 fix_new_exp (frag_now
,
1830 where
- frag_now
->fr_literal
,
1838 insert4 (char * where
, bfd_reloc_code_real_type how
, int pcrel
,
1839 sh_operand_info
* op
)
1841 fix_new_exp (frag_now
,
1842 where
- frag_now
->fr_literal
,
1849 build_relax (sh_opcode_info
*opcode
, sh_operand_info
*op
)
1851 int high_byte
= target_big_endian
? 0 : 1;
1854 if (opcode
->arg
[0] == A_BDISP8
)
1856 int what
= (opcode
->nibbles
[1] & 4) ? COND_JUMP_DELAY
: COND_JUMP
;
1857 p
= frag_var (rs_machine_dependent
,
1858 md_relax_table
[C (what
, COND32
)].rlx_length
,
1859 md_relax_table
[C (what
, COND8
)].rlx_length
,
1861 op
->immediate
.X_add_symbol
,
1862 op
->immediate
.X_add_number
,
1864 p
[high_byte
] = (opcode
->nibbles
[0] << 4) | (opcode
->nibbles
[1]);
1866 else if (opcode
->arg
[0] == A_BDISP12
)
1868 p
= frag_var (rs_machine_dependent
,
1869 md_relax_table
[C (UNCOND_JUMP
, UNCOND32
)].rlx_length
,
1870 md_relax_table
[C (UNCOND_JUMP
, UNCOND12
)].rlx_length
,
1872 op
->immediate
.X_add_symbol
,
1873 op
->immediate
.X_add_number
,
1875 p
[high_byte
] = (opcode
->nibbles
[0] << 4);
1880 /* Insert ldrs & ldre with fancy relocations that relaxation can recognize. */
1883 insert_loop_bounds (char *output
, sh_operand_info
*operand
)
1887 /* Since the low byte of the opcode will be overwritten by the reloc, we
1888 can just stash the high byte into both bytes and ignore endianness. */
1891 insert (output
, BFD_RELOC_SH_LOOP_START
, 1, operand
);
1892 insert (output
, BFD_RELOC_SH_LOOP_END
, 1, operand
+ 1);
1896 static int count
= 0;
1898 expressionS
*symval
;
1900 /* If the last loop insn is a two-byte-insn, it is in danger of being
1901 swapped with the insn after it. To prevent this, create a new
1902 symbol - complete with SH_LABEL reloc - after the last loop insn.
1903 If the last loop insn is four bytes long, the symbol will be
1904 right in the middle, but four byte insns are not swapped anyways. */
1905 /* A REPEAT takes 6 bytes. The SH has a 32 bit address space.
1906 Hence a 9 digit number should be enough to count all REPEATs. */
1907 sprintf (name
, "_R%x", count
++ & 0x3fffffff);
1908 end_sym
= symbol_new (name
, undefined_section
, &zero_address_frag
, 0);
1909 /* Make this a local symbol. */
1911 SF_SET_LOCAL (end_sym
);
1912 #endif /* OBJ_COFF */
1913 symbol_table_insert (end_sym
);
1914 symval
= symbol_get_value_expression (end_sym
);
1915 *symval
= operand
[1].immediate
;
1916 symval
->X_add_number
+= 2;
1917 fix_new (frag_now
, frag_now_fix (), 2, end_sym
, 0, 1, BFD_RELOC_SH_LABEL
);
1920 output
= frag_more (2);
1923 insert (output
, BFD_RELOC_SH_LOOP_START
, 1, operand
);
1924 insert (output
, BFD_RELOC_SH_LOOP_END
, 1, operand
+ 1);
1926 return frag_more (2);
1929 /* Now we know what sort of opcodes it is, let's build the bytes. */
1932 build_Mytes (sh_opcode_info
*opcode
, sh_operand_info
*operand
)
1937 unsigned int size
= 2;
1938 int low_byte
= target_big_endian
? 1 : 0;
1940 bfd_reloc_code_real_type r_type
;
1942 int unhandled_pic
= 0;
1955 for (indx
= 0; indx
< 3; indx
++)
1956 if (opcode
->arg
[indx
] == A_IMM
1957 && operand
[indx
].type
== A_IMM
1958 && (operand
[indx
].immediate
.X_op
== O_PIC_reloc
1959 || sh_PIC_related_p (operand
[indx
].immediate
.X_add_symbol
)
1960 || sh_PIC_related_p (operand
[indx
].immediate
.X_op_symbol
)))
1964 if (SH_MERGE_ARCH_SET (opcode
->arch
, arch_op32
))
1966 output
= frag_more (4);
1971 output
= frag_more (2);
1973 for (indx
= 0; indx
< max_index
; indx
++)
1975 sh_nibble_type i
= opcode
->nibbles
[indx
];
1992 if (reg_n
< 2 || reg_n
> 5)
1993 as_bad (_("Invalid register: 'r%d'"), reg_n
);
1994 nbuf
[indx
] = (reg_n
& 3) | 4;
1997 nbuf
[indx
] = reg_n
| (reg_m
>> 2);
2000 nbuf
[indx
] = reg_b
| 0x08;
2003 nbuf
[indx
] = reg_n
| 0x01;
2009 insert (output
+ low_byte
, BFD_RELOC_SH_IMM3
, 0, operand
);
2015 insert (output
+ low_byte
, BFD_RELOC_SH_IMM3U
, 0, operand
);
2018 insert (output
+ 2, BFD_RELOC_SH_DISP12
, 0, operand
);
2021 insert (output
+ 2, BFD_RELOC_SH_DISP12BY2
, 0, operand
);
2024 insert (output
+ 2, BFD_RELOC_SH_DISP12BY4
, 0, operand
);
2027 insert (output
+ 2, BFD_RELOC_SH_DISP12BY8
, 0, operand
);
2030 insert (output
+ 2, BFD_RELOC_SH_DISP12
, 0, operand
+1);
2033 insert (output
+ 2, BFD_RELOC_SH_DISP12BY2
, 0, operand
+1);
2036 insert (output
+ 2, BFD_RELOC_SH_DISP12BY4
, 0, operand
+1);
2039 insert (output
+ 2, BFD_RELOC_SH_DISP12BY8
, 0, operand
+1);
2044 r_type
= BFD_RELOC_SH_DISP20
;
2046 if (sh_check_fixup (&operand
->immediate
, &r_type
))
2047 as_bad (_("Invalid PIC expression."));
2050 insert4 (output
, r_type
, 0, operand
);
2053 insert4 (output
, BFD_RELOC_SH_DISP20BY8
, 0, operand
);
2056 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4BY4
, 0, operand
);
2059 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4BY2
, 0, operand
);
2062 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4
, 0, operand
);
2065 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4BY4
, 0, operand
+ 1);
2068 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4BY2
, 0, operand
+ 1);
2071 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4
, 0, operand
+ 1);
2074 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8BY4
, 0, operand
);
2077 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8BY2
, 0, operand
);
2081 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8
, 0, operand
);
2084 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8BY4
, 0, operand
+ 1);
2087 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8BY2
, 0, operand
+ 1);
2090 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8
, 0, operand
+ 1);
2093 insert (output
, BFD_RELOC_SH_PCRELIMM8BY4
,
2094 operand
->type
!= A_DISP_PC_ABS
, operand
);
2097 insert (output
, BFD_RELOC_SH_PCRELIMM8BY2
,
2098 operand
->type
!= A_DISP_PC_ABS
, operand
);
2101 output
= insert_loop_bounds (output
, operand
);
2102 nbuf
[indx
] = opcode
->nibbles
[3];
2106 printf (_("failed for %d\n"), i
);
2112 as_bad (_("misplaced PIC operand"));
2114 if (!target_big_endian
)
2116 output
[1] = (nbuf
[0] << 4) | (nbuf
[1]);
2117 output
[0] = (nbuf
[2] << 4) | (nbuf
[3]);
2121 output
[0] = (nbuf
[0] << 4) | (nbuf
[1]);
2122 output
[1] = (nbuf
[2] << 4) | (nbuf
[3]);
2124 if (SH_MERGE_ARCH_SET (opcode
->arch
, arch_op32
))
2126 if (!target_big_endian
)
2128 output
[3] = (nbuf
[4] << 4) | (nbuf
[5]);
2129 output
[2] = (nbuf
[6] << 4) | (nbuf
[7]);
2133 output
[2] = (nbuf
[4] << 4) | (nbuf
[5]);
2134 output
[3] = (nbuf
[6] << 4) | (nbuf
[7]);
2140 /* Find an opcode at the start of *STR_P in the hash table, and set
2141 *STR_P to the first character after the last one read. */
2143 static sh_opcode_info
*
2144 find_cooked_opcode (char **str_p
)
2147 unsigned char *op_start
;
2148 unsigned char *op_end
;
2150 unsigned int nlen
= 0;
2152 /* Drop leading whitespace. */
2156 /* Find the op code end.
2157 The pre-processor will eliminate whitespace in front of
2158 any '@' after the first argument; we may be called from
2159 assemble_ppi, so the opcode might be terminated by an '@'. */
2160 for (op_start
= op_end
= (unsigned char *) str
;
2162 && nlen
< sizeof (name
) - 1
2163 && !is_end_of_line
[*op_end
] && *op_end
!= ' ' && *op_end
!= '@';
2166 unsigned char c
= op_start
[nlen
];
2168 /* The machine independent code will convert CMP/EQ into cmp/EQ
2169 because it thinks the '/' is the end of the symbol. Moreover,
2170 all but the first sub-insn is a parallel processing insn won't
2171 be capitalized. Instead of hacking up the machine independent
2172 code, we just deal with it here. */
2179 *str_p
= (char *) op_end
;
2182 as_bad (_("can't find opcode "));
2184 return (sh_opcode_info
*) str_hash_find (opcode_hash_control
, name
);
2187 /* Assemble a parallel processing insn. */
2188 #define DDT_BASE 0xf000 /* Base value for double data transfer insns */
2191 assemble_ppi (char *op_end
, sh_opcode_info
*opcode
)
2193 unsigned int movx
= 0;
2194 unsigned int movy
= 0;
2195 unsigned int cond
= 0;
2196 unsigned int field_b
= 0;
2198 unsigned int move_code
;
2203 sh_operand_info operand
[3];
2205 /* Some insn ignore one or more register fields, e.g. psts machl,a0.
2206 Make sure we encode a defined insn pattern. */
2211 if (opcode
->arg
[0] != A_END
)
2212 op_end
= get_operands (opcode
, op_end
, operand
);
2214 opcode
= get_specific (opcode
, operand
);
2217 /* Couldn't find an opcode which matched the operands. */
2218 char *where
= frag_more (2);
2223 as_bad (_("invalid operands for opcode"));
2227 if (opcode
->nibbles
[0] != PPI
)
2228 as_bad (_("insn can't be combined with parallel processing insn"));
2230 switch (opcode
->nibbles
[1])
2235 as_bad (_("multiple movx specifications"));
2240 as_bad (_("multiple movy specifications"));
2246 as_bad (_("multiple movx specifications"));
2247 if ((reg_n
< 4 || reg_n
> 5)
2248 && (reg_n
< 0 || reg_n
> 1))
2249 as_bad (_("invalid movx address register"));
2250 if (movy
&& movy
!= DDT_BASE
)
2251 as_bad (_("insn cannot be combined with non-nopy"));
2252 movx
= ((((reg_n
& 1) != 0) << 9)
2253 + (((reg_n
& 4) == 0) << 8)
2255 + (opcode
->nibbles
[2] << 4)
2256 + opcode
->nibbles
[3]
2262 as_bad (_("multiple movy specifications"));
2263 if ((reg_n
< 6 || reg_n
> 7)
2264 && (reg_n
< 2 || reg_n
> 3))
2265 as_bad (_("invalid movy address register"));
2266 if (movx
&& movx
!= DDT_BASE
)
2267 as_bad (_("insn cannot be combined with non-nopx"));
2268 movy
= ((((reg_n
& 1) != 0) << 8)
2269 + (((reg_n
& 4) == 0) << 9)
2271 + (opcode
->nibbles
[2] << 4)
2272 + opcode
->nibbles
[3]
2278 as_bad (_("multiple movx specifications"));
2280 as_bad (_("previous movy requires nopx"));
2281 if (reg_n
< 4 || reg_n
> 5)
2282 as_bad (_("invalid movx address register"));
2283 if (opcode
->nibbles
[2] & 8)
2285 if (reg_m
== A_A1_NUM
)
2287 else if (reg_m
!= A_A0_NUM
)
2288 as_bad (_("invalid movx dsp register"));
2293 as_bad (_("invalid movx dsp register"));
2296 movx
+= ((reg_n
- 4) << 9) + (opcode
->nibbles
[2] << 2) + DDT_BASE
;
2301 as_bad (_("multiple movy specifications"));
2303 as_bad (_("previous movx requires nopy"));
2304 if (opcode
->nibbles
[2] & 8)
2306 /* Bit 3 in nibbles[2] is intended for bit 4 of the opcode,
2309 if (reg_m
== A_A1_NUM
)
2311 else if (reg_m
!= A_A0_NUM
)
2312 as_bad (_("invalid movy dsp register"));
2317 as_bad (_("invalid movy dsp register"));
2320 if (reg_n
< 6 || reg_n
> 7)
2321 as_bad (_("invalid movy address register"));
2322 movy
+= ((reg_n
- 6) << 8) + opcode
->nibbles
[2] + DDT_BASE
;
2326 if (operand
[0].immediate
.X_op
!= O_constant
)
2327 as_bad (_("dsp immediate shift value not constant"));
2328 field_b
= ((opcode
->nibbles
[2] << 12)
2329 | (operand
[0].immediate
.X_add_number
& 127) << 4
2336 goto try_another_opcode
;
2341 as_bad (_("multiple parallel processing specifications"));
2342 field_b
= ((opcode
->nibbles
[2] << 12) + (opcode
->nibbles
[3] << 8)
2343 + (reg_x
<< 6) + (reg_y
<< 4) + reg_n
);
2344 switch (opcode
->nibbles
[4])
2352 field_b
+= opcode
->nibbles
[4] << 4;
2360 as_bad (_("multiple condition specifications"));
2361 cond
= opcode
->nibbles
[2] << 8;
2363 goto skip_cond_check
;
2367 as_bad (_("multiple parallel processing specifications"));
2368 field_b
= ((opcode
->nibbles
[2] << 12) + (opcode
->nibbles
[3] << 8)
2369 + cond
+ (reg_x
<< 6) + (reg_y
<< 4) + reg_n
);
2371 switch (opcode
->nibbles
[4])
2379 field_b
+= opcode
->nibbles
[4] << 4;
2388 if ((field_b
& 0xef00) == 0xa100)
2390 /* pclr Dz pmuls Se,Sf,Dg */
2391 else if ((field_b
& 0xff00) == 0x8d00
2392 && (SH_MERGE_ARCH_SET_VALID (valid_arch
, arch_sh4al_dsp_up
)))
2394 valid_arch
= SH_MERGE_ARCH_SET (valid_arch
, arch_sh4al_dsp_up
);
2398 as_bad (_("insn cannot be combined with pmuls"));
2399 switch (field_b
& 0xf)
2402 field_b
+= 0 - A_X0_NUM
;
2405 field_b
+= 1 - A_Y0_NUM
;
2408 field_b
+= 2 - A_A0_NUM
;
2411 field_b
+= 3 - A_A1_NUM
;
2414 as_bad (_("bad combined pmuls output operand"));
2416 /* Generate warning if the destination register for padd / psub
2417 and pmuls is the same ( only for A0 or A1 ).
2418 If the last nibble is 1010 then A0 is used in both
2419 padd / psub and pmuls. If it is 1111 then A1 is used
2420 as destination register in both padd / psub and pmuls. */
2422 if ((((field_b
| reg_efg
) & 0x000F) == 0x000A)
2423 || (((field_b
| reg_efg
) & 0x000F) == 0x000F))
2424 as_warn (_("destination register is same for parallel insns"));
2426 field_b
+= 0x4000 + reg_efg
;
2433 as_bad (_("condition not followed by conditionalizable insn"));
2439 opcode
= find_cooked_opcode (&op_end
);
2443 (_("unrecognized characters at end of parallel processing insn")));
2448 move_code
= movx
| movy
;
2451 /* Parallel processing insn. */
2452 unsigned int ppi_code
= (movx
| movy
| 0xf800) << 16 | field_b
;
2454 output
= frag_more (4);
2456 if (! target_big_endian
)
2458 output
[3] = ppi_code
>> 8;
2459 output
[2] = ppi_code
;
2463 output
[2] = ppi_code
>> 8;
2464 output
[3] = ppi_code
;
2466 move_code
|= 0xf800;
2470 /* Just a double data transfer. */
2471 output
= frag_more (2);
2474 if (! target_big_endian
)
2476 output
[1] = move_code
>> 8;
2477 output
[0] = move_code
;
2481 output
[0] = move_code
>> 8;
2482 output
[1] = move_code
;
2487 /* This is the guts of the machine-dependent assembler. STR points to a
2488 machine dependent instruction. This function is supposed to emit
2489 the frags/bytes it assembles to. */
2492 md_assemble (char *str
)
2495 sh_operand_info operand
[3];
2496 sh_opcode_info
*opcode
;
2497 unsigned int size
= 0;
2498 char *initial_str
= str
;
2500 opcode
= find_cooked_opcode (&str
);
2505 /* The opcode is not in the hash table.
2506 This means we definitely have an assembly failure,
2507 but the instruction may be valid in another CPU variant.
2508 In this case emit something better than 'unknown opcode'.
2509 Search the full table in sh-opc.h to check. */
2511 char *name
= initial_str
;
2512 int name_length
= 0;
2513 const sh_opcode_info
*op
;
2516 /* Identify opcode in string. */
2517 while (ISSPACE (*name
))
2520 while (name
[name_length
] != '\0' && !ISSPACE (name
[name_length
]))
2523 /* Search for opcode in full list. */
2524 for (op
= sh_table
; op
->name
; op
++)
2526 if (strncasecmp (op
->name
, name
, name_length
) == 0
2527 && op
->name
[name_length
] == '\0')
2535 as_bad (_("opcode not valid for this cpu variant"));
2537 as_bad (_("unknown opcode"));
2543 && ! seg_info (now_seg
)->tc_segment_info_data
.in_code
)
2545 /* Output a CODE reloc to tell the linker that the following
2546 bytes are instructions, not data. */
2547 fix_new (frag_now
, frag_now_fix (), 2, &abs_symbol
, 0, 0,
2549 seg_info (now_seg
)->tc_segment_info_data
.in_code
= 1;
2552 if (opcode
->nibbles
[0] == PPI
)
2554 size
= assemble_ppi (op_end
, opcode
);
2558 if (opcode
->arg
[0] == A_BDISP12
2559 || opcode
->arg
[0] == A_BDISP8
)
2561 /* Since we skip get_specific here, we have to check & update
2563 if (SH_MERGE_ARCH_SET_VALID (valid_arch
, opcode
->arch
))
2564 valid_arch
= SH_MERGE_ARCH_SET (valid_arch
, opcode
->arch
);
2566 as_bad (_("Delayed branches not available on SH1"));
2567 parse_exp (op_end
+ 1, &operand
[0]);
2568 build_relax (opcode
, &operand
[0]);
2570 /* All branches are currently 16 bit. */
2575 if (opcode
->arg
[0] == A_END
)
2577 /* Ignore trailing whitespace. If there is any, it has already
2578 been compressed to a single space. */
2584 op_end
= get_operands (opcode
, op_end
, operand
);
2586 opcode
= get_specific (opcode
, operand
);
2590 /* Couldn't find an opcode which matched the operands. */
2591 char *where
= frag_more (2);
2596 as_bad (_("invalid operands for opcode"));
2601 as_bad (_("excess operands: '%s'"), op_end
);
2603 size
= build_Mytes (opcode
, operand
);
2608 dwarf2_emit_insn (size
);
2611 /* This routine is called each time a label definition is seen. It
2612 emits a BFD_RELOC_SH_LABEL reloc if necessary. */
2615 sh_frob_label (symbolS
*sym
)
2617 static fragS
*last_label_frag
;
2618 static int last_label_offset
;
2621 && seg_info (now_seg
)->tc_segment_info_data
.in_code
)
2625 offset
= frag_now_fix ();
2626 if (frag_now
!= last_label_frag
2627 || offset
!= last_label_offset
)
2629 fix_new (frag_now
, offset
, 2, &abs_symbol
, 0, 0, BFD_RELOC_SH_LABEL
);
2630 last_label_frag
= frag_now
;
2631 last_label_offset
= offset
;
2635 dwarf2_emit_label (sym
);
2638 /* This routine is called when the assembler is about to output some
2639 data. It emits a BFD_RELOC_SH_DATA reloc if necessary. */
2642 sh_flush_pending_output (void)
2645 && seg_info (now_seg
)->tc_segment_info_data
.in_code
)
2647 fix_new (frag_now
, frag_now_fix (), 2, &abs_symbol
, 0, 0,
2649 seg_info (now_seg
)->tc_segment_info_data
.in_code
= 0;
2654 md_undefined_symbol (char *name ATTRIBUTE_UNUSED
)
2659 /* Various routines to kill one day. */
2662 md_atof (int type
, char *litP
, int *sizeP
)
2664 return ieee_md_atof (type
, litP
, sizeP
, target_big_endian
);
2667 /* Handle the .uses pseudo-op. This pseudo-op is used just before a
2668 call instruction. It refers to a label of the instruction which
2669 loads the register which the call uses. We use it to generate a
2670 special reloc for the linker. */
2673 s_uses (int ignore ATTRIBUTE_UNUSED
)
2678 as_warn (_(".uses pseudo-op seen when not relaxing"));
2682 if (ex
.X_op
!= O_symbol
|| ex
.X_add_number
!= 0)
2684 as_bad (_("bad .uses format"));
2685 ignore_rest_of_line ();
2689 fix_new_exp (frag_now
, frag_now_fix (), 2, &ex
, 1, BFD_RELOC_SH_USES
);
2691 demand_empty_rest_of_line ();
2696 OPTION_RELAX
= OPTION_MD_BASE
,
2703 OPTION_ALLOW_REG_PREFIX
,
2708 OPTION_DUMMY
/* Not used. This is just here to make it easy to add and subtract options from this enum. */
2711 const char *md_shortopts
= "";
2712 struct option md_longopts
[] =
2714 {"relax", no_argument
, NULL
, OPTION_RELAX
},
2715 {"big", no_argument
, NULL
, OPTION_BIG
},
2716 {"little", no_argument
, NULL
, OPTION_LITTLE
},
2717 /* The next two switches are here because the
2718 generic parts of the linker testsuite uses them. */
2719 {"EB", no_argument
, NULL
, OPTION_BIG
},
2720 {"EL", no_argument
, NULL
, OPTION_LITTLE
},
2721 {"small", no_argument
, NULL
, OPTION_SMALL
},
2722 {"dsp", no_argument
, NULL
, OPTION_DSP
},
2723 {"isa", required_argument
, NULL
, OPTION_ISA
},
2724 {"renesas", no_argument
, NULL
, OPTION_RENESAS
},
2725 {"allow-reg-prefix", no_argument
, NULL
, OPTION_ALLOW_REG_PREFIX
},
2727 { "h-tick-hex", no_argument
, NULL
, OPTION_H_TICK_HEX
},
2730 {"fdpic", no_argument
, NULL
, OPTION_FDPIC
},
2733 {NULL
, no_argument
, NULL
, 0}
2735 size_t md_longopts_size
= sizeof (md_longopts
);
2738 md_parse_option (int c
, const char *arg ATTRIBUTE_UNUSED
)
2747 target_big_endian
= 1;
2751 target_big_endian
= 0;
2759 preset_target_arch
= arch_sh_up
& ~(arch_sh_sp_fpu
|arch_sh_dp_fpu
);
2762 case OPTION_RENESAS
:
2763 dont_adjust_reloc_32
= 1;
2766 case OPTION_ALLOW_REG_PREFIX
:
2767 allow_dollar_register_prefix
= 1;
2771 if (strcasecmp (arg
, "dsp") == 0)
2772 preset_target_arch
= arch_sh_up
& ~(arch_sh_sp_fpu
|arch_sh_dp_fpu
);
2773 else if (strcasecmp (arg
, "fp") == 0)
2774 preset_target_arch
= arch_sh_up
& ~arch_sh_has_dsp
;
2775 else if (strcasecmp (arg
, "any") == 0)
2776 preset_target_arch
= arch_sh_up
;
2779 extern const bfd_arch_info_type bfd_sh_arch
;
2780 bfd_arch_info_type
const *bfd_arch
= &bfd_sh_arch
;
2782 preset_target_arch
= 0;
2783 for (; bfd_arch
; bfd_arch
=bfd_arch
->next
)
2785 int len
= strlen(bfd_arch
->printable_name
);
2787 if (strncasecmp (bfd_arch
->printable_name
, arg
, len
) != 0)
2790 if (arg
[len
] == '\0')
2791 preset_target_arch
=
2792 sh_get_arch_from_bfd_mach (bfd_arch
->mach
);
2793 else if (strcasecmp(&arg
[len
], "-up") == 0)
2794 preset_target_arch
=
2795 sh_get_arch_up_from_bfd_mach (bfd_arch
->mach
);
2801 if (!preset_target_arch
)
2802 as_bad (_("Invalid argument to --isa option: %s"), arg
);
2806 case OPTION_H_TICK_HEX
:
2807 enable_h_tick_hex
= 1;
2814 #endif /* OBJ_ELF */
2824 md_show_usage (FILE *stream
)
2826 fprintf (stream
, _("\
2828 --little generate little endian code\n\
2829 --big generate big endian code\n\
2830 --relax alter jump instructions for long displacements\n\
2831 --renesas disable optimization with section symbol for\n\
2832 compatibility with Renesas assembler.\n\
2833 --small align sections to 4 byte boundaries, not 16\n\
2834 --dsp enable sh-dsp insns, and disable floating-point ISAs.\n\
2835 --allow-reg-prefix allow '$' as a register name prefix.\n\
2836 --isa=[any use most appropriate isa\n\
2837 | dsp same as '-dsp'\n\
2840 extern const bfd_arch_info_type bfd_sh_arch
;
2841 bfd_arch_info_type
const *bfd_arch
= &bfd_sh_arch
;
2843 for (; bfd_arch
; bfd_arch
=bfd_arch
->next
)
2845 fprintf (stream
, "\n | %s", bfd_arch
->printable_name
);
2846 fprintf (stream
, "\n | %s-up", bfd_arch
->printable_name
);
2849 fprintf (stream
, "]\n");
2851 fprintf (stream
, _("\
2852 --fdpic generate an FDPIC object file\n"));
2853 #endif /* OBJ_ELF */
2856 /* This struct is used to pass arguments to sh_count_relocs through
2857 bfd_map_over_sections. */
2859 struct sh_count_relocs
2861 /* Symbol we are looking for. */
2863 /* Count of relocs found. */
2867 /* Count the number of fixups in a section which refer to a particular
2868 symbol. This is called via bfd_map_over_sections. */
2871 sh_count_relocs (bfd
*abfd ATTRIBUTE_UNUSED
, segT sec
, void *data
)
2873 struct sh_count_relocs
*info
= (struct sh_count_relocs
*) data
;
2874 segment_info_type
*seginfo
;
2878 seginfo
= seg_info (sec
);
2879 if (seginfo
== NULL
)
2883 for (fix
= seginfo
->fix_root
; fix
!= NULL
; fix
= fix
->fx_next
)
2885 if (fix
->fx_addsy
== sym
)
2893 /* Handle the count relocs for a particular section.
2894 This is called via bfd_map_over_sections. */
2897 sh_frob_section (bfd
*abfd ATTRIBUTE_UNUSED
, segT sec
,
2898 void *ignore ATTRIBUTE_UNUSED
)
2900 segment_info_type
*seginfo
;
2903 seginfo
= seg_info (sec
);
2904 if (seginfo
== NULL
)
2907 for (fix
= seginfo
->fix_root
; fix
!= NULL
; fix
= fix
->fx_next
)
2912 struct sh_count_relocs info
;
2914 if (fix
->fx_r_type
!= BFD_RELOC_SH_USES
)
2917 /* The BFD_RELOC_SH_USES reloc should refer to a defined local
2918 symbol in the same section. */
2919 sym
= fix
->fx_addsy
;
2921 || fix
->fx_subsy
!= NULL
2922 || fix
->fx_addnumber
!= 0
2923 || S_GET_SEGMENT (sym
) != sec
2924 || S_IS_EXTERNAL (sym
))
2926 as_warn_where (fix
->fx_file
, fix
->fx_line
,
2927 _(".uses does not refer to a local symbol in the same section"));
2931 /* Look through the fixups again, this time looking for one
2932 at the same location as sym. */
2933 val
= S_GET_VALUE (sym
);
2934 for (fscan
= seginfo
->fix_root
;
2936 fscan
= fscan
->fx_next
)
2937 if (val
== fscan
->fx_frag
->fr_address
+ fscan
->fx_where
2938 && fscan
->fx_r_type
!= BFD_RELOC_SH_ALIGN
2939 && fscan
->fx_r_type
!= BFD_RELOC_SH_CODE
2940 && fscan
->fx_r_type
!= BFD_RELOC_SH_DATA
2941 && fscan
->fx_r_type
!= BFD_RELOC_SH_LABEL
)
2945 as_warn_where (fix
->fx_file
, fix
->fx_line
,
2946 _("can't find fixup pointed to by .uses"));
2950 if (fscan
->fx_tcbit
)
2952 /* We've already done this one. */
2956 /* The variable fscan should also be a fixup to a local symbol
2957 in the same section. */
2958 sym
= fscan
->fx_addsy
;
2960 || fscan
->fx_subsy
!= NULL
2961 || fscan
->fx_addnumber
!= 0
2962 || S_GET_SEGMENT (sym
) != sec
2963 || S_IS_EXTERNAL (sym
))
2965 as_warn_where (fix
->fx_file
, fix
->fx_line
,
2966 _(".uses target does not refer to a local symbol in the same section"));
2970 /* Now we look through all the fixups of all the sections,
2971 counting the number of times we find a reference to sym. */
2974 bfd_map_over_sections (stdoutput
, sh_count_relocs
, &info
);
2979 /* Generate a BFD_RELOC_SH_COUNT fixup at the location of sym.
2980 We have already adjusted the value of sym to include the
2981 fragment address, so we undo that adjustment here. */
2982 subseg_change (sec
, 0);
2983 fix_new (fscan
->fx_frag
,
2984 S_GET_VALUE (sym
) - fscan
->fx_frag
->fr_address
,
2985 4, &abs_symbol
, info
.count
, 0, BFD_RELOC_SH_COUNT
);
2989 /* This function is called after the symbol table has been completed,
2990 but before the relocs or section contents have been written out.
2991 If we have seen any .uses pseudo-ops, they point to an instruction
2992 which loads a register with the address of a function. We look
2993 through the fixups to find where the function address is being
2994 loaded from. We then generate a COUNT reloc giving the number of
2995 times that function address is referred to. The linker uses this
2996 information when doing relaxing, to decide when it can eliminate
2997 the stored function address entirely. */
3005 bfd_map_over_sections (stdoutput
, sh_frob_section
, NULL
);
3008 /* Called after relaxing. Set the correct sizes of the fragments, and
3009 create relocs so that md_apply_fix will fill in the correct values. */
3012 md_convert_frag (bfd
*headers ATTRIBUTE_UNUSED
, segT seg
, fragS
*fragP
)
3016 switch (fragP
->fr_subtype
)
3018 case C (COND_JUMP
, COND8
):
3019 case C (COND_JUMP_DELAY
, COND8
):
3020 subseg_change (seg
, 0);
3021 fix_new (fragP
, fragP
->fr_fix
, 2, fragP
->fr_symbol
, fragP
->fr_offset
,
3022 1, BFD_RELOC_SH_PCDISP8BY2
);
3027 case C (UNCOND_JUMP
, UNCOND12
):
3028 subseg_change (seg
, 0);
3029 fix_new (fragP
, fragP
->fr_fix
, 2, fragP
->fr_symbol
, fragP
->fr_offset
,
3030 1, BFD_RELOC_SH_PCDISP12BY2
);
3035 case C (UNCOND_JUMP
, UNCOND32
):
3036 case C (UNCOND_JUMP
, UNDEF_WORD_DISP
):
3037 if (fragP
->fr_symbol
== NULL
)
3038 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3039 _("displacement overflows 12-bit field"));
3040 else if (S_IS_DEFINED (fragP
->fr_symbol
))
3041 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3042 _("displacement to defined symbol %s overflows 12-bit field"),
3043 S_GET_NAME (fragP
->fr_symbol
));
3045 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3046 _("displacement to undefined symbol %s overflows 12-bit field"),
3047 S_GET_NAME (fragP
->fr_symbol
));
3048 /* Stabilize this frag, so we don't trip an assert. */
3049 fragP
->fr_fix
+= fragP
->fr_var
;
3053 case C (COND_JUMP
, COND12
):
3054 case C (COND_JUMP_DELAY
, COND12
):
3055 /* A bcond won't fit, so turn it into a b!cond; bra disp; nop. */
3056 /* I found that a relax failure for gcc.c-torture/execute/930628-1.c
3057 was due to gas incorrectly relaxing an out-of-range conditional
3058 branch with delay slot. It turned:
3059 bf.s L6 (slot mov.l r12,@(44,r0))
3062 2c: 8f 01 a0 8b bf.s 32 <_main+32> (slot bra L6)
3064 32: 10 cb mov.l r12,@(44,r0)
3065 Therefore, branches with delay slots have to be handled
3066 differently from ones without delay slots. */
3068 unsigned char *buffer
=
3069 (unsigned char *) (fragP
->fr_fix
+ &fragP
->fr_literal
[0]);
3070 int highbyte
= target_big_endian
? 0 : 1;
3071 int lowbyte
= target_big_endian
? 1 : 0;
3072 int delay
= fragP
->fr_subtype
== C (COND_JUMP_DELAY
, COND12
);
3074 /* Toggle the true/false bit of the bcond. */
3075 buffer
[highbyte
] ^= 0x2;
3077 /* If this is a delayed branch, we may not put the bra in the
3078 slot. So we change it to a non-delayed branch, like that:
3079 b! cond slot_label; bra disp; slot_label: slot_insn
3080 ??? We should try if swapping the conditional branch and
3081 its delay-slot insn already makes the branch reach. */
3083 /* Build a relocation to six / four bytes farther on. */
3084 subseg_change (seg
, 0);
3085 fix_new (fragP
, fragP
->fr_fix
, 2, section_symbol (seg
),
3086 fragP
->fr_address
+ fragP
->fr_fix
+ (delay
? 4 : 6),
3087 1, BFD_RELOC_SH_PCDISP8BY2
);
3089 /* Set up a jump instruction. */
3090 buffer
[highbyte
+ 2] = 0xa0;
3091 buffer
[lowbyte
+ 2] = 0;
3092 fix_new (fragP
, fragP
->fr_fix
+ 2, 2, fragP
->fr_symbol
,
3093 fragP
->fr_offset
, 1, BFD_RELOC_SH_PCDISP12BY2
);
3097 buffer
[highbyte
] &= ~0x4; /* Removes delay slot from branch. */
3102 /* Fill in a NOP instruction. */
3103 buffer
[highbyte
+ 4] = 0x0;
3104 buffer
[lowbyte
+ 4] = 0x9;
3113 case C (COND_JUMP
, COND32
):
3114 case C (COND_JUMP_DELAY
, COND32
):
3115 case C (COND_JUMP
, UNDEF_WORD_DISP
):
3116 case C (COND_JUMP_DELAY
, UNDEF_WORD_DISP
):
3117 if (fragP
->fr_symbol
== NULL
)
3118 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3119 _("displacement overflows 8-bit field"));
3120 else if (S_IS_DEFINED (fragP
->fr_symbol
))
3121 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3122 _("displacement to defined symbol %s overflows 8-bit field"),
3123 S_GET_NAME (fragP
->fr_symbol
));
3125 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3126 _("displacement to undefined symbol %s overflows 8-bit field "),
3127 S_GET_NAME (fragP
->fr_symbol
));
3128 /* Stabilize this frag, so we don't trip an assert. */
3129 fragP
->fr_fix
+= fragP
->fr_var
;
3137 if (donerelax
&& !sh_relax
)
3138 as_warn_where (fragP
->fr_file
, fragP
->fr_line
,
3139 _("overflow in branch to %s; converted into longer instruction sequence"),
3140 (fragP
->fr_symbol
!= NULL
3141 ? S_GET_NAME (fragP
->fr_symbol
)
3146 md_section_align (segT seg ATTRIBUTE_UNUSED
, valueT size
)
3150 #else /* ! OBJ_ELF */
3151 return ((size
+ (1 << bfd_section_alignment (seg
)) - 1)
3152 & -(1 << bfd_section_alignment (seg
)));
3153 #endif /* ! OBJ_ELF */
3156 /* This static variable is set by s_uacons to tell sh_cons_align that
3157 the expression does not need to be aligned. */
3159 static int sh_no_align_cons
= 0;
3161 /* This handles the unaligned space allocation pseudo-ops, such as
3162 .uaword. .uaword is just like .word, but the value does not need
3166 s_uacons (int bytes
)
3168 /* Tell sh_cons_align not to align this value. */
3169 sh_no_align_cons
= 1;
3173 /* If a .word, et. al., pseud-op is seen, warn if the value is not
3174 aligned correctly. Note that this can cause warnings to be issued
3175 when assembling initialized structured which were declared with the
3176 packed attribute. FIXME: Perhaps we should require an option to
3177 enable this warning? */
3180 sh_cons_align (int nbytes
)
3184 if (sh_no_align_cons
)
3186 /* This is an unaligned pseudo-op. */
3187 sh_no_align_cons
= 0;
3192 while ((nbytes
& 1) == 0)
3201 if (now_seg
== absolute_section
)
3203 if ((abs_section_offset
& ((1 << nalign
) - 1)) != 0)
3204 as_warn (_("misaligned data"));
3208 frag_var (rs_align_test
, 1, 1, (relax_substateT
) 0,
3209 (symbolS
*) NULL
, (offsetT
) nalign
, (char *) NULL
);
3211 record_alignment (now_seg
, nalign
);
3214 /* When relaxing, we need to output a reloc for any .align directive
3215 that requests alignment to a four byte boundary or larger. This is
3216 also where we check for misaligned data. */
3219 sh_handle_align (fragS
*frag
)
3221 int bytes
= frag
->fr_next
->fr_address
- frag
->fr_address
- frag
->fr_fix
;
3223 if (frag
->fr_type
== rs_align_code
)
3225 static const unsigned char big_nop_pattern
[] = { 0x00, 0x09 };
3226 static const unsigned char little_nop_pattern
[] = { 0x09, 0x00 };
3228 char *p
= frag
->fr_literal
+ frag
->fr_fix
;
3237 if (target_big_endian
)
3239 memcpy (p
, big_nop_pattern
, sizeof big_nop_pattern
);
3240 frag
->fr_var
= sizeof big_nop_pattern
;
3244 memcpy (p
, little_nop_pattern
, sizeof little_nop_pattern
);
3245 frag
->fr_var
= sizeof little_nop_pattern
;
3248 else if (frag
->fr_type
== rs_align_test
)
3251 as_bad_where (frag
->fr_file
, frag
->fr_line
, _("misaligned data"));
3255 && (frag
->fr_type
== rs_align
3256 || frag
->fr_type
== rs_align_code
)
3257 && frag
->fr_address
+ frag
->fr_fix
> 0
3258 && frag
->fr_offset
> 1
3259 && now_seg
!= bss_section
)
3260 fix_new (frag
, frag
->fr_fix
, 2, &abs_symbol
, frag
->fr_offset
, 0,
3261 BFD_RELOC_SH_ALIGN
);
3264 /* See whether the relocation should be resolved locally. */
3267 sh_local_pcrel (fixS
*fix
)
3270 && (fix
->fx_r_type
== BFD_RELOC_SH_PCDISP8BY2
3271 || fix
->fx_r_type
== BFD_RELOC_SH_PCDISP12BY2
3272 || fix
->fx_r_type
== BFD_RELOC_SH_PCRELIMM8BY2
3273 || fix
->fx_r_type
== BFD_RELOC_SH_PCRELIMM8BY4
3274 || fix
->fx_r_type
== BFD_RELOC_8_PCREL
3275 || fix
->fx_r_type
== BFD_RELOC_SH_SWITCH16
3276 || fix
->fx_r_type
== BFD_RELOC_SH_SWITCH32
));
3279 /* See whether we need to force a relocation into the output file.
3280 This is used to force out switch and PC relative relocations when
3284 sh_force_relocation (fixS
*fix
)
3286 /* These relocations can't make it into a DSO, so no use forcing
3287 them for global symbols. */
3288 if (sh_local_pcrel (fix
))
3291 /* Make sure some relocations get emitted. */
3292 if (fix
->fx_r_type
== BFD_RELOC_SH_LOOP_START
3293 || fix
->fx_r_type
== BFD_RELOC_SH_LOOP_END
3294 || fix
->fx_r_type
== BFD_RELOC_SH_TLS_GD_32
3295 || fix
->fx_r_type
== BFD_RELOC_SH_TLS_LD_32
3296 || fix
->fx_r_type
== BFD_RELOC_SH_TLS_IE_32
3297 || fix
->fx_r_type
== BFD_RELOC_SH_TLS_LDO_32
3298 || fix
->fx_r_type
== BFD_RELOC_SH_TLS_LE_32
3299 || generic_force_reloc (fix
))
3305 return (fix
->fx_pcrel
3306 || SWITCH_TABLE (fix
)
3307 || fix
->fx_r_type
== BFD_RELOC_SH_COUNT
3308 || fix
->fx_r_type
== BFD_RELOC_SH_ALIGN
3309 || fix
->fx_r_type
== BFD_RELOC_SH_CODE
3310 || fix
->fx_r_type
== BFD_RELOC_SH_DATA
3311 || fix
->fx_r_type
== BFD_RELOC_SH_LABEL
);
3316 sh_fix_adjustable (fixS
*fixP
)
3318 if (fixP
->fx_r_type
== BFD_RELOC_32_PLT_PCREL
3319 || fixP
->fx_r_type
== BFD_RELOC_32_GOT_PCREL
3320 || fixP
->fx_r_type
== BFD_RELOC_SH_GOT20
3321 || fixP
->fx_r_type
== BFD_RELOC_SH_GOTPC
3322 || fixP
->fx_r_type
== BFD_RELOC_SH_GOTFUNCDESC
3323 || fixP
->fx_r_type
== BFD_RELOC_SH_GOTFUNCDESC20
3324 || fixP
->fx_r_type
== BFD_RELOC_SH_GOTOFFFUNCDESC
3325 || fixP
->fx_r_type
== BFD_RELOC_SH_GOTOFFFUNCDESC20
3326 || fixP
->fx_r_type
== BFD_RELOC_SH_FUNCDESC
3327 || ((fixP
->fx_r_type
== BFD_RELOC_32
) && dont_adjust_reloc_32
)
3328 || fixP
->fx_r_type
== BFD_RELOC_RVA
)
3331 /* We need the symbol name for the VTABLE entries */
3332 if (fixP
->fx_r_type
== BFD_RELOC_VTABLE_INHERIT
3333 || fixP
->fx_r_type
== BFD_RELOC_VTABLE_ENTRY
)
3340 sh_elf_final_processing (void)
3344 /* Set file-specific flags to indicate if this code needs
3345 a processor with the sh-dsp / sh2e ISA to execute. */
3346 val
= sh_find_elf_flags (valid_arch
);
3348 elf_elfheader (stdoutput
)->e_flags
&= ~EF_SH_MACH_MASK
;
3349 elf_elfheader (stdoutput
)->e_flags
|= val
;
3352 elf_elfheader (stdoutput
)->e_flags
|= EF_SH_FDPIC
;
3357 /* Return the target format for uClinux. */
3360 sh_uclinux_target_format (void)
3363 return (!target_big_endian
? "elf32-sh-fdpic" : "elf32-shbig-fdpic");
3365 return (!target_big_endian
? "elf32-shl" : "elf32-sh");
3369 /* Apply fixup FIXP to SIZE-byte field BUF given that VAL is its
3370 assembly-time value. If we're generating a reloc for FIXP,
3371 see whether the addend should be stored in-place or whether
3372 it should be in an ELF r_addend field. */
3375 apply_full_field_fix (fixS
*fixP
, char *buf
, bfd_vma val
, int size
)
3377 reloc_howto_type
*howto
;
3379 if (fixP
->fx_addsy
!= NULL
|| fixP
->fx_pcrel
)
3381 howto
= bfd_reloc_type_lookup (stdoutput
, fixP
->fx_r_type
);
3382 if (howto
&& !howto
->partial_inplace
)
3384 fixP
->fx_addnumber
= val
;
3388 md_number_to_chars (buf
, val
, size
);
3391 /* Apply a fixup to the object file. */
3394 md_apply_fix (fixS
*fixP
, valueT
*valP
, segT seg ATTRIBUTE_UNUSED
)
3396 char *buf
= fixP
->fx_where
+ fixP
->fx_frag
->fr_literal
;
3397 int lowbyte
= target_big_endian
? 1 : 0;
3398 int highbyte
= target_big_endian
? 0 : 1;
3399 long val
= (long) *valP
;
3403 /* A difference between two symbols, the second of which is in the
3404 current section, is transformed in a PC-relative relocation to
3405 the other symbol. We have to adjust the relocation type here. */
3408 switch (fixP
->fx_r_type
)
3414 fixP
->fx_r_type
= BFD_RELOC_32_PCREL
;
3417 /* Currently, we only support 32-bit PCREL relocations.
3418 We'd need a new reloc type to handle 16_PCREL, and
3419 8_PCREL is already taken for R_SH_SWITCH8, which
3420 apparently does something completely different than what
3423 bfd_set_error (bfd_error_bad_value
);
3427 bfd_set_error (bfd_error_bad_value
);
3432 /* The function adjust_reloc_syms won't convert a reloc against a weak
3433 symbol into a reloc against a section, but bfd_install_relocation
3434 will screw up if the symbol is defined, so we have to adjust val here
3435 to avoid the screw up later.
3437 For ordinary relocs, this does not happen for ELF, since for ELF,
3438 bfd_install_relocation uses the "special function" field of the
3439 howto, and does not execute the code that needs to be undone, as long
3440 as the special function does not return bfd_reloc_continue.
3441 It can happen for GOT- and PLT-type relocs the way they are
3442 described in elf32-sh.c as they use bfd_elf_generic_reloc, but it
3443 doesn't matter here since those relocs don't use VAL; see below. */
3444 if (OUTPUT_FLAVOR
!= bfd_target_elf_flavour
3445 && fixP
->fx_addsy
!= NULL
3446 && S_IS_WEAK (fixP
->fx_addsy
))
3447 val
-= S_GET_VALUE (fixP
->fx_addsy
);
3449 if (SWITCH_TABLE (fixP
))
3450 val
-= S_GET_VALUE (fixP
->fx_subsy
);
3454 switch (fixP
->fx_r_type
)
3456 case BFD_RELOC_SH_IMM3
:
3458 * buf
= (* buf
& 0xf8) | (val
& 0x7);
3460 case BFD_RELOC_SH_IMM3U
:
3462 * buf
= (* buf
& 0x8f) | ((val
& 0x7) << 4);
3464 case BFD_RELOC_SH_DISP12
:
3466 buf
[lowbyte
] = val
& 0xff;
3467 buf
[highbyte
] |= (val
>> 8) & 0x0f;
3469 case BFD_RELOC_SH_DISP12BY2
:
3472 buf
[lowbyte
] = (val
>> 1) & 0xff;
3473 buf
[highbyte
] |= (val
>> 9) & 0x0f;
3475 case BFD_RELOC_SH_DISP12BY4
:
3478 buf
[lowbyte
] = (val
>> 2) & 0xff;
3479 buf
[highbyte
] |= (val
>> 10) & 0x0f;
3481 case BFD_RELOC_SH_DISP12BY8
:
3484 buf
[lowbyte
] = (val
>> 3) & 0xff;
3485 buf
[highbyte
] |= (val
>> 11) & 0x0f;
3487 case BFD_RELOC_SH_DISP20
:
3488 if (! target_big_endian
)
3492 buf
[1] = (buf
[1] & 0x0f) | ((val
>> 12) & 0xf0);
3493 buf
[2] = (val
>> 8) & 0xff;
3494 buf
[3] = val
& 0xff;
3496 case BFD_RELOC_SH_DISP20BY8
:
3497 if (!target_big_endian
)
3502 buf
[1] = (buf
[1] & 0x0f) | ((val
>> 20) & 0xf0);
3503 buf
[2] = (val
>> 16) & 0xff;
3504 buf
[3] = (val
>> 8) & 0xff;
3507 case BFD_RELOC_SH_IMM4
:
3509 *buf
= (*buf
& 0xf0) | (val
& 0xf);
3512 case BFD_RELOC_SH_IMM4BY2
:
3515 *buf
= (*buf
& 0xf0) | ((val
>> 1) & 0xf);
3518 case BFD_RELOC_SH_IMM4BY4
:
3521 *buf
= (*buf
& 0xf0) | ((val
>> 2) & 0xf);
3524 case BFD_RELOC_SH_IMM8BY2
:
3530 case BFD_RELOC_SH_IMM8BY4
:
3537 case BFD_RELOC_SH_IMM8
:
3538 /* Sometimes the 8 bit value is sign extended (e.g., add) and
3539 sometimes it is not (e.g., and). We permit any 8 bit value.
3540 Note that adding further restrictions may invalidate
3541 reasonable looking assembly code, such as ``and -0x1,r0''. */
3547 case BFD_RELOC_SH_PCRELIMM8BY4
:
3548 /* If we are dealing with a known destination ... */
3549 if ((fixP
->fx_addsy
== NULL
|| S_IS_DEFINED (fixP
->fx_addsy
))
3550 && (fixP
->fx_subsy
== NULL
|| S_IS_DEFINED (fixP
->fx_addsy
)))
3552 /* Don't silently move the destination due to misalignment.
3553 The absolute address is the fragment base plus the offset into
3554 the fragment plus the pc relative offset to the label. */
3555 if ((fixP
->fx_frag
->fr_address
+ fixP
->fx_where
+ val
) & 3)
3556 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3557 _("offset to unaligned destination"));
3559 /* The displacement cannot be zero or backward even if aligned.
3560 Allow -2 because val has already been adjusted somewhere. */
3562 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("negative offset"));
3565 /* The lower two bits of the PC are cleared before the
3566 displacement is added in. We can assume that the destination
3567 is on a 4 byte boundary. If this instruction is also on a 4
3568 byte boundary, then we want
3570 and target - here is a multiple of 4.
3571 Otherwise, we are on a 2 byte boundary, and we want
3572 (target - (here - 2)) / 4
3573 and target - here is not a multiple of 4. Computing
3574 (target - (here - 2)) / 4 == (target - here + 2) / 4
3575 works for both cases, since in the first case the addition of
3576 2 will be removed by the division. target - here is in the
3578 val
= (val
+ 2) / 4;
3580 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("pcrel too far"));
3584 case BFD_RELOC_SH_PCRELIMM8BY2
:
3587 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("pcrel too far"));
3591 case BFD_RELOC_SH_PCDISP8BY2
:
3593 if (val
< -0x80 || val
> 0x7f)
3594 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("pcrel too far"));
3598 case BFD_RELOC_SH_PCDISP12BY2
:
3600 if (val
< -0x800 || val
> 0x7ff)
3601 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("pcrel too far"));
3602 buf
[lowbyte
] = val
& 0xff;
3603 buf
[highbyte
] |= (val
>> 8) & 0xf;
3607 case BFD_RELOC_32_PCREL
:
3608 apply_full_field_fix (fixP
, buf
, val
, 4);
3612 apply_full_field_fix (fixP
, buf
, val
, 2);
3615 case BFD_RELOC_SH_USES
:
3616 /* Pass the value into sh_reloc(). */
3617 fixP
->fx_addnumber
= val
;
3620 case BFD_RELOC_SH_COUNT
:
3621 case BFD_RELOC_SH_ALIGN
:
3622 case BFD_RELOC_SH_CODE
:
3623 case BFD_RELOC_SH_DATA
:
3624 case BFD_RELOC_SH_LABEL
:
3625 /* Nothing to do here. */
3628 case BFD_RELOC_SH_LOOP_START
:
3629 case BFD_RELOC_SH_LOOP_END
:
3631 case BFD_RELOC_VTABLE_INHERIT
:
3632 case BFD_RELOC_VTABLE_ENTRY
:
3637 case BFD_RELOC_32_PLT_PCREL
:
3638 /* Make the jump instruction point to the address of the operand. At
3639 runtime we merely add the offset to the actual PLT entry. */
3640 * valP
= 0xfffffffc;
3641 val
= fixP
->fx_offset
;
3643 val
-= S_GET_VALUE (fixP
->fx_subsy
);
3644 apply_full_field_fix (fixP
, buf
, val
, 4);
3647 case BFD_RELOC_SH_GOTPC
:
3648 /* This is tough to explain. We end up with this one if we have
3649 operands that look like "_GLOBAL_OFFSET_TABLE_+[.-.L284]".
3650 The goal here is to obtain the absolute address of the GOT,
3651 and it is strongly preferable from a performance point of
3652 view to avoid using a runtime relocation for this. There are
3653 cases where you have something like:
3655 .long _GLOBAL_OFFSET_TABLE_+[.-.L66]
3657 and here no correction would be required. Internally in the
3658 assembler we treat operands of this form as not being pcrel
3659 since the '.' is explicitly mentioned, and I wonder whether
3660 it would simplify matters to do it this way. Who knows. In
3661 earlier versions of the PIC patches, the pcrel_adjust field
3662 was used to store the correction, but since the expression is
3663 not pcrel, I felt it would be confusing to do it this way. */
3665 apply_full_field_fix (fixP
, buf
, val
, 4);
3668 case BFD_RELOC_SH_TLS_GD_32
:
3669 case BFD_RELOC_SH_TLS_LD_32
:
3670 case BFD_RELOC_SH_TLS_IE_32
:
3671 S_SET_THREAD_LOCAL (fixP
->fx_addsy
);
3673 case BFD_RELOC_32_GOT_PCREL
:
3674 case BFD_RELOC_SH_GOT20
:
3675 case BFD_RELOC_SH_GOTPLT32
:
3676 case BFD_RELOC_SH_GOTFUNCDESC
:
3677 case BFD_RELOC_SH_GOTFUNCDESC20
:
3678 case BFD_RELOC_SH_GOTOFFFUNCDESC
:
3679 case BFD_RELOC_SH_GOTOFFFUNCDESC20
:
3680 case BFD_RELOC_SH_FUNCDESC
:
3681 * valP
= 0; /* Fully resolved at runtime. No addend. */
3682 apply_full_field_fix (fixP
, buf
, 0, 4);
3685 case BFD_RELOC_SH_TLS_LDO_32
:
3686 case BFD_RELOC_SH_TLS_LE_32
:
3687 S_SET_THREAD_LOCAL (fixP
->fx_addsy
);
3689 case BFD_RELOC_32_GOTOFF
:
3690 case BFD_RELOC_SH_GOTOFF20
:
3691 apply_full_field_fix (fixP
, buf
, val
, 4);
3701 if ((val
& ((1 << shift
) - 1)) != 0)
3702 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("misaligned offset"));
3706 val
= ((val
>> shift
)
3707 | ((long) -1 & ~ ((long) -1 >> shift
)));
3710 /* Extend sign for 64-bit host. */
3711 val
= ((val
& 0xffffffff) ^ 0x80000000) - 0x80000000;
3712 if (max
!= 0 && (val
< min
|| val
> max
))
3713 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("offset out of range"));
3715 /* Stop the generic code from trying to overflow check the value as well.
3716 It may not have the correct value anyway, as we do not store val back
3718 fixP
->fx_no_overflow
= 1;
3720 if (fixP
->fx_addsy
== NULL
&& fixP
->fx_pcrel
== 0)
3724 /* Called just before address relaxation. Return the length
3725 by which a fragment must grow to reach it's destination. */
3728 md_estimate_size_before_relax (fragS
*fragP
, segT segment_type
)
3732 switch (fragP
->fr_subtype
)
3737 case C (UNCOND_JUMP
, UNDEF_DISP
):
3738 /* Used to be a branch to somewhere which was unknown. */
3739 if (!fragP
->fr_symbol
)
3741 fragP
->fr_subtype
= C (UNCOND_JUMP
, UNCOND12
);
3743 else if (S_GET_SEGMENT (fragP
->fr_symbol
) == segment_type
)
3745 fragP
->fr_subtype
= C (UNCOND_JUMP
, UNCOND12
);
3749 fragP
->fr_subtype
= C (UNCOND_JUMP
, UNDEF_WORD_DISP
);
3753 case C (COND_JUMP
, UNDEF_DISP
):
3754 case C (COND_JUMP_DELAY
, UNDEF_DISP
):
3755 what
= GET_WHAT (fragP
->fr_subtype
);
3756 /* Used to be a branch to somewhere which was unknown. */
3757 if (fragP
->fr_symbol
3758 && S_GET_SEGMENT (fragP
->fr_symbol
) == segment_type
)
3760 /* Got a symbol and it's defined in this segment, become byte
3761 sized - maybe it will fix up. */
3762 fragP
->fr_subtype
= C (what
, COND8
);
3764 else if (fragP
->fr_symbol
)
3766 /* It's got a segment, but it's not ours, so it will always be long. */
3767 fragP
->fr_subtype
= C (what
, UNDEF_WORD_DISP
);
3771 /* We know the abs value. */
3772 fragP
->fr_subtype
= C (what
, COND8
);
3776 case C (UNCOND_JUMP
, UNCOND12
):
3777 case C (UNCOND_JUMP
, UNCOND32
):
3778 case C (UNCOND_JUMP
, UNDEF_WORD_DISP
):
3779 case C (COND_JUMP
, COND8
):
3780 case C (COND_JUMP
, COND12
):
3781 case C (COND_JUMP
, COND32
):
3782 case C (COND_JUMP
, UNDEF_WORD_DISP
):
3783 case C (COND_JUMP_DELAY
, COND8
):
3784 case C (COND_JUMP_DELAY
, COND12
):
3785 case C (COND_JUMP_DELAY
, COND32
):
3786 case C (COND_JUMP_DELAY
, UNDEF_WORD_DISP
):
3787 /* When relaxing a section for the second time, we don't need to
3788 do anything besides return the current size. */
3792 fragP
->fr_var
= md_relax_table
[fragP
->fr_subtype
].rlx_length
;
3793 return fragP
->fr_var
;
3796 /* Put number into target byte order. */
3799 md_number_to_chars (char *ptr
, valueT use
, int nbytes
)
3801 if (! target_big_endian
)
3802 number_to_chars_littleendian (ptr
, use
, nbytes
);
3804 number_to_chars_bigendian (ptr
, use
, nbytes
);
3807 /* This version is used in obj-coff.c eg. for the sh-hms target. */
3810 md_pcrel_from (fixS
*fixP
)
3812 return fixP
->fx_size
+ fixP
->fx_where
+ fixP
->fx_frag
->fr_address
+ 2;
3816 md_pcrel_from_section (fixS
*fixP
, segT sec
)
3818 if (! sh_local_pcrel (fixP
)
3819 && fixP
->fx_addsy
!= (symbolS
*) NULL
3820 && (generic_force_reloc (fixP
)
3821 || S_GET_SEGMENT (fixP
->fx_addsy
) != sec
))
3823 /* The symbol is undefined (or is defined but not in this section,
3824 or we're not sure about it being the final definition). Let the
3825 linker figure it out. We need to adjust the subtraction of a
3826 symbol to the position of the relocated data, though. */
3827 return fixP
->fx_subsy
? fixP
->fx_where
+ fixP
->fx_frag
->fr_address
: 0;
3830 return md_pcrel_from (fixP
);
3833 /* Create a reloc. */
3836 tc_gen_reloc (asection
*section ATTRIBUTE_UNUSED
, fixS
*fixp
)
3839 bfd_reloc_code_real_type r_type
;
3841 rel
= XNEW (arelent
);
3842 rel
->sym_ptr_ptr
= XNEW (asymbol
*);
3843 *rel
->sym_ptr_ptr
= symbol_get_bfdsym (fixp
->fx_addsy
);
3844 rel
->address
= fixp
->fx_frag
->fr_address
+ fixp
->fx_where
;
3846 r_type
= fixp
->fx_r_type
;
3848 if (SWITCH_TABLE (fixp
))
3850 *rel
->sym_ptr_ptr
= symbol_get_bfdsym (fixp
->fx_subsy
);
3851 rel
->addend
= rel
->address
- S_GET_VALUE(fixp
->fx_subsy
);
3852 if (r_type
== BFD_RELOC_16
)
3853 r_type
= BFD_RELOC_SH_SWITCH16
;
3854 else if (r_type
== BFD_RELOC_8
)
3855 r_type
= BFD_RELOC_8_PCREL
;
3856 else if (r_type
== BFD_RELOC_32
)
3857 r_type
= BFD_RELOC_SH_SWITCH32
;
3861 else if (r_type
== BFD_RELOC_SH_USES
)
3862 rel
->addend
= fixp
->fx_addnumber
;
3863 else if (r_type
== BFD_RELOC_SH_COUNT
)
3864 rel
->addend
= fixp
->fx_offset
;
3865 else if (r_type
== BFD_RELOC_SH_ALIGN
)
3866 rel
->addend
= fixp
->fx_offset
;
3867 else if (r_type
== BFD_RELOC_VTABLE_INHERIT
3868 || r_type
== BFD_RELOC_VTABLE_ENTRY
)
3869 rel
->addend
= fixp
->fx_offset
;
3870 else if (r_type
== BFD_RELOC_SH_LOOP_START
3871 || r_type
== BFD_RELOC_SH_LOOP_END
)
3872 rel
->addend
= fixp
->fx_offset
;
3873 else if (r_type
== BFD_RELOC_SH_LABEL
&& fixp
->fx_pcrel
)
3876 rel
->address
= rel
->addend
= fixp
->fx_offset
;
3879 rel
->addend
= fixp
->fx_addnumber
;
3881 rel
->howto
= bfd_reloc_type_lookup (stdoutput
, r_type
);
3883 if (rel
->howto
== NULL
)
3885 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
3886 _("Cannot represent relocation type %s"),
3887 bfd_get_reloc_code_name (r_type
));
3888 /* Set howto to a garbage value so that we can keep going. */
3889 rel
->howto
= bfd_reloc_type_lookup (stdoutput
, BFD_RELOC_32
);
3890 gas_assert (rel
->howto
!= NULL
);
3893 else if (rel
->howto
->type
== R_SH_IND12W
)
3894 rel
->addend
+= fixp
->fx_offset
- 4;
3901 inline static char *
3902 sh_end_of_match (char *cont
, const char *what
)
3904 int len
= strlen (what
);
3906 if (strncasecmp (cont
, what
, strlen (what
)) == 0
3907 && ! is_part_of_name (cont
[len
]))
3914 sh_parse_name (char const *name
,
3916 enum expr_mode mode
,
3919 char *next
= input_line_pointer
;
3924 exprP
->X_op_symbol
= NULL
;
3926 if (strcmp (name
, GLOBAL_OFFSET_TABLE_NAME
) == 0)
3929 GOT_symbol
= symbol_find_or_make (name
);
3931 exprP
->X_add_symbol
= GOT_symbol
;
3933 /* If we have an absolute symbol or a reg, then we know its
3935 segment
= S_GET_SEGMENT (exprP
->X_add_symbol
);
3936 if (mode
!= expr_defer
&& segment
== absolute_section
)
3938 exprP
->X_op
= O_constant
;
3939 exprP
->X_add_number
= S_GET_VALUE (exprP
->X_add_symbol
);
3940 exprP
->X_add_symbol
= NULL
;
3942 else if (mode
!= expr_defer
&& segment
== reg_section
)
3944 exprP
->X_op
= O_register
;
3945 exprP
->X_add_number
= S_GET_VALUE (exprP
->X_add_symbol
);
3946 exprP
->X_add_symbol
= NULL
;
3950 exprP
->X_op
= O_symbol
;
3951 exprP
->X_add_number
= 0;
3957 exprP
->X_add_symbol
= symbol_find_or_make (name
);
3959 if (*nextcharP
!= '@')
3961 else if ((next_end
= sh_end_of_match (next
+ 1, "GOTOFF")))
3962 reloc_type
= BFD_RELOC_32_GOTOFF
;
3963 else if ((next_end
= sh_end_of_match (next
+ 1, "GOTPLT")))
3964 reloc_type
= BFD_RELOC_SH_GOTPLT32
;
3965 else if ((next_end
= sh_end_of_match (next
+ 1, "GOT")))
3966 reloc_type
= BFD_RELOC_32_GOT_PCREL
;
3967 else if ((next_end
= sh_end_of_match (next
+ 1, "PLT")))
3968 reloc_type
= BFD_RELOC_32_PLT_PCREL
;
3969 else if ((next_end
= sh_end_of_match (next
+ 1, "TLSGD")))
3970 reloc_type
= BFD_RELOC_SH_TLS_GD_32
;
3971 else if ((next_end
= sh_end_of_match (next
+ 1, "TLSLDM")))
3972 reloc_type
= BFD_RELOC_SH_TLS_LD_32
;
3973 else if ((next_end
= sh_end_of_match (next
+ 1, "GOTTPOFF")))
3974 reloc_type
= BFD_RELOC_SH_TLS_IE_32
;
3975 else if ((next_end
= sh_end_of_match (next
+ 1, "TPOFF")))
3976 reloc_type
= BFD_RELOC_SH_TLS_LE_32
;
3977 else if ((next_end
= sh_end_of_match (next
+ 1, "DTPOFF")))
3978 reloc_type
= BFD_RELOC_SH_TLS_LDO_32
;
3979 else if ((next_end
= sh_end_of_match (next
+ 1, "PCREL")))
3980 reloc_type
= BFD_RELOC_32_PCREL
;
3981 else if ((next_end
= sh_end_of_match (next
+ 1, "GOTFUNCDESC")))
3982 reloc_type
= BFD_RELOC_SH_GOTFUNCDESC
;
3983 else if ((next_end
= sh_end_of_match (next
+ 1, "GOTOFFFUNCDESC")))
3984 reloc_type
= BFD_RELOC_SH_GOTOFFFUNCDESC
;
3985 else if ((next_end
= sh_end_of_match (next
+ 1, "FUNCDESC")))
3986 reloc_type
= BFD_RELOC_SH_FUNCDESC
;
3990 *input_line_pointer
= *nextcharP
;
3991 input_line_pointer
= next_end
;
3992 *nextcharP
= *input_line_pointer
;
3993 *input_line_pointer
= '\0';
3995 exprP
->X_op
= O_PIC_reloc
;
3996 exprP
->X_add_number
= 0;
3997 exprP
->X_md
= reloc_type
;
4003 sh_cfi_frame_initial_instructions (void)
4005 cfi_add_CFA_def_cfa (15, 0);
4009 sh_regname_to_dw2regnum (char *regname
)
4011 unsigned int regnum
= -1;
4015 static struct { const char *name
; int dw2regnum
; } regnames
[] =
4017 { "pr", 17 }, { "t", 18 }, { "gbr", 19 }, { "mach", 20 },
4018 { "macl", 21 }, { "fpul", 23 }
4021 for (i
= 0; i
< ARRAY_SIZE (regnames
); ++i
)
4022 if (strcmp (regnames
[i
].name
, regname
) == 0)
4023 return regnames
[i
].dw2regnum
;
4025 if (regname
[0] == 'r')
4028 regnum
= strtoul (p
, &q
, 10);
4029 if (p
== q
|| *q
|| regnum
>= 16)
4032 else if (regname
[0] == 'f' && regname
[1] == 'r')
4035 regnum
= strtoul (p
, &q
, 10);
4036 if (p
== q
|| *q
|| regnum
>= 16)
4040 else if (regname
[0] == 'x' && regname
[1] == 'd')
4043 regnum
= strtoul (p
, &q
, 10);
4044 if (p
== q
|| *q
|| regnum
>= 8)
4050 #endif /* OBJ_ELF */