1 /* Blackfin Core Timer model.
3 Copyright (C) 2010-2024 Free Software Foundation, Inc.
4 Contributed by Analog Devices, Inc.
6 This file is part of simulators.
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the License, or
11 (at your option) any later version.
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
21 /* This must come before any other includes. */
26 #include "dv-bfin_cec.h"
27 #include "dv-bfin_ctimer.h"
32 struct hw_event
*handler
;
35 /* Order after here is important -- matches hardware MMR layout. */
36 bu32 tcntl
, tperiod
, tscale
, tcount
;
38 #define mmr_base() offsetof(struct bfin_ctimer, tcntl)
39 #define mmr_offset(mmr) (offsetof(struct bfin_ctimer, mmr) - mmr_base())
41 static const char * const mmr_names
[] =
43 "TCNTL", "TPERIOD", "TSCALE", "TCOUNT",
45 #define mmr_name(off) mmr_names[(off) / 4]
48 bfin_ctimer_enabled (struct bfin_ctimer
*ctimer
)
50 return (ctimer
->tcntl
& TMPWR
) && (ctimer
->tcntl
& TMREN
);
54 bfin_ctimer_scale (struct bfin_ctimer
*ctimer
)
56 /* Only low 8 bits are actually checked. */
57 return (ctimer
->tscale
& 0xff) + 1;
61 bfin_ctimer_schedule (struct hw
*me
, struct bfin_ctimer
*ctimer
);
64 bfin_ctimer_expire (struct hw
*me
, void *data
)
66 struct bfin_ctimer
*ctimer
= data
;
68 ctimer
->tcntl
|= TINT
;
69 if (ctimer
->tcntl
& TAUTORLD
)
71 ctimer
->tcount
= ctimer
->tperiod
;
72 bfin_ctimer_schedule (me
, ctimer
);
77 ctimer
->handler
= NULL
;
80 hw_port_event (me
, IVG_IVTMR
, 1);
84 bfin_ctimer_update_count (struct hw
*me
, struct bfin_ctimer
*ctimer
)
89 /* If the timer was enabled w/out autoreload and has expired, then
90 there's nothing to calculate here. */
91 if (ctimer
->handler
== NULL
)
94 scale
= bfin_ctimer_scale (ctimer
);
95 timeout
= hw_event_remain_time (me
, ctimer
->handler
);
96 ticks
= ctimer
->timeout
- timeout
;
97 ctimer
->tcount
-= (scale
* ticks
);
98 ctimer
->timeout
= timeout
;
102 bfin_ctimer_deschedule (struct hw
*me
, struct bfin_ctimer
*ctimer
)
106 hw_event_queue_deschedule (me
, ctimer
->handler
);
107 ctimer
->handler
= NULL
;
112 bfin_ctimer_schedule (struct hw
*me
, struct bfin_ctimer
*ctimer
)
114 bu32 scale
= bfin_ctimer_scale (ctimer
);
115 ctimer
->timeout
= (ctimer
->tcount
/ scale
) + !!(ctimer
->tcount
% scale
);
116 ctimer
->handler
= hw_event_queue_schedule (me
, ctimer
->timeout
,
122 bfin_ctimer_io_write_buffer (struct hw
*me
, const void *source
,
123 int space
, address_word addr
, unsigned nr_bytes
)
125 struct bfin_ctimer
*ctimer
= hw_data (me
);
131 /* Invalid access mode is higher priority than missing register. */
132 if (!dv_bfin_mmr_require_32 (me
, addr
, nr_bytes
, true))
135 value
= dv_load_4 (source
);
136 mmr_off
= addr
- ctimer
->base
;
137 valuep
= (void *)((uintptr_t)ctimer
+ mmr_base() + mmr_off
);
141 curr_enabled
= bfin_ctimer_enabled (ctimer
);
144 case mmr_offset(tcntl
):
145 /* HRM describes TINT as sticky, but it isn't W1C. */
148 if (bfin_ctimer_enabled (ctimer
) == curr_enabled
)
152 else if (curr_enabled
)
154 bfin_ctimer_update_count (me
, ctimer
);
155 bfin_ctimer_deschedule (me
, ctimer
);
158 bfin_ctimer_schedule (me
, ctimer
);
161 case mmr_offset(tcount
):
162 /* HRM says writes are discarded when enabled. */
163 /* XXX: But hardware seems to be writeable all the time ? */
164 /* if (!curr_enabled) */
167 case mmr_offset(tperiod
):
168 /* HRM says writes are discarded when enabled. */
169 /* XXX: But hardware seems to be writeable all the time ? */
170 /* if (!curr_enabled) */
172 /* Writes are mirrored into TCOUNT. */
173 ctimer
->tcount
= value
;
177 case mmr_offset(tscale
):
180 bfin_ctimer_update_count (me
, ctimer
);
181 bfin_ctimer_deschedule (me
, ctimer
);
185 bfin_ctimer_schedule (me
, ctimer
);
193 bfin_ctimer_io_read_buffer (struct hw
*me
, void *dest
,
194 int space
, address_word addr
, unsigned nr_bytes
)
196 struct bfin_ctimer
*ctimer
= hw_data (me
);
200 /* Invalid access mode is higher priority than missing register. */
201 if (!dv_bfin_mmr_require_32 (me
, addr
, nr_bytes
, false))
204 mmr_off
= addr
- ctimer
->base
;
205 valuep
= (void *)((uintptr_t)ctimer
+ mmr_base() + mmr_off
);
211 case mmr_offset(tcount
):
212 /* Since we're optimizing events here, we need to calculate
213 the new tcount value. */
214 if (bfin_ctimer_enabled (ctimer
))
215 bfin_ctimer_update_count (me
, ctimer
);
219 dv_store_4 (dest
, *valuep
);
224 static const struct hw_port_descriptor bfin_ctimer_ports
[] =
226 { "ivtmr", IVG_IVTMR
, 0, output_port
, },
231 attach_bfin_ctimer_regs (struct hw
*me
, struct bfin_ctimer
*ctimer
)
233 address_word attach_address
;
235 unsigned attach_size
;
236 reg_property_spec reg
;
238 if (hw_find_property (me
, "reg") == NULL
)
239 hw_abort (me
, "Missing \"reg\" property");
241 if (!hw_find_reg_array_property (me
, "reg", 0, ®
))
242 hw_abort (me
, "\"reg\" property must contain three addr/size entries");
244 hw_unit_address_to_attach_address (hw_parent (me
),
246 &attach_space
, &attach_address
, me
);
247 hw_unit_size_to_attach_size (hw_parent (me
), ®
.size
, &attach_size
, me
);
249 if (attach_size
!= BFIN_COREMMR_CTIMER_SIZE
)
250 hw_abort (me
, "\"reg\" size must be %#x", BFIN_COREMMR_CTIMER_SIZE
);
252 hw_attach_address (hw_parent (me
),
253 0, attach_space
, attach_address
, attach_size
, me
);
255 ctimer
->base
= attach_address
;
259 bfin_ctimer_finish (struct hw
*me
)
261 struct bfin_ctimer
*ctimer
;
263 ctimer
= HW_ZALLOC (me
, struct bfin_ctimer
);
265 set_hw_data (me
, ctimer
);
266 set_hw_io_read_buffer (me
, bfin_ctimer_io_read_buffer
);
267 set_hw_io_write_buffer (me
, bfin_ctimer_io_write_buffer
);
268 set_hw_ports (me
, bfin_ctimer_ports
);
270 attach_bfin_ctimer_regs (me
, ctimer
);
272 /* Initialize the Core Timer. */
275 const struct hw_descriptor dv_bfin_ctimer_descriptor
[] =
277 {"bfin_ctimer", bfin_ctimer_finish
,},