4 * This module includes support for MSI-X in pci devices.
6 * Author: Michael S. Tsirkin <mst@redhat.com>
8 * Copyright (c) 2009, Red Hat Inc, Michael S. Tsirkin (mst@redhat.com)
10 * This work is licensed under the terms of the GNU GPL, version 2. See
11 * the COPYING file in the top-level directory.
18 /* Declaration from linux/pci_regs.h */
19 #define PCI_CAP_ID_MSIX 0x11 /* MSI-X */
20 #define PCI_MSIX_FLAGS 2 /* Table at lower 11 bits */
21 #define PCI_MSIX_FLAGS_QSIZE 0x7FF
22 #define PCI_MSIX_FLAGS_ENABLE (1 << 15)
23 #define PCI_MSIX_FLAGS_BIRMASK (7 << 0)
25 /* MSI-X capability structure */
26 #define MSIX_TABLE_OFFSET 4
27 #define MSIX_PBA_OFFSET 8
28 #define MSIX_CAP_LENGTH 12
30 /* MSI enable bit is in byte 1 in FLAGS register */
31 #define MSIX_ENABLE_OFFSET (PCI_MSIX_FLAGS + 1)
32 #define MSIX_ENABLE_MASK (PCI_MSIX_FLAGS_ENABLE >> 8)
34 /* MSI-X table format */
35 #define MSIX_MSG_ADDR 0
36 #define MSIX_MSG_UPPER_ADDR 4
37 #define MSIX_MSG_DATA 8
38 #define MSIX_VECTOR_CTRL 12
39 #define MSIX_ENTRY_SIZE 16
40 #define MSIX_VECTOR_MASK 0x1
41 #define MSIX_MAX_ENTRIES 32
45 #define DEBUG(fmt, ...) \
47 fprintf(stderr, "%s: " fmt, __func__ , __VA_ARGS__); \
50 #define DEBUG(fmt, ...) do { } while(0)
53 /* Flag for interrupt controller to declare MSI-X support */
56 /* Reserve second half of the page for pending bits */
57 static int msix_page_pending(PCIDevice
*d
)
59 return (d
->msix_page_size
/ 2);
62 /* Add MSI-X capability to the config space for the device. */
63 /* Given a bar and its size, add MSI-X table on top of it
64 * and fill MSI-X capability in the config space.
65 * Original bar size must be a power of 2 or 0.
66 * New bar size is returned. */
67 static int msix_add_config(struct PCIDevice
*pdev
, unsigned short nentries
,
68 unsigned bar_nr
, unsigned bar_size
)
74 if (nentries
< 1 || nentries
> PCI_MSIX_FLAGS_QSIZE
+ 1)
76 if (bar_size
> 0x80000000)
79 /* Add space for MSI-X structures */
81 new_size
= pdev
->msix_page_size
;
82 } else if (bar_size
< pdev
->msix_page_size
) {
83 bar_size
= pdev
->msix_page_size
;
84 new_size
= pdev
->msix_page_size
* 2;
86 new_size
= bar_size
* 2;
88 pdev
->msix_bar_size
= new_size
;
89 config_offset
= pci_add_capability(pdev
, PCI_CAP_ID_MSIX
, MSIX_CAP_LENGTH
);
90 if (config_offset
< 0)
92 config
= pdev
->config
+ config_offset
;
94 pci_set_word(config
+ PCI_MSIX_FLAGS
, nentries
- 1);
95 /* Table on top of BAR */
96 pci_set_long(config
+ MSIX_TABLE_OFFSET
, bar_size
| bar_nr
);
97 /* Pending bits on top of that */
98 pci_set_long(config
+ MSIX_PBA_OFFSET
, (bar_size
+ msix_page_pending(pdev
))
100 pdev
->msix_cap
= config_offset
;
101 /* Make flags bit writeable. */
102 pdev
->wmask
[config_offset
+ MSIX_ENABLE_OFFSET
] |= MSIX_ENABLE_MASK
;
106 static void msix_free_irq_entries(PCIDevice
*dev
)
110 for (vector
= 0; vector
< dev
->msix_entries_nr
; ++vector
)
111 dev
->msix_entry_used
[vector
] = 0;
114 /* Handle MSI-X capability config write. */
115 void msix_write_config(PCIDevice
*dev
, uint32_t addr
,
116 uint32_t val
, int len
)
118 unsigned enable_pos
= dev
->msix_cap
+ MSIX_ENABLE_OFFSET
;
119 if (addr
+ len
<= enable_pos
|| addr
> enable_pos
)
122 if (msix_enabled(dev
))
123 qemu_set_irq(dev
->irq
[0], 0);
126 static uint32_t msix_mmio_readl(void *opaque
, target_phys_addr_t addr
)
128 PCIDevice
*dev
= opaque
;
129 unsigned int offset
= addr
& (dev
->msix_page_size
- 1);
130 void *page
= dev
->msix_table_page
;
133 memcpy(&val
, (void *)((char *)page
+ offset
), 4);
138 static uint32_t msix_mmio_read_unallowed(void *opaque
, target_phys_addr_t addr
)
140 fprintf(stderr
, "MSI-X: only dword read is allowed!\n");
144 static uint8_t msix_pending_mask(int vector
)
146 return 1 << (vector
% 8);
149 static uint8_t *msix_pending_byte(PCIDevice
*dev
, int vector
)
151 return dev
->msix_table_page
+ msix_page_pending(dev
) + vector
/ 8;
154 static int msix_is_pending(PCIDevice
*dev
, int vector
)
156 return *msix_pending_byte(dev
, vector
) & msix_pending_mask(vector
);
159 static void msix_set_pending(PCIDevice
*dev
, int vector
)
161 *msix_pending_byte(dev
, vector
) |= msix_pending_mask(vector
);
164 static void msix_clr_pending(PCIDevice
*dev
, int vector
)
166 *msix_pending_byte(dev
, vector
) &= ~msix_pending_mask(vector
);
169 static int msix_is_masked(PCIDevice
*dev
, int vector
)
171 unsigned offset
= vector
* MSIX_ENTRY_SIZE
+ MSIX_VECTOR_CTRL
;
172 return dev
->msix_table_page
[offset
] & MSIX_VECTOR_MASK
;
175 static void msix_mmio_writel(void *opaque
, target_phys_addr_t addr
,
178 PCIDevice
*dev
= opaque
;
179 unsigned int offset
= addr
& (dev
->msix_page_size
- 1);
180 int vector
= offset
/ MSIX_ENTRY_SIZE
;
181 memcpy(dev
->msix_table_page
+ offset
, &val
, 4);
182 if (!msix_is_masked(dev
, vector
) && msix_is_pending(dev
, vector
)) {
183 msix_clr_pending(dev
, vector
);
184 msix_notify(dev
, vector
);
188 static void msix_mmio_write_unallowed(void *opaque
, target_phys_addr_t addr
,
191 fprintf(stderr
, "MSI-X: only dword write is allowed!\n");
194 static CPUWriteMemoryFunc
* const msix_mmio_write
[] = {
195 msix_mmio_write_unallowed
, msix_mmio_write_unallowed
, msix_mmio_writel
198 static CPUReadMemoryFunc
* const msix_mmio_read
[] = {
199 msix_mmio_read_unallowed
, msix_mmio_read_unallowed
, msix_mmio_readl
202 /* Should be called from device's map method. */
203 void msix_mmio_map(PCIDevice
*d
, int region_num
,
204 uint32_t addr
, uint32_t size
, int type
)
206 uint8_t *config
= d
->config
+ d
->msix_cap
;
207 uint32_t table
= pci_get_long(config
+ MSIX_TABLE_OFFSET
);
208 uint32_t offset
= table
& ~(d
->msix_page_size
- 1);
209 /* TODO: for assigned devices, we'll want to make it possible to map
210 * pending bits separately in case they are in a separate bar. */
211 int table_bir
= table
& PCI_MSIX_FLAGS_BIRMASK
;
213 if (table_bir
!= region_num
)
217 cpu_register_physical_memory(addr
+ offset
, size
- offset
,
221 /* Initialize the MSI-X structures. Note: if MSI-X is supported, BAR size is
222 * modified, it should be retrieved with msix_bar_size. */
223 int msix_init(struct PCIDevice
*dev
, unsigned short nentries
,
224 unsigned bar_nr
, unsigned bar_size
, target_phys_addr_t page_size
)
227 /* Nothing to do if MSI is not supported by interrupt controller */
231 if (nentries
> MSIX_MAX_ENTRIES
)
234 dev
->msix_entry_used
= qemu_mallocz(MSIX_MAX_ENTRIES
*
235 sizeof *dev
->msix_entry_used
);
237 dev
->msix_page_size
= page_size
;
238 dev
->msix_table_page
= qemu_mallocz(dev
->msix_page_size
);
240 dev
->msix_mmio_index
= cpu_register_io_memory(msix_mmio_read
,
241 msix_mmio_write
, dev
);
242 if (dev
->msix_mmio_index
== -1) {
247 dev
->msix_entries_nr
= nentries
;
248 ret
= msix_add_config(dev
, nentries
, bar_nr
, bar_size
);
252 dev
->cap_present
|= QEMU_PCI_CAP_MSIX
;
256 dev
->msix_entries_nr
= 0;
257 cpu_unregister_io_memory(dev
->msix_mmio_index
);
259 qemu_free(dev
->msix_table_page
);
260 dev
->msix_table_page
= NULL
;
261 qemu_free(dev
->msix_entry_used
);
262 dev
->msix_entry_used
= NULL
;
266 /* Clean up resources for the device. */
267 int msix_uninit(PCIDevice
*dev
)
269 if (!(dev
->cap_present
& QEMU_PCI_CAP_MSIX
))
271 pci_del_capability(dev
, PCI_CAP_ID_MSIX
, MSIX_CAP_LENGTH
);
273 msix_free_irq_entries(dev
);
274 dev
->msix_entries_nr
= 0;
275 cpu_unregister_io_memory(dev
->msix_mmio_index
);
276 qemu_free(dev
->msix_table_page
);
277 dev
->msix_table_page
= NULL
;
278 qemu_free(dev
->msix_entry_used
);
279 dev
->msix_entry_used
= NULL
;
280 dev
->cap_present
&= ~QEMU_PCI_CAP_MSIX
;
284 void msix_save(PCIDevice
*dev
, QEMUFile
*f
)
286 unsigned n
= dev
->msix_entries_nr
;
288 if (!(dev
->cap_present
& QEMU_PCI_CAP_MSIX
)) {
292 qemu_put_buffer(f
, dev
->msix_table_page
, n
* MSIX_ENTRY_SIZE
);
293 qemu_put_buffer(f
, dev
->msix_table_page
+ msix_page_pending(dev
),
297 /* Should be called after restoring the config space. */
298 void msix_load(PCIDevice
*dev
, QEMUFile
*f
)
300 unsigned n
= dev
->msix_entries_nr
;
302 if (!(dev
->cap_present
& QEMU_PCI_CAP_MSIX
)) {
306 msix_free_irq_entries(dev
);
307 qemu_get_buffer(f
, dev
->msix_table_page
, n
* MSIX_ENTRY_SIZE
);
308 qemu_get_buffer(f
, dev
->msix_table_page
+ msix_page_pending(dev
),
312 /* Does device support MSI-X? */
313 int msix_present(PCIDevice
*dev
)
315 return dev
->cap_present
& QEMU_PCI_CAP_MSIX
;
318 /* Is MSI-X enabled? */
319 int msix_enabled(PCIDevice
*dev
)
321 return (dev
->cap_present
& QEMU_PCI_CAP_MSIX
) &&
322 (dev
->config
[dev
->msix_cap
+ MSIX_ENABLE_OFFSET
] &
326 /* Size of bar where MSI-X table resides, or 0 if MSI-X not supported. */
327 uint32_t msix_bar_size(PCIDevice
*dev
)
329 return (dev
->cap_present
& QEMU_PCI_CAP_MSIX
) ?
330 dev
->msix_bar_size
: 0;
333 /* Send an MSI-X message */
334 void msix_notify(PCIDevice
*dev
, unsigned vector
)
336 uint8_t *table_entry
= dev
->msix_table_page
+ vector
* MSIX_ENTRY_SIZE
;
340 if (vector
>= dev
->msix_entries_nr
|| !dev
->msix_entry_used
[vector
])
342 if (msix_is_masked(dev
, vector
)) {
343 msix_set_pending(dev
, vector
);
347 address
= pci_get_long(table_entry
+ MSIX_MSG_UPPER_ADDR
);
348 address
= (address
<< 32) | pci_get_long(table_entry
+ MSIX_MSG_ADDR
);
349 data
= pci_get_long(table_entry
+ MSIX_MSG_DATA
);
350 stl_phys(address
, data
);
353 void msix_reset(PCIDevice
*dev
)
355 if (!(dev
->cap_present
& QEMU_PCI_CAP_MSIX
))
357 msix_free_irq_entries(dev
);
358 dev
->config
[dev
->msix_cap
+ MSIX_ENABLE_OFFSET
] &= MSIX_ENABLE_MASK
;
359 memset(dev
->msix_table_page
, 0, dev
->msix_page_size
);
362 /* PCI spec suggests that devices make it possible for software to configure
363 * less vectors than supported by the device, but does not specify a standard
364 * mechanism for devices to do so.
366 * We support this by asking devices to declare vectors software is going to
367 * actually use, and checking this on the notification path. Devices that
368 * don't want to follow the spec suggestion can declare all vectors as used. */
370 /* Mark vector as used. */
371 int msix_vector_use(PCIDevice
*dev
, unsigned vector
)
373 if (vector
>= dev
->msix_entries_nr
)
375 dev
->msix_entry_used
[vector
]++;
379 /* Mark vector as unused. */
380 void msix_vector_unuse(PCIDevice
*dev
, unsigned vector
)
382 if (vector
< dev
->msix_entries_nr
&& dev
->msix_entry_used
[vector
])
383 --dev
->msix_entry_used
[vector
];