When setting a cache path also enable the cache implicitly.
[Rockbox.git] / firmware / export / imx31l.h
blob9ac0bc84a1e35c02eab921ce4f4a91d2dd81071c
1 /***************************************************************************
2 * __________ __ ___.
3 * Open \______ \ ____ ____ | | _\_ |__ _______ ___
4 * Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ /
5 * Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < <
6 * Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \
7 * \/ \/ \/ \/ \/
8 * $Id$
10 * Copyright (C) 2006 by James Espinoza
12 * All files in this archive are subject to the GNU General Public License.
13 * See the file COPYING in the source tree root for full license agreement.
15 * This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY
16 * KIND, either express or implied.
18 ****************************************************************************/
19 #ifndef __IMX31L_H__
20 #define __IMX31L_H__
22 /* Most(if not all) of these defines are copied from Nand-Boot v4 provided w/ the Imx31 Linux Bsp*/
24 #define REG8_PTR_T volatile unsigned char *
25 #define REG16_PTR_T volatile unsigned short *
26 #define REG32_PTR_T volatile unsigned long *
28 /* Place in the section with the framebuffer */
29 #define TTB_BASE_ADDR (0x80100000 + 0x00100000 - TTB_SIZE)
30 #define TTB_SIZE (0x4000)
31 #define IRAM_SIZE (0x4000)
32 #define TTB_BASE ((unsigned int *)TTB_BASE_ADDR)
33 #define FRAME ((void*)0x03f00000)
34 #define FRAME_SIZE (240*320*2)
36 #define DEVBSS_ATTR __attribute__((section(".devbss"),nocommon))
37 #define QHARRAY_ATTR __attribute__((section(".qharray"),nocommon))
40 * AIPS 1
42 #define IRAM_BASE_ADDR 0x1fffc000
43 #define L2CC_BASE_ADDR 0x30000000
44 #define AIPS1_BASE_ADDR 0x43F00000
45 #define AIPS1_CTRL_BASE_ADDR AIPS1_BASE_ADDR
46 #define MAX_BASE_ADDR 0x43F04000
47 #define EVTMON_BASE_ADDR 0x43F08000
48 #define CLKCTL_BASE_ADDR 0x43F0C000
49 #define ETB_SLOT4_BASE_ADDR 0x43F10000
50 #define ETB_SLOT5_BASE_ADDR 0x43F14000
51 #define ECT_CTIO_BASE_ADDR 0x43F18000
52 #define I2C1_BASE_ADDR 0x43F80000
53 #define I2C3_BASE_ADDR 0x43F84000
54 #define OTG_BASE_ADDR 0x43F88000
55 #define ATA_BASE_ADDR 0x43F8C000
56 #define UART1_BASE_ADDR 0x43F90000
57 #define UART2_BASE_ADDR 0x43F94000
58 #define I2C2_BASE_ADDR 0x43F98000
59 #define OWIRE_BASE_ADDR 0x43F9C000
60 #define SSI1_BASE_ADDR 0x43FA0000
61 #define CSPI1_BASE_ADDR 0x43FA4000
62 #define KPP_BASE_ADDR 0x43FA8000
63 #define IOMUXC_BASE_ADDR 0x43FAC000
64 #define UART4_BASE_ADDR 0x43FB0000
65 #define UART5_BASE_ADDR 0x43FB4000
66 #define ECT_IP1_BASE_ADDR 0x43FB8000
67 #define ECT_IP2_BASE_ADDR 0x43FBC000
70 * SPBA
72 #define SPBA_BASE_ADDR 0x50000000
73 #define MMC_SDHC1_BASE_ADDR 0x50004000
74 #define MMC_SDHC2_BASE_ADDR 0x50008000
75 #define UART3_BASE_ADDR 0x5000C000
76 #define CSPI2_BASE_ADDR 0x50010000
77 #define SSI2_BASE_ADDR 0x50014000
78 #define SIM_BASE_ADDR 0x50018000
79 #define IIM_BASE_ADDR 0x5001C000
80 #define ATA_DMA_BASE_ADDR 0x50020000
81 #define SPBA_CTRL_BASE_ADDR 0x5003C000
84 * AIPS 2
86 #define AIPS2_BASE_ADDR 0x53F00000
87 #define AIPS2_CTRL_BASE_ADDR AIPS2_BASE_ADDR
88 #define CCM_BASE_ADDR 0x53F80000
89 #define CSPI3_BASE_ADDR 0x53F84000
90 #define FIRI_BASE_ADDR 0x53F8C000
91 #define GPT1_BASE_ADDR 0x53F90000
92 #define EPIT1_BASE_ADDR 0x53F94000
93 #define EPIT2_BASE_ADDR 0x53F98000
94 #define GPIO3_BASE_ADDR 0x53FA4000
95 #define SCC_BASE 0x53FAC000
96 #define SCM_BASE 0x53FAE000
97 #define SMN_BASE 0x53FAF000
98 #define RNGA_BASE_ADDR 0x53FB0000
99 #define IPU_CTRL_BASE_ADDR 0x53FC0000
100 #define AUDMUX_BASE 0x53FC4000
101 #define MPEG4_ENC_BASE 0x53FC8000
102 #define GPIO1_BASE_ADDR 0x53FCC000
103 #define GPIO2_BASE_ADDR 0x53FD0000
104 #define SDMA_BASE_ADDR 0x53FD4000
105 #define RTC_BASE_ADDR 0x53FD8000
106 #define WDOG_BASE_ADDR 0x53FDC000
107 #define PWM_BASE_ADDR 0x53FE0000
108 #define RTIC_BASE_ADDR 0x53FEC000
110 #define WDOG1_BASE_ADDR WDOG_BASE_ADDR
111 #define CRM_MCU_BASE_ADDR CCM_BASE_ADDR
113 /* IOMUXC */
114 #define IOMUXC_(o) (*(REG32_PTR_T)(IOMUXC_BASE_ADDR+(o)))
116 /* GPR */
117 #define IOMUXC_GPR IOMUXC_(0x008)
119 /* SW_MUX_CTL */
120 #define SW_MUX_CTL_CSPI3_MISO_CSPI3_SCLK_CSPI3_SPI_RDY_TTM_PAD IOMUXC_(0x00C)
121 #define SW_MUX_CTL_ATA_RESET_B_CE_CONTROL_CLKSS_CSPI3_MOSI IOMUXC_(0x010)
122 #define SW_MUX_CTL_ATA_CS1_ATA_DIOR_ATA_DIOW_ATA_DMACK IOMUXC_(0x014)
123 #define SW_MUX_CTL_SD1_DATA1_SD1_DATA2_SD1_DATA3_ATA_CS0 IOMUXC_(0x018)
124 #define SW_MUX_CTL_D3_SPL_SD1_CMD_SD1_CLK_SD1_DATA0 IOMUXC_(0x01C)
125 #define SW_MUX_CTL_VSYNC3_CONTRAST_D3_REV_D3_CLS IOMUXC_(0x020)
126 #define SW_MUX_CTL_SER_RS_PAR_RS_WRITE_READ IOMUXC_(0x024)
127 #define SW_MUX_CTL_SD_D_IO_SD_D_CLK_LCS0_LCS1 IOMUXC_(0x028)
128 #define SW_MUX_CTL_HSYNC_FPSHIFT_DRDY0_SD_D_I IOMUXC_(0x02C)
129 #define SW_MUX_CTL_LD15_LD16_LD17_VSYNC0 IOMUXC_(0x030)
130 #define SW_MUX_CTL_LD11_LD12_LD13_LD14 IOMUXC_(0x034)
131 #define SW_MUX_CTL_LD7_LD8_LD9_LD10 IOMUXC_(0x038)
132 #define SW_MUX_CTL_LD3_LD4_LD5_LD6 IOMUXC_(0x03C)
133 #define SW_MUX_CTL_USBH2_DATA1_LD0_LD1_LD2 IOMUXC_(0x040)
134 #define SW_MUX_CTL_USBH2_DIR_USBH2_STP_USBH2_NXT_USBH2_DATA0 IOMUXC_(0x044)
135 #define SW_MUX_CTL_USBOTG_DATA5_USBOTG_DATA6_USBOTG_DATA7_USBH2_CLK IOMUXC_(0x048)
136 #define SW_MUX_CTL_USBOTG_DATA1_USBOTG_DATA2_USBOTG_DATA3_USBOTG_DATA4 IOMUXC_(0x04C)
137 #define SW_MUX_CTL_USBOTG_DIR_USBOTG_STP_USBOTG_NXT_USBOTG_DATA0 IOMUXC_(0x050)
138 #define SW_MUX_CTL_USB_PWR_USB_OC_USB_BYP_USBOTG_CLK IOMUXC_(0x054)
139 #define SW_MUX_CTL_TDO_TRSTB_DE_B_SJC_MOD IOMUXC_(0x058)
140 #define SW_MUX_CTL_RTCK_TCK_TMS_TDI IOMUXC_(0x05C)
141 #define SW_MUX_CTL_KEY_COL4_KEY_COL5_KEY_COL6_KEY_COL7 IOMUXC_(0x060)
142 #define SW_MUX_CTL_KEY_COL0_KEY_COL1_KEY_COL2_KEY_COL3 IOMUXC_(0x064)
143 #define SW_MUX_CTL_KEY_ROW4_KEY_ROW5_KEY_ROW6_KEY_ROW7 IOMUXC_(0x068)
144 #define SW_MUX_CTL_KEY_ROW0_KEY_ROW1_KEY_ROW2_KEY_ROW3 IOMUXC_(0x06C)
145 #define SW_MUX_CTL_TXD2_RTS2_CTS2_BATT_LINE IOMUXC_(0x070)
146 #define SW_MUX_CTL_RI_DTE1_DCD_DTE1_DTR_DCE2_RXD2 IOMUXC_(0x074)
147 #define SW_MUX_CTL_RI_DCE1_DCD_DCE1_DTR_DTE1_DSR_DTE1 IOMUXC_(0x078)
148 #define SW_MUX_CTL_RTS1_CTS1_DTR_DCE1_DSR_DCE1 IOMUXC_(0x07C)
149 #define SW_MUX_CTL_CSPI2_SCLK_CSPI2_SPI_RDY_RXD1_TXD1 IOMUXC_(0x080)
150 #define SW_MUX_CTL_CSPI2_MISO_CSPI2_SS0_CSPI2_SS1_CSPI2_SS2 IOMUXC_(0x084)
151 #define SW_MUX_CTL_CSPI1_SS2_CSPI1_SCLK_CSPI1_SPI_RDY_CSPI2_MOSI IOMUXC_(0x088)
152 #define SW_MUX_CTL_CSPI1_MOSI_CSPI1_MISO_CSPI1_SS0_CSPI1_SS1 IOMUXC_(0x08C)
153 #define SW_MUX_CTL_STXD6_SRXD6_SCK6_SFS6 IOMUXC_(0x090)
154 #define SW_MUX_CTL_STXD5_SRXD5_SCK5_SFS5 IOMUXC_(0x094)
155 #define SW_MUX_CTL_STXD4_SRXD4_SCK4_SFS4 IOMUXC_(0x098)
156 #define SW_MUX_CTL_STXD3_SRXD3_SCK3_SFS3 IOMUXC_(0x09C)
157 #define SW_MUX_CTL_CSI_HSYNC_CSI_PIXCLK_I2C_CLK_I2C_DAT IOMUXC_(0x0A0)
158 #define SW_MUX_CTL_CSI_D14_CSI_D15_CSI_MCLK_CSI_VSYNC IOMUXC_(0x0A4)
159 #define SW_MUX_CTL_CSI_D10_CSI_D11_CSI_D12_CSI_D13 IOMUXC_(0x0A8)
160 #define SW_MUX_CTL_CSI_D6_CSI_D7_CSI_D8_CSI_D9 IOMUXC_(0x0AC)
161 #define SW_MUX_CTL_M_REQUEST_M_GRANT_CSI_D4_CSI_D5 IOMUXC_(0x0B0)
162 #define SW_MUX_CTL_PC_RST_IOIS16_PC_RW_B_PC_POE IOMUXC_(0x0B4)
163 #define SW_MUX_CTL_PC_VS1_PC_VS2_PC_BVD1_PC_BVD2 IOMUXC_(0x0B8)
164 #define SW_MUX_CTL_PC_CD2_B_PC_WAIT_B_PC_READY_PC_PWRON IOMUXC_(0x0BC)
165 #define SW_MUX_CTL_D2_D1_D0_PC_CD1_B IOMUXC_(0x0C0)
166 #define SW_MUX_CTL_D6_D5_D4_D3 IOMUXC_(0x0C4)
167 #define SW_MUX_CTL_D10_D9_D8_D7 IOMUXC_(0x0C8)
168 #define SW_MUX_CTL_D14_D13_D12_D11 IOMUXC_(0x0CC)
169 #define SW_MUX_CTL_NFWP_B_NFCE_B_NFRB_D15 IOMUXC_(0x0D0)
170 #define SW_MUX_CTL_NFWE_B_NFRE_B_NFALE_NFCLE IOMUXC_(0x0D4)
171 #define SW_MUX_CTL_SDQS0_SDQS1_SDQS2_SDQS3 IOMUXC_(0x0D8)
172 #define SW_MUX_CTL_SDCKE0_SDCKE1_SDCLK_SDCLK_B IOMUXC_(0x0DC)
173 #define SW_MUX_CTL_RW_RAS_CAS_SDWE IOMUXC_(0x0E0)
174 #define SW_MUX_CTL_CS5_ECB_LBA_BCLK IOMUXC_(0x0E4)
175 #define SW_MUX_CTL_CS1_CS2_CS3_CS4 IOMUXC_(0x0E8)
176 #define SW_MUX_CTL_EB0_EB1_OE_CS0 IOMUXC_(0x0EC)
177 #define SW_MUX_CTL_DQM0_DQM1_DQM2_DQM3 IOMUXC_(0x0F0)
178 #define SW_MUX_CTL_SD28_SD29_SD30_SD31 IOMUXC_(0x0F4)
179 #define SW_MUX_CTL_SD24_SD25_SD26_SD27 IOMUXC_(0x0F8)
180 #define SW_MUX_CTL_SD20_SD21_SD22_SD23 IOMUXC_(0x0FC)
181 #define SW_MUX_CTL_SD16_SD17_SD18_SD19 IOMUXC_(0x100)
182 #define SW_MUX_CTL_SD12_SD13_SD14_SD15 IOMUXC_(0x104)
183 #define SW_MUX_CTL_SD8_SD9_SD10_SD11 IOMUXC_(0x108)
184 #define SW_MUX_CTL_SD4_SD5_SD6_SD7 IOMUXC_(0x10C)
185 #define SW_MUX_CTL_SD0_SD1_SD2_SD3 IOMUXC_(0x110)
186 #define SW_MUX_CTL_A24_A25_SDBA1_SDBA0 IOMUXC_(0x114)
187 #define SW_MUX_CTL_A20_A21_A22_A23 IOMUXC_(0x118)
188 #define SW_MUX_CTL_A16_A17_A18_A19 IOMUXC_(0x11C)
189 #define SW_MUX_CTL_A12_A13_A14_A15 IOMUXC_(0x120)
190 #define SW_MUX_CTL_A9_A10_MA10_A11 IOMUXC_(0x124)
191 #define SW_MUX_CTL_A5_A6_A7_A8 IOMUXC_(0x128)
192 #define SW_MUX_CTL_A1_A2_A3_A4 IOMUXC_(0x12C)
193 #define SW_MUX_CTL_DVFS1_VPG0_VPG1_A0 IOMUXC_(0x130)
194 #define SW_MUX_CTL_CKIL_POWER_FAIL_VSTBY_DVFS0 IOMUXC_(0x134)
195 #define SW_MUX_CTL_BOOT_MODE1_BOOT_MODE2_BOOT_MODE3_BOOT_MODE4 IOMUXC_(0x138)
196 #define SW_MUX_CTL_RESET_IN_B_POR_B_CLKO_BOOT_MODE0 IOMUXC_(0x13C)
197 #define SW_MUX_CTL_STX0_SRX0_SIMPD0_CKIH IOMUXC_(0x140)
198 #define SW_MUX_CTL_GPIO3_1_SCLK0_SRST0_SVEN0 IOMUXC_(0x144)
199 #define SW_MUX_CTL_GPIO1_4_GPIO1_5_GPIO1_6_GPIO3_0 IOMUXC_(0x148)
200 #define SW_MUX_CTL_GPIO1_0_GPIO1_1_GPIO1_2_GPIO1_3 IOMUXC_(0x14C)
201 #define SW_MUX_CTL_CAPTURE_COMPARE_WATCHDOG_RST_PWMO IOMUXC_(0x150)
203 #define SW_MUX_OUT_EN_GPIO_DR 0x0
204 #define SW_MUX_OUT_FUNCTIONAL 0x1
205 #define SW_MUX_OUT_ALTERNATE_1 0x2
206 #define SW_MUX_OUT_ALTERNATE_2 0x3
207 #define SW_MUX_OUT_ALTERNATE_3 0x4
208 #define SW_MUX_OUT_ALTERNATE_4 0x5
209 #define SW_MUX_OUT_ALTERNATE_5 0x6
210 #define SW_MUX_OUT_ALTERNATE_6 0x7
212 #define SW_MUX_IN_NO_INPUTS 0x0
213 #define SW_MUX_IN_GPIO_PSR_ISR 0x1
214 #define SW_MUX_IN_FUNCTIONAL 0x2
215 #define SW_MUX_IN_ALTERNATE_1 0x3
216 #define SW_MUX_IN_ALTERNATE_2 0x4
218 /* Shift above flags into one of the four fields in each register */
219 #define SW_MUX_CTL_FLD_0(x) ((x) << 0)
220 #define SW_MUX_CTL_FLD_1(x) ((x) << 8)
221 #define SW_MUX_CTL_FLD_2(x) ((x) << 16)
222 #define SW_MUX_CTL_FLD_3(x) ((x) << 24)
224 /* SW_PAD_CTL */
225 #define SW_PAD_CTL_TTM_PAD__X__X IOMUXC_(0x154)
226 #define SW_PAD_CTL_CSPI3_MISO_CSPI3_SCLK_CSPI3_SPI_RDY IOMUXC_(0x158)
227 #define SW_PAD_CTL_CE_CONTROL_CLKSS_CSPI3_MOSI IOMUXC_(0x15C)
228 #define SW_PAD_CTL_ATA_DIOW_ATA_DMACK_ATA_RESET_B IOMUXC_(0x160)
229 #define SW_PAD_CTL_ATA_CS0_ATA_CS1_ATA_DIOR IOMUXC_(0x164)
230 #define SW_PAD_CTL_SD1_DATA1_SD1_DATA2_SD1_DATA3 IOMUXC_(0x168)
231 #define SW_PAD_CTL_SD1_CMD_SD1_CLK_SD1_DATA0 IOMUXC_(0x16C)
232 #define SW_PAD_CTL_D3_REV_D3_CLS_D3_SPL IOMUXC_(0x170)
233 #define SW_PAD_CTL_READ_VSYNC3_CONTRAST IOMUXC_(0x174)
234 #define SW_PAD_CTL_SER_RS_PAR_RS_WRITE IOMUXC_(0x178)
235 #define SW_PAD_CTL_SD_D_CLK_LCS0_LCS1 IOMUXC_(0x17C)
236 #define SW_PAD_CTL_DRDY0_SD_D_I_SD_D_IO IOMUXC_(0x180)
237 #define SW_PAD_CTL_VSYNC0_HSYNC_FPSHIFT IOMUXC_(0x184)
238 #define SW_PAD_CTL_LD15_LD16_LD17 IOMUXC_(0x188)
239 #define SW_PAD_CTL_LD12_LD13_LD14 IOMUXC_(0x18C)
240 #define SW_PAD_CTL_LD9_LD10_LD11 IOMUXC_(0x190)
241 #define SW_PAD_CTL_LD6_LD7_LD8 IOMUXC_(0x194)
242 #define SW_PAD_CTL_LD3_LD4_LD5 IOMUXC_(0x198)
243 #define SW_PAD_CTL_LD0_LD1_LD2 IOMUXC_(0x19C)
244 #define SW_PAD_CTL_USBH2_NXT_USBH2_DATA0_USBH2_DATA1 IOMUXC_(0x1A0)
245 #define SW_PAD_CTL_USBH2_CLK_USBH2_DIR_USBH2_STP IOMUXC_(0x1A4)
246 #define SW_PAD_CTL_USBOTG_DATA5_USBOTG_DATA6_USBOTG_DATA7 IOMUXC_(0x1A8)
247 #define SW_PAD_CTL_USBOTG_DATA2_USBOTG_DATA3_USBOTG_DATA4 IOMUXC_(0x1AC)
248 #define SW_PAD_CTL_USBOTG_NXT_USBOTG_DATA0_USBOTG_DATA1 IOMUXC_(0x1B0)
249 #define SW_PAD_CTL_USBOTG_CLK_USBOTG_DIR_USBOTG_STP IOMUXC_(0x1B4)
250 #define SW_PAD_CTL_USB_PWR_USB_OC_USB_BYP IOMUXC_(0x1B8)
251 #define SW_PAD_CTL_TRSTB_DE_B_SJC_MOD IOMUXC_(0x1BC)
252 #define SW_PAD_CTL_TMS_TDI_TDO IOMUXC_(0x1C0)
253 #define SW_PAD_CTL_KEY_COL7_RTCK_TCK IOMUXC_(0x1C4)
254 #define SW_PAD_CTL_KEY_COL4_KEY_COL5_KEY_COL6 IOMUXC_(0x1C8)
255 #define SW_PAD_CTL_KEY_COL1_KEY_COL2_KEY_COL3 IOMUXC_(0x1CC)
256 #define SW_PAD_CTL_KEY_ROW6_KEY_ROW7_KEY_COL0 IOMUXC_(0x1D0)
257 #define SW_PAD_CTL_KEY_ROW3_KEY_ROW4_KEY_ROW5 IOMUXC_(0x1D4)
258 #define SW_PAD_CTL_KEY_ROW0_KEY_ROW1_KEY_ROW2 IOMUXC_(0x1D8)
259 #define SW_PAD_CTL_RTS2_CTS2_BATT_LINE IOMUXC_(0x1DC)
260 #define SW_PAD_CTL_DTR_DCE2_RXD2_TXD2 IOMUXC_(0x1E0)
261 #define SW_PAD_CTL_DSR_DTE1_RI_DTE1_DCD_DTE1 IOMUXC_(0x1E4)
262 #define SW_PAD_CTL_RI_DCE1_DCD_DCE1_DTR_DTE1 IOMUXC_(0x1E8)
263 #define SW_PAD_CTL_CTS1_DTR_DCE1_DSR_DCE1 IOMUXC_(0x1EC)
264 #define SW_PAD_CTL_RXD1_TXD1_RTS1 IOMUXC_(0x1F0)
265 #define SW_PAD_CTL_CSPI2_SS2_CSPI2_SCLK_CSPI2_SPI_RDY IOMUXC_(0x1F4)
266 #define SW_PAD_CTL_CSPI2_MISO_CSPI2_SS0_CSPI2_SS1 IOMUXC_(0x1F8)
267 #define SW_PAD_CTL_CSPI1_SCLK_CSPI1_SPI_RDY_CSPI2_MOSI IOMUXC_(0x1FC)
268 #define SW_PAD_CTL_CSPI1_SS0_CSPI1_SS1_CSPI1_SS IOMUXC_(0x200)
269 #define SW_PAD_CTL_SFS6_CSPI1_MOSI_CSPI1_MISO IOMUXC_(0x204)
270 #define SW_PAD_CTL_STXD6_SRXD6_SCK6 IOMUXC_(0x208)
271 #define SW_PAD_CTL_SRXD5_SCK5_SFS5 IOMUXC_(0x20C)
272 #define SW_PAD_CTL_SCK4_SFS4_STXD5 IOMUXC_(0x210)
273 #define SW_PAD_CTL_SFS3_STXD4_SRXD4 IOMUXC_(0x214)
274 #define SW_PAD_CTL_STXD3_SRXD3_SCK3 IOMUXC_(0x218)
275 #define SW_PAD_CTL_CSI_PIXCLK_I2C_CLK_I2C_DAT IOMUXC_(0x21C)
276 #define SW_PAD_CTL_CSI_MCLK_CSI_VSYNC_CSI_HSYNC IOMUXC_(0x220)
277 #define SW_PAD_CTL_CSI_D13_CSI_D14_CSI_D15 IOMUXC_(0x224)
278 #define SW_PAD_CTL_CSI_D10_CSI_D11_CSI_D12 IOMUXC_(0x228)
279 #define SW_PAD_CTL_CSI_D7_CSI_D8_CSI_D9 IOMUXC_(0x22C)
280 #define SW_PAD_CTL_CSI_D4_CSI_D5_CSI_D6 IOMUXC_(0x230)
281 #define SW_PAD_CTL_PC_POE_M_REQUEST_M_GRANT IOMUXC_(0x234)
282 #define SW_PAD_CTL_PC_RST_IOIS16_PC_RW_B IOMUXC_(0x238)
283 #define SW_PAD_CTL_PC_VS2_PC_BVD1_PC_BVD2 IOMUXC_(0x23C)
284 #define SW_PAD_CTL_PC_READY_PC_PWRON_PC_VS1 IOMUXC_(0x240)
285 #define SW_PAD_CTL_PC_CD1_B_PC_CD2_B_PC_WAIT_B IOMUXC_(0x244)
286 #define SW_PAD_CTL_D2_D1_D0 IOMUXC_(0x248)
287 #define SW_PAD_CTL_D5_D4_D3 IOMUXC_(0x24C)
288 #define SW_PAD_CTL_D8_D7_D6 IOMUXC_(0x250)
289 #define SW_PAD_CTL_D11_D10_D9 IOMUXC_(0x254)
290 #define SW_PAD_CTL_D14_D13_D12 IOMUXC_(0x258)
291 #define SW_PAD_CTL_NFCE_B_NFRB_D15 IOMUXC_(0x25C)
292 #define SW_PAD_CTL_NFALE_NFCLE_NFWP_B IOMUXC_(0x260)
293 #define SW_PAD_CTL_SDQS3_NFWE_B_NFRE_B IOMUXC_(0x264)
294 #define SW_PAD_CTL_SDQS0_SDQS1_SDQS2 IOMUXC_(0x268)
295 #define SW_PAD_CTL_SDCKE1_SDCLK_SDCLK_B IOMUXC_(0x26C)
296 #define SW_PAD_CTL_CAS_SDWE_SDCKE0 IOMUXC_(0x270)
297 #define SW_PAD_CTL_BCLK_RW_RAS IOMUXC_(0x274)
298 #define SW_PAD_CTL_CS5_ECB_LBA IOMUXC_(0x278)
299 #define SW_PAD_CTL_CS2_CS3_CS4 IOMUXC_(0x27C)
300 #define SW_PAD_CTL_OE_CS0_CS1 IOMUXC_(0x280)
301 #define SW_PAD_CTL_DQM3_EB0_EB1 IOMUXC_(0x284)
302 #define SW_PAD_CTL_DQM0_DQM1_DQM2 IOMUXC_(0x288)
303 #define SW_PAD_CTL_SD29_SD30_SD31 IOMUXC_(0x28C)
304 #define SW_PAD_CTL_SD26_SD27_SD28 IOMUXC_(0x290)
305 #define SW_PAD_CTL_SD23_SD24_SD25 IOMUXC_(0x294)
306 #define SW_PAD_CTL_SD20_SD21_SD22 IOMUXC_(0x298)
307 #define SW_PAD_CTL_SD17_SD18_SD19 IOMUXC_(0x29C)
308 #define SW_PAD_CTL_SD14_SD15_SD16 IOMUXC_(0x2A0)
309 #define SW_PAD_CTL_SD11_SD12_SD13 IOMUXC_(0x2A4)
310 #define SW_PAD_CTL_SD8_SD9_SD10 IOMUXC_(0x2A8)
311 #define SW_PAD_CTL_SD5_SD6_SD7 IOMUXC_(0x2AC)
312 #define SW_PAD_CTL_SD2_SD3_SD4 IOMUXC_(0x2B0)
313 #define SW_PAD_CTL_SDBA0_SD0_SD1 IOMUXC_(0x2B4)
314 #define SW_PAD_CTL_A24_A25_SDBA1 IOMUXC_(0x2B8)
315 #define SW_PAD_CTL_A21_A22_A23 IOMUXC_(0x2BC)
316 #define SW_PAD_CTL_A18_A19_A20 IOMUXC_(0x2C0)
317 #define SW_PAD_CTL_A15_A16_A17 IOMUXC_(0x2C4)
318 #define SW_PAD_CTL_A12_A13_A14 IOMUXC_(0x2C8)
319 #define SW_PAD_CTL_A10_MA10_A11 IOMUXC_(0x2CC)
320 #define SW_PAD_CTL_A7_A8_A9 IOMUXC_(0x2D0)
321 #define SW_PAD_CTL_A4_A5_A6 IOMUXC_(0x2D4)
322 #define SW_PAD_CTL_A1_A2_A3 IOMUXC_(0x2D8)
323 #define SW_PAD_CTL_VPG0_VPG1_A0 IOMUXC_(0x2DC)
324 #define SW_PAD_CTL_VSTBY_DVFS0_DVFS1 IOMUXC_(0x2E0)
325 #define SW_PAD_CTL_BOOT_MODE4_CKIL_POWER_FAIL IOMUXC_(0x2E4)
326 #define SW_PAD_CTL_BOOT_MODE1_BOOT_MODE2_BOOT_MODE3 IOMUXC_(0x2E8)
327 #define SW_PAD_CTL_POR_B_CLKO_BOOT_MODE0 IOMUXC_(0x2EC)
328 #define SW_PAD_CTL_SIMPD0_CKIH_RESET_IN_B IOMUXC_(0x2F0)
329 #define SW_PAD_CTL_SVEN0_STX0_SRX0 IOMUXC_(0x2F4)
330 #define SW_PAD_CTL_GPIO3_1_SCLK0_SRST0 IOMUXC_(0x2F8)
331 #define SW_PAD_CTL_GPIO1_5_GPIO1_6_GPIO3_0 IOMUXC_(0x2FC)
332 #define SW_PAD_CTL_GPIO1_2_GPIO1_3_GPIO1_4 IOMUXC_(0x300)
333 #define SW_PAD_CTL_PWMO_GPIO1_0_GPIO1_1 IOMUXC_(0x304)
334 #define SW_PAD_CTL_CAPTURE_COMPARE_WATCHDOG_RST IOMUXC_(0x308)
336 /* SW_PAD_CTL flags */
337 #define SW_PAD_CTL_LOOPBACK (1 << 9)
338 #define SW_PAD_CTL_DISABLE_PULL_UP_DOWN_AND_KEEPER (0 << 7)
339 #if 0 /* Same as 0 */
340 #define SW_PAD_CTL_DISABLE_PULL_UP_DOWN_AND_KEEPER (1 << 7)
341 #endif
342 #define SW_PAD_CTL_ENABLE_KEEPER (2 << 7)
343 #define SW_PAD_CTL_ENABLE_PULL_UP_OR_PULL_DOWN (3 << 7)
344 #define SW_PAD_CTL_100K_PULL_DOWN (0 << 5)
345 #define SW_PAD_CTL_100K_PULL_UP (1 << 5)
346 #if 0 /* Completeness */
347 #define SW_PAD_CTL_47K_PULL_UP (2 << 5) /* Not in IMX31/L */
348 #define SW_PAD_CTL_22K_PULL_UP (3 << 5) /* Not in IMX31/L */
349 #endif
350 #define SW_PAD_CTL_IPP_HYS_STD (0 << 4)
351 #define SW_PAD_CTL_IPP_HYS_SCHIMDT (1 << 4)
352 #define SW_PAD_CTL_IPP_ODE_CMOS (0 << 3)
353 #define SW_PAD_CTL_IPP_ODE_OPEN (1 << 3)
354 #define SW_PAD_CTL_IPP_DSE_STD (0 << 1)
355 #define SW_PAD_CTL_IPP_DSE_HIGH (1 << 1)
356 #define SW_PAD_CTL_IPP_DSE_MAX (2 << 1)
357 #if 0 /* Same as 2 */
358 #define SW_PAD_CTL_IPP_DSE_MAX (3 << 1)
359 #endif
360 #define SW_PAD_CTL_IPP_SRE_SLOW (0 << 0)
361 #define SW_PAD_CTL_IPP_SRE_FAST (1 << 0)
363 /* Shift above flags into one of the three fields in each register */
364 #define SW_PAD_CTL_FLD_0(x) ((x) << 0)
365 #define SW_PAD_CTL_FLD_1(x) ((x) << 10)
366 #define SW_PAD_CTL_FLD_2(x) ((x) << 20)
368 /* RNGA */
369 #define RNGA_CONTROL (*(REG32_PTR_T)(RNGA_BASE_ADDR+0x00))
371 #define RNGA_CONTROL_SLEEP (1 << 4)
373 /* IPU */
374 #define IPU_CONF (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x00))
375 #define IPU_CHA_BUF0_RDY (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x04))
376 #define IPU_CHA_BUF1_RDY (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x08))
377 #define IPU_CHA_DB_MODE_SEL (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x0C))
378 #define IPU_CHA_CUR_BUF (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x10))
379 #define IPU_FS_PROC_FLOW (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x14))
380 #define IPU_FS_DISP_FLOW (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x18))
381 #define IPU_TASKS_STAT (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x1C))
382 #define IPU_IMA_ADDR (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x20))
383 #define IPU_IMA_DATA (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x24))
384 #define IPU_INT_CTRL_1 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x28))
385 #define IPU_INT_CTRL_2 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x2C))
386 #define IPU_INT_CTRL_3 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x30))
387 #define IPU_INT_CTRL_4 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x34))
388 #define IPU_INT_CTRL_5 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x38))
389 #define IPU_INT_STAT_1 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x3C))
390 #define IPU_INT_STAT_2 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x40))
391 #define IPU_INT_STAT_3 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x44))
392 #define IPU_INT_STAT_4 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x48))
393 #define IPU_INT_STAT_5 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x4C))
394 #define IPU_BRK_CTRL_1 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x50))
395 #define IPU_BRK_CTRL_2 (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x54))
396 #define IPU_BRK_STAT (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x58))
397 #define IPU_DIAGB_CTRL (*(REG32_PTR_T)(IPU_CTRL_BASE_ADDR+0x60))
400 /* ATA */
401 #define ATA_TIME_OFF (*(REG8_PTR_T)(ATA_BASE_ADDR+0x00))
402 #define ATA_TIME_ON (*(REG8_PTR_T)(ATA_BASE_ADDR+0x01))
403 #define ATA_TIME_1 (*(REG8_PTR_T)(ATA_BASE_ADDR+0x02))
404 #define ATA_TIME_2W (*(REG8_PTR_T)(ATA_BASE_ADDR+0x03))
405 /* PIO */
406 #define ATA_TIME_2R (*(REG8_PTR_T)(ATA_BASE_ADDR+0x04))
407 #define ATA_TIME_AX (*(REG8_PTR_T)(ATA_BASE_ADDR+0x05))
408 #define ATA_TIME_4 (*(REG8_PTR_T)(ATA_BASE_ADDR+0x07))
409 #define ATA_TIME_9 (*(REG8_PTR_T)(ATA_BASE_ADDR+0x08))
410 /* MDMA */
411 #define ATA_TIME_M (*(REG8_PTR_T)(ATA_BASE_ADDR+0x09))
412 #define ATA_TIME_JN (*(REG8_PTR_T)(ATA_BASE_ADDR+0x0A))
413 #define ATA_TIME_D (*(REG8_PTR_T)(ATA_BASE_ADDR+0x0B))
414 #define ATA_TIME_K (*(REG8_PTR_T)(ATA_BASE_ADDR+0x0C))
415 /* UDMA */
416 #define ATA_TIME_ACK (*(REG8_PTR_T)(ATA_BASE_ADDR+0x0D))
417 #define ATA_TIME_ENV (*(REG8_PTR_T)(ATA_BASE_ADDR+0x0E))
418 #define ATA_TIME_PIO_RDX (*(REG8_PTR_T)(ATA_BASE_ADDR+0x0F))
419 #define ATA_TIME_ZAH (*(REG8_PTR_T)(ATA_BASE_ADDR+0x10))
420 #define ATA_TIME_MLIX (*(REG8_PTR_T)(ATA_BASE_ADDR+0x11))
421 #define ATA_TIME_DVH (*(REG8_PTR_T)(ATA_BASE_ADDR+0x12))
422 #define ATA_TIME_DZFS (*(REG8_PTR_T)(ATA_BASE_ADDR+0x13))
423 #define ATA_TIME_DVS (*(REG8_PTR_T)(ATA_BASE_ADDR+0x14))
424 #define ATA_TIME_CVS (*(REG8_PTR_T)(ATA_BASE_ADDR+0x15))
425 #define ATA_TIME_SS (*(REG8_PTR_T)(ATA_BASE_ADDR+0x16))
426 #define ATA_TIME_CYC (*(REG8_PTR_T)(ATA_BASE_ADDR+0x17))
427 /* */
428 #define ATA_FIFO_DATA_32 (*(REG32_PTR_T)(ATA_BASE_ADDR+0x18))
429 #define ATA_FIFO_DATA_16 (*(REG16_PTR_T)(ATA_BASE_ADDR+0x1c))
430 #define ATA_FIFO_FILL (*(REG8_PTR_T)(ATA_BASE_ADDR+0x20))
431 /* Actually ATA_CONTROL but conflicts arise */
432 #define ATA_INTF_CONTROL (*(REG8_PTR_T)(ATA_BASE_ADDR+0x24))
433 #define ATA_INTERRUPT_PENDING (*(REG8_PTR_T)(ATA_BASE_ADDR+0x28))
434 #define ATA_INTERRUPT_ENABLE (*(REG8_PTR_T)(ATA_BASE_ADDR+0x2c))
435 #define ATA_INTERRUPT_CLEAR (*(REG8_PTR_T)(ATA_BASE_ADDR+0x30))
436 #define ATA_FIFO_ALARM (*(REG8_PTR_T)(ATA_BASE_ADDR+0x34))
437 #define ATA_DRIVE_DATA (*(REG16_PTR_T)(ATA_BASE_ADDR+0xA0))
438 #define ATA_DRIVE_FEATURES (*(REG8_PTR_T)(ATA_BASE_ADDR+0xA4))
439 #define ATA_DRIVE_SECTOR_COUNT (*(REG8_PTR_T)(ATA_BASE_ADDR+0xA8))
440 #define ATA_DRIVE_SECTOR_NUM (*(REG8_PTR_T)(ATA_BASE_ADDR+0xAC))
441 #define ATA_DRIVE_CYL_LOW (*(REG8_PTR_T)(ATA_BASE_ADDR+0xB0))
442 #define ATA_DRIVE_CYL_HIGH (*(REG8_PTR_T)(ATA_BASE_ADDR+0xB4))
443 #define ATA_DRIVE_CYL_HEAD (*(REG8_PTR_T)(ATA_BASE_ADDR+0xB8))
444 #define ATA_DRIVE_STATUS (*(REG8_PTR_T)(ATA_BASE_ADDR+0xBC)) /* rd */
445 #define ATA_DRIVE_COMMAND (*(REG8_PTR_T)(ATA_BASE_ADDR+0xBC)) /* wr */
446 #define ATA_ALT_DRIVE_STATUS (*(REG8_PTR_T)(ATA_BASE_ADDR+0xD8)) /* rd */
447 #define ATA_DRIVE_CONTROL (*(REG8_PTR_T)(ATA_BASE_ADDR+0xD8)) /* wr */
449 /* ATA_INTF_CONTROL flags */
450 #define ATA_FIFO_RST (1 << 7)
451 #define ATA_ATA_RST (1 << 6)
452 #define ATA_FIFO_TX_EN (1 << 5)
453 #define ATA_FIFO_RCV_EN (1 << 4)
454 #define ATA_DMA_PENDING (1 << 3)
455 #define ATA_DMA_ULTRA_SELECTED (1 << 2)
456 #define ATA_DMA_WRITE (1 << 1)
457 #define ATA_IORDY_EN (1 << 0)
459 /* ATA_INTERRUPT_PENDING, ATA_INTERRUPT_ENABLE, ATA_INTERRUPT_CLEAR flags */
460 #define ATA_INTRQ1 (1 << 7)
461 #define ATA_FIFO_UNDERFLOW (1 << 6)
462 #define ATA_FIFO_OVERFLOW (1 << 5)
463 #define ATA_CONTROLLER_IDLE (1 << 4)
464 #define ATA_INTRQ2 (1 << 3)
466 /* EPIT */
467 #define EPITCR1 (*(REG32_PTR_T)(EPIT1_BASE_ADDR+0x00))
468 #define EPITSR1 (*(REG32_PTR_T)(EPIT1_BASE_ADDR+0x04))
469 #define EPITLR1 (*(REG32_PTR_T)(EPIT1_BASE_ADDR+0x08))
470 #define EPITCMPR1 (*(REG32_PTR_T)(EPIT1_BASE_ADDR+0x0C))
471 #define EPITCNT1 (*(REG32_PTR_T)(EPIT1_BASE_ADDR+0x10))
473 #define EPITCR2 (*(REG32_PTR_T)(EPIT2_BASE_ADDR+0x00))
474 #define EPITSR2 (*(REG32_PTR_T)(EPIT2_BASE_ADDR+0x04))
475 #define EPITLR2 (*(REG32_PTR_T)(EPIT2_BASE_ADDR+0x08))
476 #define EPITCMPR2 (*(REG32_PTR_T)(EPIT2_BASE_ADDR+0x0C))
477 #define EPITCNT2 (*(REG32_PTR_T)(EPIT2_BASE_ADDR+0x10))
479 #define EPITCR_CLKSRC_OFF (0 << 24)
480 #define EPITCR_CLKSRC_IPG_CLK (1 << 24)
481 #define EPITCR_CLKSRC_IPG_CLK_HIGHFREQ (2 << 24)
482 #define EPITCR_CLKSRC_IPG_CLK_32K (3 << 24)
483 #define EPITCR_OM_DISCONNECTED (0 << 22)
484 #define EPITCR_OM_TOGGLE (1 << 22)
485 #define EPITCR_OM_CLEAR (2 << 22)
486 #define EPITCR_OM_SET (3 << 22)
487 #define EPITCR_STOPEN (1 << 21)
488 #define EPITCR_DOZEN (1 << 20)
489 #define EPITCR_WAITEN (1 << 19)
490 #define EPITCR_DBGEN (1 << 18)
491 #define EPITCR_IOVW (1 << 17)
492 #define EPITCR_SWR (1 << 16)
493 #define EPITCR_PRESCALER(n) ((n) << 4) /* Divide by n+1 */
494 #define EPITCR_RLD (1 << 3)
495 #define EPITCR_OCIEN (1 << 2)
496 #define EPITCR_ENMOD (1 << 1)
497 #define EPITCR_EN (1 << 0)
499 #define EPITSR_OCIF (1 << 0)
501 /* GPIO */
502 #define GPIO1_DR (*(REG32_PTR_T)(GPIO1_BASE_ADDR+0x00))
503 #define GPIO1_GDIR (*(REG32_PTR_T)(GPIO1_BASE_ADDR+0x04))
504 #define GPIO1_PSR (*(REG32_PTR_T)(GPIO1_BASE_ADDR+0x08))
505 #define GPIO1_ICR1 (*(REG32_PTR_T)(GPIO1_BASE_ADDR+0x0C))
506 #define GPIO1_ICR2 (*(REG32_PTR_T)(GPIO1_BASE_ADDR+0x10))
507 #define GPIO1_IMR (*(REG32_PTR_T)(GPIO1_BASE_ADDR+0x14))
508 #define GPIO1_ISR (*(REG32_PTR_T)(GPIO1_BASE_ADDR+0x18))
510 #define GPIO2_DR (*(REG32_PTR_T)(GPIO2_BASE_ADDR+0x00))
511 #define GPIO2_GDIR (*(REG32_PTR_T)(GPIO2_BASE_ADDR+0x04))
512 #define GPIO2_PSR (*(REG32_PTR_T)(GPIO2_BASE_ADDR+0x08))
513 #define GPIO2_ICR1 (*(REG32_PTR_T)(GPIO2_BASE_ADDR+0x0C))
514 #define GPIO2_ICR2 (*(REG32_PTR_T)(GPIO2_BASE_ADDR+0x10))
515 #define GPIO2_IMR (*(REG32_PTR_T)(GPIO2_BASE_ADDR+0x14))
516 #define GPIO2_ISR (*(REG32_PTR_T)(GPIO2_BASE_ADDR+0x18))
518 #define GPIO3_DR (*(REG32_PTR_T)(GPIO3_BASE_ADDR+0x00))
519 #define GPIO3_GDIR (*(REG32_PTR_T)(GPIO3_BASE_ADDR+0x04))
520 #define GPIO3_PSR (*(REG32_PTR_T)(GPIO3_BASE_ADDR+0x08))
521 #define GPIO3_ICR1 (*(REG32_PTR_T)(GPIO3_BASE_ADDR+0x0C))
522 #define GPIO3_ICR2 (*(REG32_PTR_T)(GPIO3_BASE_ADDR+0x10))
523 #define GPIO3_IMR (*(REG32_PTR_T)(GPIO3_BASE_ADDR+0x14))
524 #define GPIO3_ISR (*(REG32_PTR_T)(GPIO3_BASE_ADDR+0x18))
526 /* CSPI */
527 #define CSPI_RXDATA1 (*(REG32_PTR_T)(CSPI1_BASE_ADDR+0x00))
528 #define CSPI_TXDATA1 (*(REG32_PTR_T)(CSPI1_BASE_ADDR+0x04))
529 #define CSPI_CONREG1 (*(REG32_PTR_T)(CSPI1_BASE_ADDR+0x08))
530 #define CSPI_INTREG1 (*(REG32_PTR_T)(CSPI1_BASE_ADDR+0x0C))
531 #define CSPI_DMAREG1 (*(REG32_PTR_T)(CSPI1_BASE_ADDR+0x10))
532 #define CSPI_STATREG1 (*(REG32_PTR_T)(CSPI1_BASE_ADDR+0x14))
533 #define CSPI_PERIODREG1 (*(REG32_PTR_T)(CSPI1_BASE_ADDR+0x18))
534 #define CSPI_TESTREG1 (*(REG32_PTR_T)(CSPI1_BASE_ADDR+0x1C0))
536 #define CSPI_RXDATA2 (*(REG32_PTR_T)(CSPI2_BASE_ADDR+0x00))
537 #define CSPI_TXDATA2 (*(REG32_PTR_T)(CSPI2_BASE_ADDR+0x04))
538 #define CSPI_CONREG2 (*(REG32_PTR_T)(CSPI2_BASE_ADDR+0x08))
539 #define CSPI_INTREG2 (*(REG32_PTR_T)(CSPI2_BASE_ADDR+0x0C))
540 #define CSPI_DMAREG2 (*(REG32_PTR_T)(CSPI2_BASE_ADDR+0x10))
541 #define CSPI_STATREG2 (*(REG32_PTR_T)(CSPI2_BASE_ADDR+0x14))
542 #define CSPI_PERIODREG2 (*(REG32_PTR_T)(CSPI2_BASE_ADDR+0x18))
543 #define CSPI_TESTREG2 (*(REG32_PTR_T)(CSPI2_BASE_ADDR+0x1C0))
545 #define CSPI_RXDATA3 (*(REG32_PTR_T)(CSPI3_BASE_ADDR+0x00))
546 #define CSPI_TXDATA3 (*(REG32_PTR_T)(CSPI3_BASE_ADDR+0x04))
547 #define CSPI_CONREG3 (*(REG32_PTR_T)(CSPI3_BASE_ADDR+0x08))
548 #define CSPI_INTREG3 (*(REG32_PTR_T)(CSPI3_BASE_ADDR+0x0C))
549 #define CSPI_DMAREG3 (*(REG32_PTR_T)(CSPI3_BASE_ADDR+0x10))
550 #define CSPI_STATREG3 (*(REG32_PTR_T)(CSPI3_BASE_ADDR+0x14))
551 #define CSPI_PERIODREG3 (*(REG32_PTR_T)(CSPI3_BASE_ADDR+0x18))
552 #define CSPI_TESTREG3 (*(REG32_PTR_T)(CSPI3_BASE_ADDR+0x1C0))
554 /* CSPI CONREG flags/fields */
555 #define CSPI_CONREG_CHIP_SELECT_SS0 (0 << 24)
556 #define CSPI_CONREG_CHIP_SELECT_SS1 (1 << 24)
557 #define CSPI_CONREG_CHIP_SELECT_SS2 (2 << 24)
558 #define CSPI_CONREG_CHIP_SELECT_SS3 (3 << 24)
559 #define CSPI_CONREG_CHIP_SELECT_MASK (3 << 24)
560 #define CSPI_CONREG_DRCTL_DONT_CARE (0 << 20)
561 #define CSPI_CONREG_DRCTL_TRIG_FALLING (1 << 20)
562 #define CSPI_CONREG_DRCTL_TRIG_LOW (2 << 20)
563 #define CSPI_CONREG_DRCTL_TRIG_RSV (3 << 20)
564 #define CSPI_CONREG_DRCTL_MASK (3 << 20)
565 #define CSPI_CONREG_DATA_RATE_DIV_4 (0 << 16)
566 #define CSPI_CONREG_DATA_RATE_DIV_8 (1 << 16)
567 #define CSPI_CONREG_DATA_RATE_DIV_16 (2 << 16)
568 #define CSPI_CONREG_DATA_RATE_DIV_32 (3 << 16)
569 #define CSPI_CONREG_DATA_RATE_DIV_64 (4 << 16)
570 #define CSPI_CONREG_DATA_RATE_DIV_128 (5 << 16)
571 #define CSPI_CONREG_DATA_RATE_DIV_256 (6 << 16)
572 #define CSPI_CONREG_DATA_RATE_DIV_512 (7 << 16)
573 #define CSPI_CONREG_DATA_RATE_DIV_MASK (7 << 16)
574 #define CSPI_BITCOUNT(n) ((n) << 8)
575 #define CSPI_CONREG_SSPOL (1 << 7)
576 #define CSPI_CONREG_SSCTL (1 << 6)
577 #define CSPI_CONREG_PHA (1 << 6)
578 #define CSPI_CONREG_POL (1 << 4)
579 #define CSPI_CONREG_SMC (1 << 3)
580 #define CSPI_CONREG_XCH (1 << 2)
581 #define CSPI_CONREG_MODE (1 << 1)
582 #define CSPI_CONREG_EN (1 << 0)
584 /* CSPI INTREG flags */
585 #define CSPI_INTREG_TCEN (1 << 8)
586 #define CSPI_INTREG_BOEN (1 << 7)
587 #define CSPI_INTREG_ROEN (1 << 6)
588 #define CSPI_INTREG_RFEN (1 << 5)
589 #define CSPI_INTREG_RHEN (1 << 4)
590 #define CSPI_INTREG_RREN (1 << 3)
591 #define CSPI_INTREG_TFEN (1 << 2)
592 #define CSPI_INTREG_THEN (1 << 1)
593 #define CSPI_INTREG_TEEN (1 << 0)
595 /* CSPI DMAREG flags */
596 #define CSPI_DMAREG_RFDEN (1 << 5)
597 #define CSPI_DMAREG_RHDEN (1 << 4)
598 #define CSPI_DMAREG_THDEN (1 << 1)
599 #define CSPI_DMAREG_TEDEN (1 << 0)
601 /* CSPI STATREG flags */
602 #define CSPI_STATREG_TC (1 << 8) /* w1c */
603 #define CSPI_STATREG_BO (1 << 7) /* w1c */
604 #define CSPI_STATREG_RO (1 << 6)
605 #define CSPI_STATREG_RF (1 << 5)
606 #define CSPI_STATREG_RH (1 << 4)
607 #define CSPI_STATREG_RR (1 << 3)
608 #define CSPI_STATREG_TF (1 << 2)
609 #define CSPI_STATREG_TH (1 << 1)
610 #define CSPI_STATREG_TE (1 << 0)
612 /* CSPI PERIODREG flags */
613 #define CSPI_PERIODREG_CSRC (1 << 15)
615 /* CSPI TESTREG flags */
616 #define CSPI_TESTREG_SWAP (1 << 15)
617 #define CSPI_TESTREG_LBC (1 << 14)
619 /* I2C */
620 #define I2C_IADR1 (*(REG16_PTR_T)(I2C1_BASE_ADDR+0x0))
621 #define I2C_IFDR1 (*(REG16_PTR_T)(I2C1_BASE_ADDR+0x4))
622 #define I2C_I2CR1 (*(REG16_PTR_T)(I2C1_BASE_ADDR+0x8))
623 #define I2C_I2SR1 (*(REG16_PTR_T)(I2C1_BASE_ADDR+0xC))
624 #define I2C_I2DR1 (*(REG16_PTR_T)(I2C1_BASE_ADDR+0x10))
626 #define I2C_IADR2 (*(REG16_PTR_T)(I2C2_BASE_ADDR+0x0))
627 #define I2C_IFDR2 (*(REG16_PTR_T)(I2C2_BASE_ADDR+0x4))
628 #define I2C_I2CR2 (*(REG16_PTR_T)(I2C2_BASE_ADDR+0x8))
629 #define I2C_I2SR2 (*(REG16_PTR_T)(I2C2_BASE_ADDR+0xC))
630 #define I2C_I2DR2 (*(REG16_PTR_T)(I2C2_BASE_ADDR+0x10))
632 #define I2C_IADR3 (*(REG16_PTR_T)(I2C3_BASE_ADDR+0x0))
633 #define I2C_IFDR3 (*(REG16_PTR_T)(I2C3_BASE_ADDR+0x4))
634 #define I2C_I2CR3 (*(REG16_PTR_T)(I2C3_BASE_ADDR+0x8))
635 #define I2C_I2SR3 (*(REG16_PTR_T)(I2C3_BASE_ADDR+0xC))
636 #define I2C_I2DR3 (*(REG16_PTR_T)(I2C3_BASE_ADDR+0x10))
638 /* IADR - [7:1] Address */
640 /* IFDR */
641 #define I2C_IFDR_DIV30 0x00
642 #define I2C_IFDR_DIV32 0x01
643 #define I2C_IFDR_DIV36 0x02
644 #define I2C_IFDR_DIV42 0x03
645 #define I2C_IFDR_DIV48 0x04
646 #define I2C_IFDR_DIV52 0x05
647 #define I2C_IFDR_DIV60 0x06
648 #define I2C_IFDR_DIV72 0x07
649 #define I2C_IFDR_DIV80 0x08
650 #define I2C_IFDR_DIV88 0x09
651 #define I2C_IFDR_DIV104 0x0a
652 #define I2C_IFDR_DIV128 0x0b
653 #define I2C_IFDR_DIV144 0x0c
654 #define I2C_IFDR_DIV160 0x0d
655 #define I2C_IFDR_DIV192 0x0e
656 #define I2C_IFDR_DIV240 0x0f
657 #define I2C_IFDR_DIV288 0x10
658 #define I2C_IFDR_DIV320 0x11
659 #define I2C_IFDR_DIV384 0x12
660 #define I2C_IFDR_DIV480 0x13
661 #define I2C_IFDR_DIV576 0x14
662 #define I2C_IFDR_DIV640 0x15
663 #define I2C_IFDR_DIV768 0x16
664 #define I2C_IFDR_DIV960 0x17
665 #define I2C_IFDR_DIV1152 0x18
666 #define I2C_IFDR_DIV1280 0x19
667 #define I2C_IFDR_DIV1536 0x1a
668 #define I2C_IFDR_DIV1920 0x1b
669 #define I2C_IFDR_DIV2304 0x1c
670 #define I2C_IFDR_DIV2560 0x1d
671 #define I2C_IFDR_DIV3072 0x1e
672 #define I2C_IFDR_DIV3840 0x1f
673 #define I2C_IFDR_DIV22 0x20
674 #define I2C_IFDR_DIV24 0x21
675 #define I2C_IFDR_DIV26 0x22
676 #define I2C_IFDR_DIV28 0x23
677 #define I2C_IFDR_DIV32_2 0x24
678 #define I2C_IFDR_DIV36_2 0x25
679 #define I2C_IFDR_DIV40 0x26
680 #define I2C_IFDR_DIV44 0x27
681 #define I2C_IFDR_DIV48_2 0x28
682 #define I2C_IFDR_DIV56 0x29
683 #define I2C_IFDR_DIV64 0x2a
684 #define I2C_IFDR_DIV72_2 0x2b
685 #define I2C_IFDR_DIV80_2 0x2c
686 #define I2C_IFDR_DIV96 0x2d
687 #define I2C_IFDR_DIV112 0x2e
688 #define I2C_IFDR_DIV128_2 0x2f
689 #define I2C_IFDR_DIV160_2 0x30
690 #define I2C_IFDR_DIV192_2 0x31
691 #define I2C_IFDR_DIV224 0x32
692 #define I2C_IFDR_DIV256 0x33
693 #define I2C_IFDR_DIV320_2 0x34
694 #define I2C_IFDR_DIV384_2 0x35
695 #define I2C_IFDR_DIV448 0x36
696 #define I2C_IFDR_DIV512 0x37
697 #define I2C_IFDR_DIV640_2 0x38
698 #define I2C_IFDR_DIV768_2 0x39
699 #define I2C_IFDR_DIV896 0x3a
700 #define I2C_IFDR_DIV1024 0x3b
701 #define I2C_IFDR_DIV1280_2 0x3c
702 #define I2C_IFDR_DIV1536_2 0x3d
703 #define I2C_IFDR_DIV1792 0x3e
704 #define I2C_IFDR_DIV2048 0x3f
706 /* I2CR */
707 #define I2C_I2CR_IEN (1 << 7)
708 #define I2C_I2CR_IIEN (1 << 6)
709 #define I2C_I2CR_MSTA (1 << 5)
710 #define I2C_I2CR_MTX (1 << 4)
711 #define I2C_I2CR_TXAK (1 << 3)
712 #define I2C_I2CR_RSATA (1 << 2)
714 /* I2SR */
715 #define I2C_I2SR_ICF (1 << 7)
716 #define I2C_I2SR_IAAS (1 << 6)
717 #define I2C_I2SR_IBB (1 << 5)
718 #define I2C_I2SR_IAL (1 << 4)
719 #define I2C_I2SR_SRW (1 << 2)
720 #define I2C_I2SR_IIF (1 << 1)
721 #define I2C_I2SR_RXAK (1 << 0)
723 /* I2DR - [7:0] Data */
725 /* AUDMUX */
726 #define AUDMUX_PTCR1 (*(REG32_PTR_T)(AUDMUX_BASE+0x00))
727 #define AUDMUX_PDCR1 (*(REG32_PTR_T)(AUDMUX_BASE+0x04))
728 #define AUDMUX_PTCR2 (*(REG32_PTR_T)(AUDMUX_BASE+0x08))
729 #define AUDMUX_PDCR2 (*(REG32_PTR_T)(AUDMUX_BASE+0x0C))
730 #define AUDMUX_PTCR3 (*(REG32_PTR_T)(AUDMUX_BASE+0x10))
731 #define AUDMUX_PDCR3 (*(REG32_PTR_T)(AUDMUX_BASE+0x14))
732 #define AUDMUX_PTCR4 (*(REG32_PTR_T)(AUDMUX_BASE+0x18))
733 #define AUDMUX_PDCR4 (*(REG32_PTR_T)(AUDMUX_BASE+0x1C))
734 #define AUDMUX_PTCR5 (*(REG32_PTR_T)(AUDMUX_BASE+0x20))
735 #define AUDMUX_PDCR5 (*(REG32_PTR_T)(AUDMUX_BASE+0x24))
736 #define AUDMUX_PTCR6 (*(REG32_PTR_T)(AUDMUX_BASE+0x28))
737 #define AUDMUX_PDCR6 (*(REG32_PTR_T)(AUDMUX_BASE+0x2C))
738 #define AUDMUX_PTCR7 (*(REG32_PTR_T)(AUDMUX_BASE+0x30))
739 #define AUDMUX_PDCR7 (*(REG32_PTR_T)(AUDMUX_BASE+0x34))
740 #define AUDMUX_CNMCR (*(REG32_PTR_T)(AUDMUX_BASE+0x38))
742 #define AUDMUX_PTCR_TFS_DIR (1 << 31)
744 #define AUDMUX_PTCR_TFSEL (0xf << 27)
745 #define AUDMUX_PTCR_TFSEL_TXFS (0x0 << 27)
746 #define AUDMUX_PTCR_TFSEL_RXFS (0x8 << 27)
747 #define AUDMUX_PTCR_TFSEL_PORT1 (0x0 << 27)
748 #define AUDMUX_PTCR_TFSEL_PORT2 (0x1 << 27)
749 #define AUDMUX_PTCR_TFSEL_PORT3 (0x2 << 27)
750 #define AUDMUX_PTCR_TFSEL_PORT4 (0x3 << 27)
751 #define AUDMUX_PTCR_TFSEL_PORT5 (0x4 << 27)
752 #define AUDMUX_PTCR_TFSEL_PORT6 (0x5 << 27)
753 #define AUDMUX_PTCR_TFSEL_PORT7 (0x6 << 27)
755 #define AUDMUX_PTCR_TCLKDIR (1 << 26)
757 #define AUDMUX_PTCR_TCSEL (0xf << 22)
758 #define AUDMUX_PTCR_TCSEL_TXFS (0x0 << 22)
759 #define AUDMUX_PTCR_TCSEL_RXFS (0x8 << 22)
760 #define AUDMUX_PTCR_TCSEL_PORT1 (0x0 << 22)
761 #define AUDMUX_PTCR_TCSEL_PORT2 (0x1 << 22)
762 #define AUDMUX_PTCR_TCSEL_PORT3 (0x2 << 22)
763 #define AUDMUX_PTCR_TCSEL_PORT4 (0x3 << 22)
764 #define AUDMUX_PTCR_TCSEL_PORT5 (0x4 << 22)
765 #define AUDMUX_PTCR_TCSEL_PORT6 (0x5 << 22)
766 #define AUDMUX_PTCR_TCSEL_PORT7 (0x6 << 22)
768 #define AUDMUX_PTCR_RFSDIR (1 << 21)
770 #define AUDMUX_PTCR_RFSSEL (0xf << 17)
771 #define AUDMUX_PTCR_RFSSEL_TXFS (0x0 << 17)
772 #define AUDMUX_PTCR_RFSSEL_RXFS (0x8 << 17)
773 #define AUDMUX_PTCR_RFSSEL_PORT1 (0x0 << 17)
774 #define AUDMUX_PTCR_RFSSEL_PORT2 (0x1 << 17)
775 #define AUDMUX_PTCR_RFSSEL_PORT3 (0x2 << 17)
776 #define AUDMUX_PTCR_RFSSEL_PORT4 (0x3 << 17)
777 #define AUDMUX_PTCR_RFSSEL_PORT5 (0x4 << 17)
778 #define AUDMUX_PTCR_RFSSEL_PORT6 (0x5 << 17)
779 #define AUDMUX_PTCR_RFSSEL_PORT7 (0x6 << 17)
781 #define AUDMUX_PTCR_RCLKDIR (1 << 16)
783 #define AUDMUX_PTCR_RCSEL (0xf << 12)
784 #define AUDMUX_PTCR_RCSEL_TXFS (0x0 << 12)
785 #define AUDMUX_PTCR_RCSEL_RXFS (0x8 << 12)
786 #define AUDMUX_PTCR_RCSEL_PORT1 (0x0 << 12)
787 #define AUDMUX_PTCR_RCSEL_PORT2 (0x1 << 12)
788 #define AUDMUX_PTCR_RCSEL_PORT3 (0x2 << 12)
789 #define AUDMUX_PTCR_RCSEL_PORT4 (0x3 << 12)
790 #define AUDMUX_PTCR_RCSEL_PORT5 (0x4 << 12)
791 #define AUDMUX_PTCR_RCSEL_PORT6 (0x5 << 12)
792 #define AUDMUX_PTCR_RCSEL_PORT7 (0x6 << 12)
793 #define AUDMUX_PTCR_SYN (1 << 11)
795 #define AUDMUX_PDCR_RXDSEL (0x7 << 13)
796 #define AUDMUX_PDCR_RXDSEL_PORT1 (0 << 13)
797 #define AUDMUX_PDCR_RXDSEL_PORT2 (1 << 13)
798 #define AUDMUX_PDCR_RXDSEL_PORT3 (2 << 13)
799 #define AUDMUX_PDCR_RXDSEL_PORT4 (3 << 13)
800 #define AUDMUX_PDCR_RXDSEL_PORT5 (4 << 13)
801 #define AUDMUX_PDCR_RXDSEL_PORT6 (5 << 13)
802 #define AUDMUX_PDCR_RXDSEL_PORT7 (6 << 13)
803 #define AUDMUX_PDCR_TXRXEN (1 << 12)
805 #define AUDMUX_CNMCR_BEN (1 << 18)
806 #define AUDMUX_CNMCR_FSPOL (1 << 17)
807 #define AUDMUX_CNMCR_CLKPOL (1 << 16)
809 #define AUDMUX_CNMCR_CNTHI (0xff << 8)
810 #define AUDMUX_CNMCR_CNTHIw(x) (((x) << 8) & AUDMUX_CNMCR_CNTHI)
812 #define AUDMUX_CNMCR_CNTLOW (0xff << 0)
813 #define AUDMUX_CNMCR_CNTLOWw(x) (((x) << 0) & AUDMUX_CNMCR_CNTLOW)
815 /* SSI */
816 #define SSI_STX0_1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x00))
817 #define SSI_STX1_1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x04))
818 #define SSI_SRX0_1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x08))
819 #define SSI_SRX1_1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x0C))
820 #define SSI_SCR1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x10))
821 #define SSI_SISR1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x14))
822 #define SSI_SIER1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x18))
823 #define SSI_STCR1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x1C))
824 #define SSI_SRCR1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x20))
825 #define SSI_STCCR1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x24))
826 #define SSI_SRCCR1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x28))
827 #define SSI_SFCSR1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x2C))
828 #define SSI_SACNT1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x38))
829 #define SSI_SACADD1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x3C))
830 #define SSI_SACDAT1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x40))
831 #define SSI_SATAG1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x44))
832 #define SSI_STMSK1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x48))
833 #define SSI_SRMSK1 (*(REG32_PTR_T)(SSI1_BASE_ADDR+0x4C))
835 #define SSI_STX0_2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x00))
836 #define SSI_STX1_2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x04))
837 #define SSI_SRX0_2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x08))
838 #define SSI_SRX1_2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x0C))
839 #define SSI_SCR2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x10))
840 #define SSI_SISR2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x14))
841 #define SSI_SIER2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x18))
842 #define SSI_STCR2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x1C))
843 #define SSI_SRCR2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x20))
844 #define SSI_STCCR2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x24))
845 #define SSI_SRCCR2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x28))
846 #define SSI_SFCSR2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x2C))
847 #define SSI_SACNT2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x38))
848 #define SSI_SACADD2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x3C))
849 #define SSI_SACDAT2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x40))
850 #define SSI_SATAG2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x44))
851 #define SSI_STMSK2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x48))
852 #define SSI_SRMSK2 (*(REG32_PTR_T)(SSI2_BASE_ADDR+0x4C))
854 /* SSI SCR */
855 #define SSI_SCR_CLK_IST (0x1 << 9)
856 #define SSI_SCR_TCHN_EN (0x1 << 8)
857 #define SSI_SCR_SYS_CLK_EN (0x1 << 7)
859 #define SSI_SCR_I2S_MODE (0x3 << 5)
860 #define SSI_SCR_I2S_MODE_NORMAL (0x0 << 5)
861 #define SSI_SCR_I2S_MODE_MASTER (0x1 << 5)
862 #define SSI_SCR_I2S_MODE_SLAVE (0x2 << 5)
863 #define SSI_SCR_I2S_MODE_NOR2 (0x3 << 5)
865 #define SSI_SCR_SYN (0x1 << 4)
866 #define SSI_SCR_NET (0x1 << 3)
867 #define SSI_SCR_RE (0x1 << 2)
868 #define SSI_SCR_TE (0x1 << 1)
869 #define SSI_SCR_SSIEN (0x1 << 0)
871 /* SSI SISR */
872 #define SSI_SISR_CMDAU (0x1 << 18)
873 #define SSI_SISR_CMDDU (0x1 << 17)
874 #define SSI_SISR_RXT (0x1 << 16)
875 #define SSI_SISR_RDR1 (0x1 << 15)
876 #define SSI_SISR_RDR0 (0x1 << 14)
877 #define SSI_SISR_TDE1 (0x1 << 13)
878 #define SSI_SISR_TDE0 (0x1 << 12)
879 #define SSI_SISR_ROE1 (0x1 << 11)
880 #define SSI_SISR_ROE0 (0x1 << 10)
881 #define SSI_SISR_TUE1 (0x1 << 9)
882 #define SSI_SISR_TUE0 (0x1 << 8)
883 #define SSI_SISR_TFS (0x1 << 7)
884 #define SSI_SISR_RFS (0x1 << 6)
885 #define SSI_SISR_TLS (0x1 << 5)
886 #define SSI_SISR_RLS (0x1 << 4)
887 #define SSI_SISR_RFF1 (0x1 << 3)
888 #define SSI_SISR_RFF2 (0x1 << 2)
889 #define SSI_SISR_TFE1 (0x1 << 1)
890 #define SSI_SISR_TFE0 (0x1 << 0)
892 /* SSI SIER */
893 #define SSI_SIER_RDMAE (0x1 << 22)
894 #define SSI_SIER_RIE (0x1 << 21)
895 #define SSI_SIER_TDMAE (0x1 << 20)
896 #define SSI_SIER_TIE (0x1 << 19)
897 #define SSI_SIER_CMDAU (0x1 << 18)
898 #define SSI_SIER_CMDDU (0x1 << 17)
899 #define SSI_SIER_RXT (0x1 << 16)
900 #define SSI_SIER_RDR1 (0x1 << 15)
901 #define SSI_SIER_RDR0 (0x1 << 14)
902 #define SSI_SIER_TDE1 (0x1 << 13)
903 #define SSI_SIER_TDE0 (0x1 << 12)
904 #define SSI_SIER_ROE1 (0x1 << 11)
905 #define SSI_SIER_ROE0 (0x1 << 10)
906 #define SSI_SIER_TUE1 (0x1 << 9)
907 #define SSI_SIER_TUE0 (0x1 << 8)
908 #define SSI_SIER_TFS (0x1 << 7)
909 #define SSI_SIER_RFS (0x1 << 6)
910 #define SSI_SIER_TLS (0x1 << 5)
911 #define SSI_SIER_RLS (0x1 << 4)
912 #define SSI_SIER_RFF1 (0x1 << 3)
913 #define SSI_SIER_RFF2 (0x1 << 2)
914 #define SSI_SIER_TFE1 (0x1 << 1)
915 #define SSI_SIER_TFE0 (0x1 << 0)
917 /* SSI STCR */
918 #define SSI_STCR_TXBIT0 (0x1 << 9)
919 #define SSI_STCR_TFEN1 (0x1 << 8)
920 #define SSI_STCR_TFEN0 (0x1 << 7)
921 #define SSI_STCR_TFDIR (0x1 << 6)
922 #define SSI_STCR_TXDIR (0x1 << 5)
923 #define SSI_STCR_TSHFD (0x1 << 4)
924 #define SSI_STCR_TSCKP (0x1 << 3)
925 #define SSI_STCR_TFSI (0x1 << 2)
926 #define SSI_STCR_TFSL (0x1 << 1)
927 #define SSI_STCR_TEFS (0x1 << 0)
929 /* SSI SRCR */
930 #define SSI_SRCR_RXEXT (0x1 << 10)
931 #define SSI_SRCR_RXBIT0 (0x1 << 9)
932 #define SSI_SRCR_RFEN1 (0x1 << 8)
933 #define SSI_SRCR_RFEN0 (0x1 << 7)
934 #define SSI_SRCR_RFDIR (0x1 << 6)
935 #define SSI_SRCR_RXDIR (0x1 << 5)
936 #define SSI_SRCR_RSHFD (0x1 << 4)
937 #define SSI_SRCR_RSCKP (0x1 << 3)
938 #define SSI_SRCR_RFSI (0x1 << 2)
939 #define SSI_SRCR_RFSL (0x1 << 1)
940 #define SSI_SRCR_REFS (0x1 << 0)
942 /* SSI STCCR/SRCCR */
943 #define SSI_STRCCR_DIV2 (0x1 << 18)
944 #define SSI_STRCCR_PSR (0x1 << 17)
946 #define SSI_STRCCR_WL (0xf << 13)
947 #define SSI_STRCCR_WL8 (0x3 << 13)
948 #define SSI_STRCCR_WL10 (0x4 << 13)
949 #define SSI_STRCCR_WL12 (0x5 << 13)
950 #define SSI_STRCCR_WL16 (0x7 << 13)
951 #define SSI_STRCCR_WL18 (0x8 << 13)
952 #define SSI_STRCCR_WL20 (0x9 << 13)
953 #define SSI_STRCCR_WL22 (0xa << 13)
954 #define SSI_STRCCR_WL24 (0xb << 13)
956 #define SSI_STRCCR_DC (0x1f << 8)
957 #define SSI_STRCCR_DCw(x) (((x) << 8) & SSI_STRCCR_DC)
958 #define SSI_STRCCR_DCr(x) (((x) & SSI_SRCCR_DC) >> 8)
960 #define SSI_STRCCR_PM (0xf << 0)
961 #define SSI_STRCCR_PMw(x) (((x) << 0) & SSI_STRCCR_PM)
962 #define SSI_STRCCR_PMr(x) (((x) & SSI_SRCCR_PM) >> 0)
964 /* SSI SFCSR */
965 #define SSI_SFCSR_RFCNT1 (0xf << 28)
966 #define SSI_SFCSR_RFCNT1w(x) (((x) << 28) & SSI_SFCSR_RFCNT1)
967 #define SSI_SFCSR_RFCNT1r(x) (((x) & SSI_SFCSR_RFCNT1) >> 28)
969 #define SSI_SFCSR_TFCNT1 (0xf << 24)
970 #define SSI_SFCSR_TFCNT1w(x) (((x) << 24) & SSI_SFCSR_TFCNT1)
971 #define SSI_SFCSR_TFCNT1r(x) (((x) & SSI_SFCSR_TFCNT1) >> 24)
973 #define SSI_SFCSR_RFWM1 (0xf << 20)
974 #define SSI_SFCSR_RFWM1w(x) (((x) << 20) & SSI_SFCSR_RFWM1)
975 #define SSI_SFCSR_RFWM1r(x) (((x) & SSI_SFCSR_RFWM1) >> 20)
976 #define SSI_SFCSR_RFWM1_1 (0x1 << 20)
977 #define SSI_SFCSR_RFWM1_2 (0x2 << 20)
978 #define SSI_SFCSR_RFWM1_3 (0x3 << 20)
979 #define SSI_SFCSR_RFWM1_4 (0x4 << 20)
980 #define SSI_SFCSR_RFWM1_5 (0x5 << 20)
981 #define SSI_SFCSR_RFWM1_6 (0x6 << 20)
982 #define SSI_SFCSR_RFWM1_7 (0x7 << 20)
984 #define SSI_SFCSR_TFWM1 (0xf << 16)
985 #define SSI_SFCSR_TFWM1w(x) (((x) << 16) & SSI_SFCSR_TFWM1)
986 #define SSI_SFCSR_TFWM1r(x) (((x) & SSI_SFCSR_TFWM1) >> 16)
988 #define SSI_SFCSR_RFCNT0 (0xf << 12)
989 #define SSI_SFCSR_RFCNT0w(x) (((x) << 12) & SSI_SFCSR_RFCNT0)
990 #define SSI_SFCSR_RFCNT0r(x) (((x) & SSI_SFCSR_RFCNT0) >> 12)
992 #define SSI_SFCSR_TFCNT0 (0xf << 8)
993 #define SSI_SFCSR_TFCNT0w(x) (((x) << 8) & SSI_SFCSR_TFCNT0)
994 #define SSI_SFCSR_TFCNT0r(x) (((x) & SSI_SFCSR_TFCNT0) >> 8)
996 #define SSI_SFCSR_RFWM0 (0xf << 4)
997 #define SSI_SFCSR_RFWM0w(x) (((x) << 4) & SSI_SFCSR_RFWM0)
998 #define SSI_SFCSR_RFWM0r(x) (((x) & SSI_SFCSR_RFWM0) >> 4)
1000 #define SSI_SFCSR_TFWM0 (0xf << 0)
1001 #define SSI_SFCSR_TFWM0w(x) (((x) << 0) & SSI_SFCSR_TFWM0)
1002 #define SSI_SFCSR_TFWM0r(x) (((x) & SSI_SFCSR_TFWM0) >> 0)
1004 /* SACNT */
1005 #define SSI_SACNT_FRDIV (0x3f << 5)
1006 #define SSI_SACNT_FRDIVw(x) (((x) << 5) & SSI_SACNT_FRDIV)
1007 #define SSI_SACNT_FRDIVr(x) (((x) & SSI_SACNT_FRDIV) >> 5)
1009 #define SSI_SACNT_WR (0x1 << 4)
1010 #define SSI_SACNT_RD (0x1 << 3)
1011 #define SSI_SACNT_TIF (0x1 << 2)
1012 #define SSI_SACNT_FV (0x1 << 1)
1013 #define SSI_SACNT_AC97EN (0x1 << 0)
1015 /* RTC */
1016 #define RTC_HOURMIN (*(REG32_PTR_T)(RTC_BASE_ADDR+0x00))
1017 #define RTC_SECONDS (*(REG32_PTR_T)(RTC_BASE_ADDR+0x04))
1018 #define RTC_ALRM_HM (*(REG32_PTR_T)(RTC_BASE_ADDR+0x08))
1019 #define RTC_ALRM_SEC (*(REG32_PTR_T)(RTC_BASE_ADDR+0x0C))
1020 #define RTC_CTL (*(REG32_PTR_T)(RTC_BASE_ADDR+0x10))
1021 #define RTC_ISR (*(REG32_PTR_T)(RTC_BASE_ADDR+0x14))
1022 #define RTC_IENR (*(REG32_PTR_T)(RTC_BASE_ADDR+0x18))
1023 #define RTC_STPWCH (*(REG32_PTR_T)(RTC_BASE_ADDR+0x1C))
1024 #define RTC_DAYR (*(REG32_PTR_T)(RTC_BASE_ADDR+0x20))
1025 #define RTC_DAYALARM (*(REG32_PTR_T)(RTC_BASE_ADDR+0x24))
1027 /* Keypad */
1028 #define KPP_KPCR (*(REG16_PTR_T)(KPP_BASE_ADDR+0x0))
1029 #define KPP_KPSR (*(REG16_PTR_T)(KPP_BASE_ADDR+0x2))
1030 #define KPP_KDDR (*(REG16_PTR_T)(KPP_BASE_ADDR+0x4))
1031 #define KPP_KPDR (*(REG16_PTR_T)(KPP_BASE_ADDR+0x6))
1033 /* KPP_KPSR bits */
1034 #define KPP_KPSR_KRIE (1 << 9)
1035 #define KPP_KPSR_KDIE (1 << 8)
1036 #define KPP_KPSR_KRSS (1 << 3)
1037 #define KPP_KPSR_KDSC (1 << 2)
1038 #define KPP_KPSR_KPKR (1 << 1)
1039 #define KPP_KPSR_KPKD (1 << 0)
1041 /* SDHC */
1042 #define SDHC1_CLOCK_CONTROL (*(REG32_PTR_T)(MMC_SDHC1_BASE_ADDR+0x00))
1043 #define SDHC2_CLOCK_CONTROL (*(REG32_PTR_T)(MMC_SDHC2_BASE_ADDR+0x00))
1045 /* SDHC bits */
1046 #define STOP_CLK (1 << 0)
1048 /* ROMPATCH and AVIC */
1049 #define ROMPATCH_BASE_ADDR 0x60000000
1051 /* Since AVIC vector registers are NOT used, we reserve some for various
1052 * purposes. Copied from Linux source code. */
1053 #define CHIP_REV_1_0 0x10
1054 #define CHIP_REV_2_0 0x20
1055 #define SYSTEM_REV_ID_REG (AVIC_BASE_ADDR + AVIC_VEC_1)
1056 #define SYSTEM_REV_ID_MAG 0xF00C
1059 * NAND, SDRAM, WEIM, M3IF, EMI controllers
1061 #define EXT_MEM_CTRL_BASE 0xB8000000
1062 #define NFC_BASE EXT_MEM_CTRL_BASE
1063 #define ESDCTL_BASE 0xB8001000
1064 #define WEIM_BASE_ADDR 0xB8002000
1065 #define WEIM_CTRL_CS0 (WEIM_BASE_ADDR+0x00)
1066 #define WEIM_CTRL_CS1 (WEIM_BASE_ADDR+0x10)
1067 #define WEIM_CTRL_CS2 (WEIM_BASE_ADDR+0x20)
1068 #define WEIM_CTRL_CS3 (WEIM_BASE_ADDR+0x30)
1069 #define WEIM_CTRL_CS4 (WEIM_BASE_ADDR+0x40)
1070 #define M3IF_BASE 0xB8003000
1071 #define PCMCIA_CTL_BASE 0xB8004000
1074 * Memory regions and CS
1076 #define IPU_MEM_BASE_ADDR 0x70000000
1077 #define CSD0_BASE_ADDR 0x80000000
1078 #define CSD1_BASE_ADDR 0x90000000
1079 #define CS0_BASE_ADDR 0xA0000000
1080 #define CS1_BASE_ADDR 0xA8000000
1081 #define CS2_BASE_ADDR 0xB0000000
1082 #define CS3_BASE_ADDR 0xB2000000
1083 #define CS4_BASE_ADDR 0xB4000000
1084 #define CS4_BASE_PSRAM 0xB5000000
1085 #define CS5_BASE_ADDR 0xB6000000
1086 #define PCMCIA_MEM_BASE_ADDR 0xC0000000
1088 #define INTERNAL_ROM_VA 0xF0000000
1091 * SDRAM
1093 #define RAM_BANK0_BASE SDRAM_BASE_ADDR
1096 * IRQ Controller Register Definitions.
1098 #define AVIC_BASE_ADDR 0x68000000
1099 #define INTCNTL (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x00))
1100 #define NIMASK (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x04))
1101 #define INTENNUM (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x08))
1102 #define INTDISNUM (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x0C))
1103 #define INTENABLEH (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x10))
1104 #define INTENABLEL (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x14))
1105 #define INTTYPEH (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x18))
1106 #define INTTYPEL (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x1C))
1107 #define NIPRIORITY(n) (((REG32_PTR_T)(AVIC_BASE_ADDR+0x20))[n])
1108 #define NIPRIORITY7 (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x20))
1109 #define NIPRIORITY6 (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x24))
1110 #define NIPRIORITY5 (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x28))
1111 #define NIPRIORITY4 (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x2C))
1112 #define NIPRIORITY3 (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x30))
1113 #define NIPRIORITY2 (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x34))
1114 #define NIPRIORITY1 (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x38))
1115 #define NIPRIORITY0 (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x3C))
1116 #define NIVECSR (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x40))
1117 #define FIVECSR (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x44))
1118 #define INTSRCH (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x48))
1119 #define INTSRCL (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x4C))
1120 #define INTFRCH (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x50))
1121 #define INTFRCL (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x54))
1122 #define NIPNDH (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x58))
1123 #define NIPNDL (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x5C))
1124 #define FIPNDH (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x60))
1125 #define FIPNDL (*(REG32_PTR_T)(AVIC_BASE_ADDR+0x64))
1126 #define VECTOR_BASE_ADDR (AVIC_BASE_ADDR+0x100)
1127 #define VECTOR(n) (((REG32_PTR_T)VECTOR_BASE_ADDR)[n])
1129 /* The vectors go all the way up to 63. 4 bytes for each */
1130 #define INTCNTL_ABFLAG (1 << 25)
1131 #define INTCNTL_ABFEN (1 << 24)
1132 #define INTCNTL_NIDIS (1 << 22)
1133 #define INTCNTL_FIDIS (1 << 21)
1134 #define INTCNTL_NIAD (1 << 20)
1135 #define INTCNTL_FIAD (1 << 19)
1136 #define INTCNTL_NM (1 << 18)
1138 /* L210 */
1139 #define L2CC_BASE_ADDR 0x30000000
1140 #define L2_CACHE_LINE_SIZE 32
1141 #define L2_CACHE_CTL_REG 0x100
1142 #define L2_CACHE_AUX_CTL_REG 0x104
1143 #define L2_CACHE_SYNC_REG 0x730
1144 #define L2_CACHE_INV_LINE_REG 0x770
1145 #define L2_CACHE_INV_WAY_REG 0x77C
1146 #define L2_CACHE_CLEAN_LINE_REG 0x7B0
1147 #define L2_CACHE_CLEAN_INV_LINE_REG 0x7F0
1149 #define L2CC_CACHE_SYNC (*(REG32_PTR_T)(L2CC_BASE_ADDR+L2_CACHE_SYNC_REG))
1151 /* CCM */
1152 #define CLKCTL_CCMR (*(REG32_PTR_T)(CCM_BASE_ADDR+0x00))
1153 #define CLKCTL_PDR0 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x04))
1154 #define CLKCTL_PDR1 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x08))
1155 #define CLKCTL_RCSR (*(REG32_PTR_T)(CCM_BASE_ADDR+0x0C))
1156 #define CLKCTL_MPCTL (*(REG32_PTR_T)(CCM_BASE_ADDR+0x10))
1157 #define CLKCTL_UPCTL (*(REG32_PTR_T)(CCM_BASE_ADDR+0x14))
1158 #define CLKCTL_SPCTL (*(REG32_PTR_T)(CCM_BASE_ADDR+0x18))
1159 #define CLKCTL_COSR (*(REG32_PTR_T)(CCM_BASE_ADDR+0x1C))
1160 #define CLKCTL_CGR0 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x20))
1161 #define CLKCTL_CGR1 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x24))
1162 #define CLKCTL_CGR2 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x28))
1163 #define CLKCTL_WIMR0 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x2C))
1164 #define CLKCTL_LDC (*(REG32_PTR_T)(CCM_BASE_ADDR+0x30))
1165 #define CLKCTL_DCVR0 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x34))
1166 #define CLKCTL_DCVR1 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x38))
1167 #define CLKCTL_DCVR2 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x3C))
1168 #define CLKCTL_DCVR3 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x40))
1169 #define CLKCTL_LTR0 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x44))
1170 #define CLKCTL_LTR1 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x48))
1171 #define CLKCTL_LTR2 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x4C))
1172 #define CLKCTL_LTR3 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x50))
1173 #define CLKCTL_LTBR0 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x54))
1174 #define CLKCTL_LTBR1 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x58))
1175 #define CLKCTL_PMCR0 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x5C))
1176 #define CLKCTL_PMCR1 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x60))
1177 #define CLKCTL_PDR2 (*(REG32_PTR_T)(CCM_BASE_ADDR+0x64))
1179 /* CCMR */
1180 #define CCMR_L2PG (0x1 << 29)
1181 #define CCMR_VSTBY (0x1 << 28)
1182 #define CCMR_WBEN (0x1 << 27)
1183 #define CCMR_FPMF (0x1 << 26)
1184 #define CCMR_CSCS (0x1 << 25)
1185 #define CCMR_PERCS (0x1 << 24)
1187 #define CCMR_SSI2S (0x3 << 21)
1188 #define CCMR_SSI2S_MCU_CLK (0x0 << 21)
1189 #define CCMR_SSI2S_USB_CLK (0x1 << 21)
1190 #define CCMR_SSI2S_SERIAL_CLK (0x2 << 21) /* default */
1192 #define CCMR_SSI1S (0x3 << 18)
1193 #define CCMR_SSI1S_MCU_CLK (0x0 << 18)
1194 #define CCMR_SSI1S_USB_CLK (0x1 << 18)
1195 #define CCMR_SSI1S_SERIAL_CLK (0x2 << 18) /* default */
1197 #define CCMR_RAMW (0x3 << 16)
1198 #define CCMR_RAMW_0ARM_0ALTMS (0x0 << 16)
1199 #define CCMR_RAMW_0ARM_1ALTMS (0x1 << 16) /* Not recommended */
1200 #define CCMR_RAMW_1ARM_0ALTMS (0x2 << 16) /* Not recommended */
1201 #define CCMR_RAMW_1ARM_1ALTMS (0x3 << 16)
1203 #define CCMR_LPM (0x3 << 14)
1204 #define CCMR_LPM_WAIT_MODE (0x0 << 14)
1205 #define CCMR_LPM_DOZE_MODE (0x1 << 14)
1206 #define CCMR_LPM_SRM (0x2 << 14) /* State retention mode */
1207 #define CCMR_LPM_DSM (0x3 << 14) /* Deep sleep mode */
1209 #define CCMR_FIRS (0x3 << 11)
1210 #define CCMR_FIRS_MCU_CLK (0x0 << 11)
1211 #define CCMR_FIRS_USB_CLK (0x1 << 11)
1212 #define CCMR_FIRS_SERIAL_CLK (0x2 << 11)
1214 #define CCMR_WAMO (0x1 << 10)
1215 #define CCMR_UPE (0x1 << 9)
1216 #define CCMR_SPE (0x1 << 8)
1217 #define CCMR_MDS (0x1 << 7)
1219 #define CCMR_ROMW (0x3 << 5)
1220 #define CCMR_ROMW_0ARM_0ALTMS (0x0 << 5)
1221 #define CCMR_ROMW_0ARM_1ALTMS (0x1 << 5) /* Not recommended */
1222 #define CCMR_ROMW_1ARM_0ALTMS (0x2 << 5) /* Not recommended */
1223 #define CCMR_ROMW_1ARM_1ALTMS (0x3 << 5)
1225 #define CCMR_SBYCS (0x1 << 4)
1226 #define CCMR_MPE (0x1 << 3)
1228 #define CCMR_PRCS (0x3 << 1)
1229 #define CCMR_PRCS_FPM (0x1 << 1)
1230 #define CCMR_PRCS_CKIH (0x2 << 1)
1232 #define CCMR_FPME (0x1 << 0)
1234 /* PDR0 */
1235 #define PDR0_CSI_PODF (0x1ff << 23)
1236 #define PDR0_CSI_PODFw(x) (((x) << 23) & PDR0_CSI_PODF)
1237 #define PDR0_CSI_PODFr(x) (((x) & PDR0_CSI_PODF) >> 23)
1239 #define PDR0_PER_PODF (0x1f << 16)
1240 #define PDR0_PER_PODFw(x) (((x) << 16) & PDR0_PER_PODF)
1241 #define PDR0_PER_PODFr(x) (((x) & PDR0_PER_PODF) >> 16)
1243 #define PDR0_HSP_PODF (0x7 << 11)
1244 #define PDR0_HSP_PODFw(x) (((x) << 11) & PDR0_HSP_PODF)
1245 #define PDR0_HSP_PODFr(x) (((x) & PDR0_HSP_PODF) >> 11)
1247 #define PDR0_NFC_PODF (0x7 << 8)
1248 #define PDR0_NFC_PODFw(x) (((x) << 8) & PDR0_NFC_PODF)
1249 #define PDR0_NFC_PODFr(x) (((x) & PDR0_NFC_PODF) >> 8)
1251 #define PDR0_IPG_PODF (0x3 << 6)
1252 #define PDR0_IPG_PODFw(x) (((x) << 6) & PDR0_IPG_PODF)
1253 #define PDR0_IPG_PODFr(x) (((x) & PDR0_IPG_PODF) >> 6)
1255 #define PDR0_MAX_PODF (0x7 << 3)
1256 #define PDR0_MAX_PODFw(x) (((x) << 3) & PDR0_MAX_PODF)
1257 #define PDR0_MAX_PODFr(x) (((x) & PDR0_MAX_PODF) >> 3)
1259 #define PDR0_MCU_PODF (0x7 << 0)
1260 #define PDR0_MCU_PODFw(x) (((x) << 0) & PDR0_MCU_PODF)
1261 #define PDR0_MCU_PODFr(x) (((x) & PDR0_MCU_PODF) >> 0)
1263 /* PDR1 */
1264 #define PDR1_USB_PRDF (0x3 << 30)
1265 #define PDR1_USB_PRDFw(x) (((x) << 30) & PDR1_USB_PRDF)
1266 #define PDR1_USB_PRDFr(x) (((x) & PDR1_USB_PRDF) >> 30)
1268 #define PDR1_USB_PODF (0x7 << 27)
1269 #define PDR1_USB_PODFw(x) (((x) << 27) & PDR1_USB_PODF)
1270 #define PDR1_USB_PODFr(x) (((x) & PDR1_USB_PODF) >> 27)
1272 #define PDR1_FIRI_PRE_PODF (0x7 << 24)
1273 #define PDR1_FIRI_PRE_PODFw(x) (((x) << 24) & PDR1_FIRI_PRE_PODF)
1274 #define PDR1_FIRI_PRE_PODFr(x) (((x) & PDR1_FIRI_PRE_PODF) >> 24)
1276 #define PDR1_FIRI_PODF (0x3f << 18)
1277 #define PDR1_FIRI_PODFw(x) (((x) << 18) & PDR1_FIRI_PODF)
1278 #define PDR1_FIRI_PODFr(x) (((x) & PDR1_FIRI_PODF) >> 18)
1280 #define PDR1_SSI2_PRE_PODF (0x7 << 15)
1281 #define PDR1_SSI2_PRE_PODFw(x) (((x) << 15) & PDR1_SSI2_PRE_PODF)
1282 #define PDR1_SSI2_PRE_PODFr(x) (((x) & PDR1_SSI2_PRE_PODF) >> 15)
1284 #define PDR1_SSI2_PODF (0x3f << 9)
1285 #define PDR1_SSI2_PODFw(x) (((x) << 9) & PDR1_SSI2_PODF)
1286 #define PDR1_SSI2_PODFr(x) (((x) & PDR1_SSI2_PODF) >> 9)
1288 #define PDR1_SSI1_PRE_PODF (0x7 << 6)
1289 #define PDR1_SSI1_PRE_PODFw(x) (((x) << 6) & PDR1_SSI1_PRE_PODF)
1290 #define PDR1_SSI1_PRE_PODFr(x) (((x) & PDR1_SSI1_PRE_PODF) >> 6)
1292 #define PDR1_SSI1_PODF (0x3f << 0)
1293 #define PDR1_SSI1_PODFw(x) (((x) << 0) & PDR1_SSI1_PODF)
1294 #define PDR1_SSI1_PODFr(x) (((x) & PDR1_SSI1_PODF) >> 0)
1296 #define CGR0_SD_MMC1(cg) ((cg) << 0*2)
1297 #define CGR0_SD_MMC2(cg) ((cg) << 1*2)
1298 #define CGR0_GPT(cg) ((cg) << 2*2)
1299 #define CGR0_EPIT1(cg) ((cg) << 3*2)
1300 #define CGR0_EPIT2(cg) ((cg) << 4*2)
1301 #define CGR0_IIM(cg) ((cg) << 5*2)
1302 #define CGR0_ATA(cg) ((cg) << 6*2)
1303 #define CGR0_SDMA(cg) ((cg) << 7*2)
1304 #define CGR0_CSPI3(cg) ((cg) << 8*2)
1305 #define CGR0_RNG(cg) ((cg) << 9*2)
1306 #define CGR0_UART1(cg) ((cg) << 10*2)
1307 #define CGR0_UART2(cg) ((cg) << 11*2)
1308 #define CGR0_SSI1(cg) ((cg) << 12*2)
1309 #define CGR0_I2C1(cg) ((cg) << 13*2)
1310 #define CGR0_I2C2(cg) ((cg) << 14*2)
1311 #define CGR0_I2C3(cg) ((cg) << 15*2)
1313 #define CGR1_HANTRO(cg) ((cg) << 0*2)
1314 #define CGR1_MEMSTICK1(cg) ((cg) << 1*2)
1315 #define CGR1_MEMSTICK2(cg) ((cg) << 2*2)
1316 #define CGR1_CSI(cg) ((cg) << 3*2)
1317 #define CGR1_RTC(cg) ((cg) << 4*2)
1318 #define CGR1_WDOG(cg) ((cg) << 5*2)
1319 #define CGR1_PWM(cg) ((cg) << 6*2)
1320 #define CGR1_SIM(cg) ((cg) << 7*2)
1321 #define CGR1_ECT(cg) ((cg) << 8*2)
1322 #define CGR1_USBOTG(cg) ((cg) << 9*2)
1323 #define CGR1_KPP(cg) ((cg) << 10*2)
1324 #define CGR1_IPU(cg) ((cg) << 11*2)
1325 #define CGR1_UART3(cg) ((cg) << 12*2)
1326 #define CGR1_UART4(cg) ((cg) << 13*2)
1327 #define CGR1_UART5(cg) ((cg) << 14*2)
1328 #define CGR1_1_WIRE(cg) ((cg) << 15*2)
1330 #define CGR2_SSI2(cg) ((cg) << 0*2)
1331 #define CGR2_CSPI1(cg) ((cg) << 1*2)
1332 #define CGR2_CSPI2(cg) ((cg) << 2*2)
1333 #define CGR2_GACC(cg) ((cg) << 3*2)
1334 #define CGR2_EMI(cg) ((cg) << 4*2)
1335 #define CGR2_RTIC(cg) ((cg) << 5*2)
1336 #define CGR2_FIR(cg) ((cg) << 6*2)
1338 #define WIM_GPIO3 (1 << 0)
1339 #define WIM_GPIO2 (1 << 1)
1340 #define WIM_GPIO1 (1 << 2)
1341 #define WIM_PCMCIA (1 << 3)
1342 #define WIM_WDT (1 << 4)
1343 #define WIM_USB_OTG (1 << 5)
1344 #define WIM_IPI_INT_UH2 (1 << 6)
1345 #define WIM_IPI_INT_UH1 (1 << 7)
1346 #define WIM_IPI_INT_UART5_ANDED (1 << 8)
1347 #define WIM_IPI_INT_UART4_ANDED (1 << 9)
1348 #define WIM_IPI_INT_UART3_ANDED (1 << 10)
1349 #define WIM_IPI_INT_UART2_ANDED (1 << 11)
1350 #define WIM_IPI_INT_UART1_ANDED (1 << 12)
1351 #define WIM_IPI_INT_SIM_DATA_IRQ (1 << 13)
1352 #define WIM_IPI_INT_SDHC2 (1 << 14)
1353 #define WIM_IPI_INT_SDHC1 (1 << 15)
1354 #define WIM_IPI_INT_RTC (1 << 16)
1355 #define WIM_IPI_INT_PWM (1 << 17)
1356 #define WIM_IPI_INT_KPP (1 << 18)
1357 #define WIM_IPI_INT_IIM (1 << 19)
1358 #define WIM_IPI_INT_GPT (1 << 20)
1359 #define WIM_IPI_INT_FIR (1 << 21)
1360 #define WIM_IPI_INT_EPIT2 (1 << 22)
1361 #define WIM_IPI_INT_EPIT1 (1 << 23)
1362 #define WIM_IPI_INT_CSPI2 (1 << 24)
1363 #define WIM_IPI_INT_CSPI1 (1 << 25)
1364 #define WIM_IPI_INT_POWER_FAIL (1 << 26)
1365 #define WIM_IPI_INT_CSPI3 (1 << 27)
1366 #define WIM_RESERVED28 (1 << 28)
1367 #define WIM_RESERVED29 (1 << 29)
1368 #define WIM_RESERVED30 (1 << 30)
1369 #define WIM_RESERVED31 (1 << 31)
1371 /* WEIM - CS0 */
1372 #define CSCRU 0x00
1373 #define CSCRL 0x04
1374 #define CSCRA 0x08
1376 /* ESDCTL */
1377 #define ESDCTL_ESDCTL0 0x00
1378 #define ESDCTL_ESDCFG0 0x04
1379 #define ESDCTL_ESDCTL1 0x08
1380 #define ESDCTL_ESDCFG1 0x0C
1381 #define ESDCTL_ESDMISC 0x10
1383 /* More UART 1 Register defines */
1384 #define URXD1 (*(REG32_PTR_T)(UART1_BASE_ADDR+0x00))
1385 #define UTXD1 (*(REG32_PTR_T)(UART1_BASE_ADDR+0x40))
1386 #define UCR1_1 (*(REG32_PTR_T)(UART1_BASE_ADDR+0x80))
1387 #define UCR2_1 (*(REG32_PTR_T)(UART1_BASE_ADDR+0x84))
1388 #define UCR3_1 (*(REG32_PTR_T)(UART1_BASE_ADDR+0x88))
1389 #define UCR4_1 (*(REG32_PTR_T)(UART1_BASE_ADDR+0x8C))
1390 #define UFCR1 (*(REG32_PTR_T)(UART1_BASE_ADDR+0x90))
1391 #define USR1_1 (*(REG32_PTR_T)(UART1_BASE_ADDR+0x94))
1392 #define USR2_1 (*(REG32_PTR_T)(UART1_BASE_ADDR+0x98))
1393 #define UTS1 (*(REG32_PTR_T)(UART1_BASE_ADDR+0xB4))
1395 #define UCR1_2 (*(REG32_PTR_T)(UART2_BASE_ADDR+0x80))
1396 #define UCR1_3 (*(REG32_PTR_T)(UART3_BASE_ADDR+0x80))
1397 #define UCR1_4 (*(REG32_PTR_T)(UART4_BASE_ADDR+0x80))
1398 #define UCR1_5 (*(REG32_PTR_T)(UART5_BASE_ADDR+0x80))
1401 * UART Control Register 0 Bit Fields.
1403 #define EUARTUCR1_ADEN (1 << 15) // Auto detect interrupt
1404 #define EUARTUCR1_ADBR (1 << 14) // Auto detect baud rate
1405 #define EUARTUCR1_TRDYEN (1 << 13) // Transmitter ready interrupt enable
1406 #define EUARTUCR1_IDEN (1 << 12) // Idle condition interrupt
1407 #define EUARTUCR1_RRDYEN (1 << 9) // Recv ready interrupt enable
1408 #define EUARTUCR1_RDMAEN (1 << 8) // Recv ready DMA enable
1409 #define EUARTUCR1_IREN (1 << 7) // Infrared interface enable
1410 #define EUARTUCR1_TXMPTYEN (1 << 6) // Transimitter empt interrupt enable
1411 #define EUARTUCR1_RTSDEN (1 << 5) // RTS delta interrupt enable
1412 #define EUARTUCR1_SNDBRK (1 << 4) // Send break
1413 #define EUARTUCR1_TDMAEN (1 << 3) // Transmitter ready DMA enable
1414 #define EUARTUCR1_DOZE (1 << 1) // Doze
1415 #define EUARTUCR1_UARTEN (1 << 0) // UART enabled
1416 #define EUARTUCR2_ESCI (1 << 15) // Escape seq interrupt enable
1417 #define EUARTUCR2_IRTS (1 << 14) // Ignore RTS pin
1418 #define EUARTUCR2_CTSC (1 << 13) // CTS pin control
1419 #define EUARTUCR2_CTS (1 << 12) // Clear to send
1420 #define EUARTUCR2_ESCEN (1 << 11) // Escape enable
1421 #define EUARTUCR2_PREN (1 << 8) // Parity enable
1422 #define EUARTUCR2_PROE (1 << 7) // Parity odd/even
1423 #define EUARTUCR2_STPB (1 << 6) // Stop
1424 #define EUARTUCR2_WS (1 << 5) // Word size
1425 #define EUARTUCR2_RTSEN (1 << 4) // Request to send interrupt enable
1426 #define EUARTUCR2_ATEN (1 << 3) // Aging timer enable
1427 #define EUARTUCR2_TXEN (1 << 2) // Transmitter enabled
1428 #define EUARTUCR2_RXEN (1 << 1) // Receiver enabled
1429 #define EUARTUCR2_SRST_ (1 << 0) // SW reset
1430 #define EUARTUCR3_PARERREN (1 << 12) // Parity enable
1431 #define EUARTUCR3_FRAERREN (1 << 11) // Frame error interrupt enable
1432 #define EUARTUCR3_ADNIMP (1 << 7) // Autobaud detection not improved
1433 #define EUARTUCR3_RXDSEN (1 << 6) // Receive status interrupt enable
1434 #define EUARTUCR3_AIRINTEN (1 << 5) // Async IR wake interrupt enable
1435 #define EUARTUCR3_AWAKEN (1 << 4) // Async wake interrupt enable
1436 #define EUARTUCR3_RXDMUXSEL (1 << 2) // RXD muxed input selected
1437 #define EUARTUCR3_INVT (1 << 1) // Inverted Infrared transmission
1438 #define EUARTUCR3_ACIEN (1 << 0) // Autobaud counter interrupt enable
1439 #define EUARTUCR4_CTSTL_32 (32 << 10) // CTS trigger level (32 chars)
1440 #define EUARTUCR4_INVR (1 << 9) // Inverted infrared reception
1441 #define EUARTUCR4_ENIRI (1 << 8) // Serial infrared interrupt enable
1442 #define EUARTUCR4_WKEN (1 << 7) // Wake interrupt enable
1443 #define EUARTUCR4_IRSC (1 << 5) // IR special case
1444 #define EUARTUCR4_LPBYP (1 << 4) // Low power bypass
1445 #define EUARTUCR4_TCEN (1 << 3) // Transmit complete interrupt enable
1446 #define EUARTUCR4_BKEN (1 << 2) // Break condition interrupt enable
1447 #define EUARTUCR4_OREN (1 << 1) // Receiver overrun interrupt enable
1448 #define EUARTUCR4_DREN (1 << 0) // Recv data ready interrupt enable
1449 #define EUARTUFCR_RXTL_SHF 0 // Receiver trigger level shift
1450 #define EUARTUFCR_RFDIV_1 (5 << 7) // Reference freq divider (div> 1)
1451 #define EUARTUFCR_RFDIV_2 (4 << 7) // Reference freq divider (div> 2)
1452 #define EUARTUFCR_RFDIV_3 (3 << 7) // Reference freq divider (div 3)
1453 #define EUARTUFCR_RFDIV_4 (2 << 7) // Reference freq divider (div 4)
1454 #define EUARTUFCR_RFDIV_5 (1 << 7) // Reference freq divider (div 5)
1455 #define EUARTUFCR_RFDIV_6 (0 << 7) // Reference freq divider (div 6)
1456 #define EUARTUFCR_RFDIV_7 (6 << 7) // Reference freq divider (div 7)
1457 #define EUARTUFCR_TXTL_SHF 10 // Transmitter trigger level shift
1458 #define EUARTUSR1_PARITYERR (1 << 15) // Parity error interrupt flag
1459 #define EUARTUSR1_RTSS (1 << 14) // RTS pin status
1460 #define EUARTUSR1_TRDY (1 << 13) // Transmitter ready interrupt/dma flag
1461 #define EUARTUSR1_RTSD (1 << 12) // RTS delta
1462 #define EUARTUSR1_ESCF (1 << 11) // Escape seq interrupt flag
1463 #define EUARTUSR1_FRAMERR (1 << 10) // Frame error interrupt flag
1464 #define EUARTUSR1_RRDY (1 << 9) // Receiver ready interrupt/dma flag
1465 #define EUARTUSR1_AGTIM (1 << 8) // Aging timeout interrupt status
1466 #define EUARTUSR1_RXDS (1 << 6) // Receiver idle interrupt flag
1467 #define EUARTUSR1_AIRINT (1 << 5) // Async IR wake interrupt flag
1468 #define EUARTUSR1_AWAKE (1 << 4) // Aysnc wake interrupt flag
1469 #define EUARTUSR2_ADET (1 << 15) // Auto baud rate detect complete
1470 #define EUARTUSR2_TXFE (1 << 14) // Transmit buffer FIFO empty
1471 #define EUARTUSR2_IDLE (1 << 12) // Idle condition
1472 #define EUARTUSR2_ACST (1 << 11) // Autobaud counter stopped
1473 #define EUARTUSR2_IRINT (1 << 8) // Serial infrared interrupt flag
1474 #define EUARTUSR2_WAKE (1 << 7) // Wake
1475 #define EUARTUSR2_RTSF (1 << 4) // RTS edge interrupt flag
1476 #define EUARTUSR2_TXDC (1 << 3) // Transmitter complete
1477 #define EUARTUSR2_BRCD (1 << 2) // Break condition
1478 #define EUARTUSR2_ORE (1 << 1) // Overrun error
1479 #define EUARTUSR2_RDR (1 << 0) // Recv data ready
1480 #define EUARTUTS_FRCPERR (1 << 13) // Force parity error
1481 #define EUARTUTS_LOOP (1 << 12) // Loop tx and rx
1482 #define EUARTUTS_TXEMPTY (1 << 6) // TxFIFO empty
1483 #define EUARTUTS_RXEMPTY (1 << 5) // RxFIFO empty
1484 #define EUARTUTS_TXFULL (1 << 4) // TxFIFO full
1485 #define EUARTUTS_RXFULL (1 << 3) // RxFIFO full
1486 #define EUARTUTS_SOFTRST (1 << 0) // Software reset
1488 #define L2CC_ENABLED
1490 /* Assuming 26MHz input clock */
1491 /* PD MFD MFI MFN */
1492 #define MPCTL_PARAM_208 ((1 << 26) + (0 << 16) + (8 << 10) + (0 << 0))
1493 #define MPCTL_PARAM_399 ((0 << 26) + (51 << 16) + (7 << 10) + (35 << 0))
1494 #define MPCTL_PARAM_532 ((0 << 26) + (51 << 16) + (10 << 10) + (12 << 0))
1496 /* UPCTL PD MFD MFI MFN */
1497 #define UPCTL_PARAM_288 (((1-1) << 26) + ((13-1) << 16) + (5 << 10) + (7 << 0))
1498 #define UPCTL_PARAM_240 (((2-1) << 26) + ((13-1) << 16) + (9 << 10) + (3 << 0))
1500 /* PDR0 */
1501 #define PDR0_208_104_52 0xFF870D48 /* ARM=208MHz, HCLK=104MHz, IPG=52MHz */
1502 #define PDR0_399_66_66 0xFF872B28 /* ARM=399MHz, HCLK=IPG=66.5MHz */
1503 #define PDR0_399_133_66 0xFF871650 /* ARM=399MHz, HCLK=133MHz, IPG=66.5MHz */
1504 #define PDR0_532_133_66 0xFF871E58 /* ARM=532MHz, HCLK=133MHz, IPG=66MHz */
1505 #define PDR0_665_83_66 0xFF873D78 /* ARM=532MHz, HCLK=133MHz, IPG=66MHz */
1506 #define PDR0_665_133_66 0xFF872660 /* ARM=532MHz, HCLK=133MHz, IPG=66MHz */
1508 #define PBC_BASE CS4_BASE_ADDR /* Peripheral Bus Controller */
1510 #define PBC_BSTAT2 0x2
1511 #define PBC_BCTRL1 0x4
1512 #define PBC_BCTRL1_CLR 0x6
1513 #define PBC_BCTRL2 0x8
1514 #define PBC_BCTRL2_CLR 0xA
1515 #define PBC_BCTRL3 0xC
1516 #define PBC_BCTRL3_CLR 0xE
1517 #define PBC_BCTRL4 0x10
1518 #define PBC_BCTRL4_CLR 0x12
1519 #define PBC_BSTAT1 0x14
1520 #define MX31EVB_CS_LAN_BASE (CS4_BASE_ADDR + 0x00020000 + 0x300)
1521 #define MX31EVB_CS_UART_BASE (CS4_BASE_ADDR + 0x00010000)
1523 #define REDBOOT_IMAGE_SIZE 0x40000
1525 #define SDRAM_WORKAROUND_FULL_PAGE
1527 #define ARMHIPG_208_52_52 /* ARM: 208MHz, HCLK=IPG=52MHz*/
1528 #define ARMHIPG_52_52_52 /* ARM: 52MHz, HCLK=IPG=52MHz*/
1529 #define ARMHIPG_399_66_66
1530 #define ARMHIPG_399_133_66
1532 /* MX31 EVB SDRAM is from 0x80000000, 64M */
1533 #define SDRAM_BASE_ADDR CSD0_BASE_ADDR
1534 #define SDRAM_SIZE 0x04000000
1536 #define UART_WIDTH_32 /* internal UART is 32bit access only */
1537 #define EXT_UART_x16
1539 #define UART_WIDTH_32 /* internal UART is 32bit access only */
1541 #define FLASH_BURST_MODE_ENABLE 1
1542 #define SDRAM_COMPARE_CONST1 0x55555555
1543 #define SDRAM_COMPARE_CONST2 0xAAAAAAAA
1544 #define UART_FIFO_CTRL 0x881
1545 #define TIMEOUT 1000
1547 #define USB_BASE OTG_BASE_ADDR
1549 #endif /* __IMX31L_H__ */