1 /***************************************************************************
3 * Open \______ \ ____ ____ | | _\_ |__ _______ ___
4 * Source | _// _ \_/ ___\| |/ /| __ \ / _ \ \/ /
5 * Jukebox | | ( <_> ) \___| < | \_\ ( <_> > < <
6 * Firmware |____|_ /\____/ \___ >__|_ \|___ /\____/__/\_ \
10 * Copyright (c) 2008 by Michael Sevakis
12 * All files in this archive are subject to the GNU General Public License.
13 * See the file COPYING in the source tree root for full license agreement.
15 * This software is distributed on an "AS IS" basis, WITHOUT WARRANTY OF ANY
16 * KIND, either express or implied.
18 ****************************************************************************/
22 enum mc13783_regs_enum
24 MC13783_INTERRUPT_STATUS0
= 0,
25 MC13783_INTERRUPT_MASK0
= 1,
26 MC13783_INTERRUPT_SENSE0
= 2,
27 MC13783_INTERRUPT_STATUS1
= 3,
28 MC13783_INTERRUPT_MASK1
= 4,
29 MC13783_INTERRUPT_SENSE1
= 5,
30 MC13783_POWER_UP_MODE_SENSE
= 6,
31 MC13783_IDENTIFICATION
= 7,
32 MC13783_SEMAPHORE
= 8,
33 MC13783_ARBITRATION_PERIPHERAL_AUDIO
= 9,
34 MC13783_ARBITRATION_SWITCHERS
= 10,
35 MC13783_ARBITRATION_REGULATORS0
= 11,
36 MC13783_ARBITRATION_REGULATORS1
= 12,
37 MC13783_POWER_CONTROL0
= 13,
38 MC13783_POWER_CONTROL1
= 14,
39 MC13783_POWER_CONTROL2
= 15,
40 MC13783_REGEN_ASSIGNMENT
= 16,
41 MC13783_CONTROL_SPARE
= 17, /* x */
44 MC13783_RTC_TIME
= 20,
45 MC13783_RTC_ALARM
= 21,
47 MC13783_RTC_DAY_ALARM
= 23,
48 MC13783_SWITCHERS0
= 24,
49 MC13783_SWITCHERS1
= 25,
50 MC13783_SWITCHERS2
= 26,
51 MC13783_SWITCHERS3
= 27,
52 MC13783_SWITCHERS4
= 28,
53 MC13783_SWITCHERS5
= 29,
54 MC13783_REGULATOR_SETTING0
= 30,
55 MC13783_REGULATOR_SETTING1
= 31,
56 MC13783_REGULATOR_MODE0
= 32,
57 MC13783_REGULATOR_MODE1
= 33,
58 MC13783_POWER_MISCELLANEOUS
= 34,
59 MC13783_POWER_SPARE
= 35, /* x */
60 MC13783_AUDIO_RX0
= 36,
61 MC13783_AUDIO_RX1
= 37,
62 MC13783_AUDIO_TX
= 38,
63 MC13783_SSI_NETWORK
= 39,
64 MC13783_AUDIO_CODEC
= 40,
65 MC13783_AUDIO_STEREO_DAC
= 41,
66 MC13783_AUDIO_SPARE
= 42, /* x */
74 MC13783_CHARGER_USB1
= 50,
75 MC13783_LED_CONTROL0
= 51,
76 MC13783_LED_CONTROL1
= 52,
77 MC13783_LED_CONTROL2
= 53,
78 MC13783_LED_CONTROL3
= 54,
79 MC13783_LED_CONTROL4
= 55,
80 MC13783_LED_CONTROL5
= 56,
81 MC13783_SPARE
= 57, /* x */
82 MC13783_TRIM0
= 58, /* x */
83 MC13783_TRIM1
= 59, /* x */
84 MC13783_TEST0
= 60, /* x */
85 MC13783_TEST1
= 61, /* x */
86 MC13783_TEST2
= 62, /* x */
87 MC13783_TEST3
= 63, /* x */
88 MC13783_NUM_REGS
= 64,
90 /* x = unused/reserved/not implemented */
92 /* INTERRUPT_STATUS0 (0) */
93 #define MC13783_ADCDONEI (0x1 << 0)
94 #define MC13783_ADCBISDONEI (0x1 << 1)
95 #define MC13783_TSI (0x1 << 2)
96 #define MC13783_WHIGHI (0x1 << 3)
97 #define MC13783_WLOWI (0x1 << 4)
98 #define MC13783_CHGDETI (0x1 << 6)
99 #define MC13783_CHGOVI (0x1 << 7)
100 #define MC13783_CHGREVI (0x1 << 8)
101 #define MC13783_CHGSHORTI (0x1 << 9)
102 #define MC13783_CCCVI (0x1 << 10)
103 #define MC13783_CHGCURRI (0x1 << 11)
104 #define MC13783_BPONII (0x1 << 12)
105 #define MC13783_LOBATLI (0x1 << 13)
106 #define MC13783_LOBATHI (0x1 << 14)
107 #define MC13783_UDPI (0x1 << 15)
108 #define MC13783_USB4V4I (0x1 << 16)
109 #define MC13783_USB2V0I (0x1 << 17)
110 #define MC13783_USB0V8I (0x1 << 18)
111 #define MC13783_IDFLOATI (0x1 << 19)
112 #define MC13783_SE1I (0x1 << 21)
113 #define MC13783_CKDETI (0x1 << 22)
114 #define MC13783_UDMI (0x1 << 23)
116 /* INTERRUPT_MASK0 (1) */
117 #define MC13783_ADCDONEM (0x1 << 0)
118 #define MC13783_ADCBISDONEM (0x1 << 1)
119 #define MC13783_TSM (0x1 << 2)
120 #define MC13783_WHIGHM (0x1 << 3)
121 #define MC13783_WLOWM (0x1 << 4)
122 #define MC13783_CHGDETM (0x1 << 6)
123 #define MC13783_CHGOVM (0x1 << 7)
124 #define MC13783_CHGREVM (0x1 << 8)
125 #define MC13783_CHGSHORTM (0x1 << 9)
126 #define MC13783_CCCVM (0x1 << 10)
127 #define MC13783_CHGCURRM (0x1 << 11)
128 #define MC13783_BPONIM (0x1 << 12)
129 #define MC13783_LOBATLM (0x1 << 13)
130 #define MC13783_LOBATHM (0x1 << 14)
131 #define MC13783_UDPM (0x1 << 15)
132 #define MC13783_USB4V4M (0x1 << 16)
133 #define MC13783_USB2V0M (0x1 << 17)
134 #define MC13783_USB0V8M (0x1 << 18)
135 #define MC13783_IDFLOATM (0x1 << 19)
136 #define MC13783_SE1M (0x1 << 21)
137 #define MC13783_CKDETM (0x1 << 22)
138 #define MC13783_UDMM (0x1 << 23)
140 /* INTERRUPT_SENSE0 (2) */
141 #define MC13783_CHGDETS (0x1 << 6)
142 #define MC13783_CHGOVS (0x1 << 7)
143 #define MC13783_CHGREVS (0x1 << 8)
144 #define MC13783_CHGSHORTS (0x1 << 9)
145 #define MC13783_CCCVS (0x1 << 10)
146 #define MC13783_CHGCURRS (0x1 << 11)
147 #define MC13783_BPONIS (0x1 << 12)
148 #define MC13783_LOBATLS (0x1 << 13)
149 #define MC13783_LOBATHS (0x1 << 14)
150 #define MC13783_UDPS (0x1 << 15)
151 #define MC13783_USB4V4S (0x1 << 16)
152 #define MC13783_USB2V0S (0x1 << 17)
153 #define MC13783_USB0V8S (0x1 << 18)
154 #define MC13783_IDFLOATS (0x1 << 19)
155 #define MC13783_SE1S (0x1 << 21)
156 #define MC13783_CKDETS (0x1 << 22)
157 #define MC13783_UDMS (0x1 << 23)
159 /* INTERRUPT_STATUS1 (3) */
160 #define MC13783_1HZI (0x1 << 0)
161 #define MC13783_TODAI (0x1 << 1)
162 #define MC13783_ONOFD1I (0x1 << 3) /* ON1B */
163 #define MC13783_ONOFD2I (0x1 << 4) /* ON2B */
164 #define MC13783_ONOFD3I (0x1 << 5) /* ON3B */
165 #define MC13783_SYSRSTI (0x1 << 6)
166 #define MC13783_RTCRSTI (0x1 << 7)
167 #define MC13783_PCII (0x1 << 8)
168 #define MC13783_WARMI (0x1 << 9)
169 #define MC13783_MEMHLDI (0x1 << 10)
170 #define MC13783_PWRRDYI (0x1 << 11)
171 #define MC13783_THWARNLI (0x1 << 12)
172 #define MC13783_THWARNHI (0x1 << 13)
173 #define MC13783_CLKI (0x1 << 14)
174 #define MC13783_SEMAFI (0x1 << 15)
175 #define MC13783_MC2BI (0x1 << 17)
176 #define MC13783_HSDETI (0x1 << 18)
177 #define MC13783_HSLI (0x1 << 19)
178 #define MC13783_ALSPTHI (0x1 << 20)
179 #define MC13783_AHSSHORTI (0x1 << 21)
181 /* INTERRUPT_MASK1 (4) */
182 #define MC13783_1HZM (0x1 << 0)
183 #define MC13783_TODAM (0x1 << 1)
184 #define MC13783_ONOFD1M (0x1 << 3) /* ON1B */
185 #define MC13783_ONOFD2M (0x1 << 4) /* ON2B */
186 #define MC13783_ONOFD3M (0x1 << 5) /* ON3B */
187 #define MC13783_SYSRSTM (0x1 << 6)
188 #define MC13783_RTCRSTM (0x1 << 7)
189 #define MC13783_PCIM (0x1 << 8)
190 #define MC13783_WARMM (0x1 << 9)
191 #define MC13783_MEMHLDM (0x1 << 10)
192 #define MC13783_PWRRDYM (0x1 << 11)
193 #define MC13783_THWARNLM (0x1 << 12)
194 #define MC13783_THWARNHM (0x1 << 13)
195 #define MC13783_CLKM (0x1 << 14)
196 #define MC13783_SEMAFM (0x1 << 15)
197 #define MC13783_MC2BM (0x1 << 17)
198 #define MC13783_HSDETM (0x1 << 18)
199 #define MC13783_HSLM (0x1 << 19)
200 #define MC13783_ALSPTHM (0x1 << 20)
201 #define MC13783_AHSSHORTM (0x1 << 21)
203 /* INTERRUPT_SENSE1 (5) */
204 #define MC13783_ONOFD1S (0x1 << 3) /* ON1B */
205 #define MC13783_ONOFD2S (0x1 << 4) /* ON2B */
206 #define MC13783_ONOFD3S (0x1 << 5) /* ON3B */
207 #define MC13783_PWRRDYS (0x1 << 11)
208 #define MC13783_THWARNLS (0x1 << 12)
209 #define MC13783_THWARNHS (0x1 << 13)
210 #define MC13783_CLKS (0x1 << 14)
211 #define MC13783_MC2BS (0x1 << 17)
212 #define MC13783_HSDETS (0x1 << 18)
213 #define MC13783_HSLS (0x1 << 19)
214 #define MC13783_ALSPTHS (0x1 << 20)
215 #define MC13783_AHSSHORTS (0x1 << 21)
217 /* POWER_UP_MODE_SENSE (6) */
218 #define MC13783_ICTESTS (0x1 << 0)
219 #define MC13783_CLKSELS (0x1 << 1)
220 #define MC13783_PUMS1S (0x3 << 2)
221 #define MC13783_PUMS1S_LOW (0x0 << 2)
222 #define MC13783_PUMS1S_OPEN (0x1 << 2)
223 #define MC13783_PUMS1S_HIGH (0x2 << 2)
224 #define MC13783_PUMS2S (0x3 << 4)
225 #define MC13783_PUMS2S_LOW (0x0 << 4)
226 #define MC13783_PUMS2S_OPEN (0x1 << 4)
227 #define MC13783_PUMS2S_HIGH (0x2 << 4)
228 #define MC13783_PUMS3S (0x3 << 6)
229 #define MC13783_PUMS3S_LOW (0x0 << 6)
230 #define MC13783_PUMS3S_OPEN (0x1 << 6)
231 #define MC13783_PUMS3S_HIGH (0x2 << 6)
232 #define MC13783_CHRGMOD0S (0x3 << 8)
233 #define MC13783_CHRGMOD0S_LOW (0x0 << 8)
234 #define MC13783_CHRGMOD0S_OPEN (0x1 << 8)
235 #define MC13783_CHRGMOD0S_HIGH (0x3 << 8)
236 #define MC13783_CHRGMOD1S (0x3 << 10)
237 #define MC13783_CHRGMOD1S_LOW (0x0 << 10)
238 #define MC13783_CHRGMOD1S_OPEN (0x1 << 10)
239 #define MC13783_CHRGMOD1S_HIGH (0x3 << 10)
240 #define MC13783_UMODS (0x3 << 12)
241 #define MC13783_UMODS_LOW_UMODS1_LOW (0x0 << 12)
242 #define MC13783_UMODS_OPEN_UMODS1_LOW (0x1 << 12)
243 #define MC13783_UMODS_DONTCARE_UMODS1_HIGH (0x2 << 12)
244 #define MC13783_UMODS_HIGH_UMODS1_LOW (0x3 << 12)
245 #define MC13783_USBENS (0x1 << 14)
246 #define MC13783_SW1ABS (0x1 << 15)
247 #define MC13783_SW2ABS (0x1 << 16)
249 /* IDENTIFICATION (7) */
250 #define MC13783_REVISION (0x1f << 0)
251 #define MC13783_REVISIONr(x) (((x) & MC13783_REVISION) >> 0)
252 #define MC13783_ICID (0x7 << 6)
253 #define MC13783_ICIDr(x) (((x) & MC13783_ICID) >> 6)
254 #define MC13783_FIN (0x3 << 9)
255 #define MC13783_FINr(x) (((x) & MC13783_FIN) >> 9))
256 #define MC13783_FAB (0x3 << 12)
257 #define MC13783_FABr(x) (((x) & MC13783_FAB) >> 12))
260 #define MC13783_SEMCTRLA (0x1 << 0)
261 #define MC13783_SEMCTRLB (0x1 << 2)
262 #define MC13783_SEMWRTA (0xf << 4)
263 #define MC13783_SEMWRTAw(x) (((x) << 4) & MC13783_SEMWRTA)
264 #define MC13783_SEMWRTAr(x) (((x) & MC13783_SEMWRTA) >> 4)
265 #define MC13783_SEMWRTB (0x3f << 8)
266 #define MC13783_SEMWRTBw(x) (((x) << 8) & MC13783_SEMWRTB)
267 #define MC13783_SEMWRTBr(x) (((x) & MC13783_SEMWRTB) >> 8)
268 #define MC13783_SEMRDA (0xf << 14)
269 #define MC13783_SEMRDAw(x) (((x) << 14) & MC13783_SEMRDA)
270 #define MC13783_SEMRDAr(x) (((x) & MC13783_SEMRDA) >> 14)
271 #define MC13783_SEMRDB (0x3f << 18)
272 #define MC13783_SEMRDBw(x) (((x) << 18) & MC13783_SEMRDB)
273 #define MC13783_SEMRDBr(x) (((x) & MC13783_SEMRDB) >> 18)
275 /* ARBITRATION_PERIPHERAL_AUDIO (9) */
276 #define MC13783_AUDIOTXSEL (0x3 << 0)
277 #define MC13783_AUDIOTXSEL_PRI_SPI (0x0 << 0)
278 #define MC13783_AUDIOTXSEL_SEC_SPI (0x1 << 0)
279 #define MC13783_AUDIOTXSEL_OR_SPI (0x2 << 0)
280 #define MC13783_AUDIOTXSEL_AND_SPI (0x3 << 0)
281 #define MC13783_TXGAINSEL (0x1 << 2)
282 #define MC13783_AUDIORXSEL (0x3 << 3)
283 #define MC13783_AUDIORXSEL_PRI_SPI (0x0 << 3)
284 #define MC13783_AUDIORXSEL_SEC_SPI (0x1 << 3)
285 #define MC13783_AUDIORXSEL_OR_SPI (0x2 << 3)
286 #define MC13783_AUDIORXSEL_AND_SPI (0x3 << 3)
287 #define MC13783_RXGAINSEL (0x1 << 5)
288 #define MC13783_AUDIOCDCSEL (0x1 << 6)
289 #define MC13783_AUDIOSTDCSEL (0x1 << 7)
290 #define MC13783_BIASSEL (0x3 << 8)
291 #define MC13783_BIASSEL_PRI_SPI (0x0 << 8)
292 #define MC13783_BIASSEL_SEC_SPI (0x1 << 8)
293 #define MC13783_BIASSEL_OR_SPI (0x2 << 8)
294 #define MC13783_BIASSEL_AND_SPI (0x3 << 8)
295 #define MC13783_RTCSEL (0x1 << 11)
296 #define MC13783_ADCSEL (0x3 << 12)
297 #define MC13783_ADCSEL_PRI1_SEC1 (0x0 << 12)
298 #define MC13783_ADCSEL_PRI2_SEC0 (0x1 << 12)
299 #define MC13783_ADCSEL_PRI0_SEC2 (0x2 << 12)
300 /* 0x3 = same as 0x0 */
301 #define MC13783_USBSEL (0x1 << 14)
302 #define MC13783_CHRGSEL (0x1 << 15)
303 #define MC13783_BLLEDSEL (0x1 << 16)
304 #define MC13783_TCLEDSEL (0x1 << 17)
305 #define MC13783_ADAPTSEL (0x1 << 18)
307 /* ARBITRATION_SWITCHERS (10) */
308 #define MC13783_SW1ASTBYAND (0x1 << 0)
309 #define MC13783_SW1BSTBYAND (0x1 << 1)
310 #define MC13783_SW2ASTBYAND (0x1 << 2)
311 #define MC13783_SW2BSTBYAND (0x1 << 3)
312 #define MC13783_SW3SEL0 (0x1 << 4)
313 #define MC13783_SW1ABDVS (0x1 << 5)
314 #define MC13783_SW2ABDVS (0x1 << 6)
315 #define MC13783_SW1ASEL (0x1 << 7)
316 #define MC13783_SW1BSEL (0x1 << 8)
317 #define MC13783_SW2ASEL (0x1 << 9)
318 #define MC13783_SW2BSEL (0x1 << 10)
319 #define MC13783_PLLSEL (0x1 << 12)
320 #define MC13783_PWGT1SEL (0x1 << 14)
321 #define MC13783_PWGT2SEL (0x1 << 15)
323 /* ARBITRATION_REGULATORS0 (11) */
324 #define MC13783_VAUDIOSEL (0x3 << 0)
325 #define MC13783_VAUDIOSEL_PRI (0x0 << 0)
326 #define MC13783_VIOHISEL (0x3 << 2)
327 #define MC13783_VIOHISEL_PRI (0x0 << 2)
328 #define MC13783_VIOLOSEL (0x3 << 4)
329 #define MC13783_VIOLOSEL_PRI (0x0 << 4)
330 #define MC13783_VDIGSEL (0x3 << 6)
331 #define MC13783_VDIGSEL_PRI (0x0 << 6)
332 #define MC13783_VGENSEL (0x3 << 8)
333 #define MC13783_VGENSEL_PRI (0x0 << 8)
334 #define MC13783_VRFDIGSEL (0x3 << 10)
335 #define MC13783_VRFDIGSEL_PRI (0x0 << 10)
336 #define MC13783_VRFREFSEL (0x3 << 12)
337 #define MC13783_VRFREFSEL_PRI (0x0 << 12)
338 #define MC13783_VRFCPSEL (0x3 << 14)
339 #define MC13783_VRFCPSEL_PRI (0x0 << 14)
340 #define MC13783_VSIMSEL (0x3 << 16)
341 #define MC13783_VSIMSEL_PRI (0x0 << 16)
342 #define MC13783_VESIMSEL (0x3 << 18)
343 #define MC13783_VESIMSEL_PRI (0x0 << 18)
344 #define MC13783_VCAMSEL (0x3 << 20)
345 #define MC13783_VCAMSEL_PRI (0x0 << 20)
346 #define MC13783_VRFBGSEL (0x3 << 22)
347 #define MC13783_VRFBGSEL_PRI (0x0 << 22)
349 /* ARBITRATION_REGULATORS1 (12) */
350 #define MC13783_VVIBSEL (0x3 << 0)
351 #define MC13783_VVIBSEL_PRI (0x0 << 0)
352 #define MC13783_VRF1SEL (0x3 << 2)
353 #define MC13783_VRF1SEL_PRI (0x0 << 2)
354 #define MC13783_VRF2SEL (0x3 << 4)
355 #define MC13783_VRF2SEL_PRI (0x0 << 4)
356 #define MC13783_VMMC1SEL (0x3 << 6)
357 #define MC13783_VMMC1SEL_PRI (0x0 << 6)
358 #define MC13783_VMMC2SEL (0x3 << 8)
359 #define MC13783_VMMC2SEL_PRI (0x0 << 8)
360 #define MC13783_GPO1SEL (0x3 << 14)
361 #define MC13783_GPO1SEL_PRI (0x0 << 14)
362 #define MC13783_GPO1SEL_BOTH (0x1 << 14)
363 #define MC13783_GPO1SEL_AND (0x3 << 14)
364 #define MC13783_GPO2SEL (0x3 << 16)
365 #define MC13783_GPO2SEL_PRI (0x0 << 16)
366 #define MC13783_GPO2SEL_BOTH (0x1 << 16)
367 #define MC13783_GPO2SEL_AND (0x3 << 16)
368 #define MC13783_GPO3SEL (0x3 << 18)
369 #define MC13783_GPO3SEL_PRI (0x0 << 18)
370 #define MC13783_GPO3SEL_BOTH (0x1 << 18)
371 #define MC13783_GPO3SEL_AND (0x3 << 18)
372 #define MC13783_GPO4SEL (0x3 << 20)
373 #define MC13783_GPO4SEL_PRI (0x0 << 20)
374 #define MC13783_GPO4SEL_BOTH (0x1 << 20)
375 #define MC13783_GPO4SEL_AND (0x3 << 20)
377 /* POWER_CONTROL0 (13) */
378 #define MC13783_PCEN (0x1 << 0)
379 #define MC13783_PCCOUNTEN (0x1 << 1)
380 #define MC13783_WARMEN (0x1 << 2)
381 #define MC13783_USEROFFSPI (0x1 << 3)
382 #define MC13783_USEROFFPC (0x1 << 4)
383 #define MC13783_USEROFFCLK (0x1 << 5)
384 #define MC13783_CLK32KMCUEN (0x1 << 6)
385 #define MC13783_VBKUP2AUTOMH (0x1 << 7)
386 #define MC13783_VBKUP1EN (0x1 << 8)
387 #define MC13783_VBKUPAUTO (0x1 << 9)
388 #define MC13783_VBKUP1 (0x3 << 10)
389 #define MC13783_VBKUP1_1_0V (0x0 << 10)
390 #define MC13783_VBKUP1_1_2V (0x1 << 10)
391 #define MC13783_VBKUP1_1_575V (0x2 << 10)
392 #define MC13783_VBKUP1_1_8V (0x3 << 10)
393 #define MC13783_VBKUP2EN (0x1 << 12)
394 #define MC13783_VBKUP2AUTO (0x1 << 13)
395 #define MC13783_VBKUP2 (0x3 << 14)
396 #define MC13783_VBKUP2_1_0V (0x0 << 14)
397 #define MC13783_VBKUP2_1_2V (0x1 << 14)
398 #define MC13783_VBKUP2_1_5V (0x2 << 14)
399 #define MC13783_VBKUP2_1_8V (0x3 << 14)
400 #define MC13783_BPDET (0x3 << 16)
401 /* 00: UVDET 2.6, LOBATL UVDET+0.2, LOBATH UVDET+0.4 BPON 3.2 */
402 #define MC13783_BPDET_2_4 (0x0 << 16)
403 /* 01: UVDET 2.6, LOBATL UVDET+0.3, LOBATH UVDET+0.5 BPON 3.2 */
404 #define MC13783_BPDET_3_5 (0x1 << 16)
405 /* 10: UVDET 2.6, LOBATL UVDET+0.4, LOBATH UVDET+0.7 BPON 3.2 */
406 #define MC13783_BPDET_4_7 (0x2 << 16)
407 /* 11: UVDET 2.6, LOBATL UVDET+0.5, LOBATH UVDET+0.8 BPON 3.2 */
408 #define MC13783_BPDET_5_8 (0x3 << 16)
409 #define MC13783_EOLSEL (0x1 << 18)
410 #define MC13783_BATTDETEN (0x1 << 19)
411 #define MC13783_VCOIN (0x7 << 20)
412 #define MC13783_VCOIN_2_50V (0x0 << 20)
413 #define MC13783_VCOIN_2_70V (0x1 << 20)
414 #define MC13783_VCOIN_2_80V (0x2 << 20)
415 #define MC13783_VCOIN_2_90V (0x3 << 20)
416 #define MC13783_VCOIN_3_00V (0x4 << 20)
417 #define MC13783_VCOIN_3_10V (0x5 << 20)
418 #define MC13783_VCOIN_3_20V (0x6 << 20)
419 #define MC13783_VCOIN_3_30V (0x7 << 20)
420 #define MC13783_COINCHEN (0x1 << 23)
422 /* POWER_CONTROL1 (14) */
423 #define MC13783_PCT (0xff << 0)
424 /* Up to 8 seconds */
425 #define MC13783_PCTw(x) (((x) << 0) & MC13783_PCT)
426 #define MC13783_PCTr(x) (((x) & MC13783_PCT) >> 0)
427 #define MC13783_PCCOUNT (0xf << 8)
428 #define MC13783_PCCOUNTw(x) (((x) << 8) & MC13783_PCCOUNT)
429 #define MC13783_PCCOUNTr(x) (((x) & MC13783_PCCOUNT) >> 8)
430 #define MC13783_PCMAXCNT (0xf << 12)
431 #define MC13783_PCMAXCNTw(x) (((x) << 12) & MC13783_PCMAXCNT)
432 #define MC13783_PCMAXCNTr(x) (((x) & MC13783_PCMAXCNT) >> 12)
433 #define MC13783_MEMTMR (0xf << 16)
434 /* Up to 8 minutes with MEMALLON=0, <> 0 + MEMALLON=1: infinite */
435 #define MC13783_MEMTMRw(x) (((x) << 16) & MC13783_MEMTMR)
436 #define MC13783_MEMTMRr(x) (((x) & MC13783_MEMTMR) >> 16)
437 #define MC13783_MEMALLON (0x1 << 20)
439 /* POWER_CONTROL2 (15) */
440 #define MC13783_RESTARTEN (0x1 << 0)
441 #define MC13783_ON1BRSTEN (0x1 << 1)
442 #define MC13783_ON2BRSTEN (0x1 << 2)
443 #define MC13783_ON3BTSTEN (0x1 << 3)
444 #define MC13783_ON1BDBNC (0x3 << 4)
445 #define MC13783_ON1BDBNC_0MS (0x0 << 4)
446 #define MC13783_ON1BDBNC_30MS (0x1 << 4)
447 #define MC13783_ON1BDBNC_150MS (0x2 << 4)
448 #define MC13783_ON1BDBNC_750MS (0x3 << 4)
449 #define MC13783_ON2BDBNC (0x3 << 6)
450 #define MC13783_ON2BDBNC_0MS (0x0 << 6)
451 #define MC13783_ON2BDBNC_30MS (0x1 << 6)
452 #define MC13783_ON2BDBNC_150MS (0x2 << 6)
453 #define MC13783_ON2BDBNC_750MS (0x3 << 6)
454 #define MC13783_ON3BDBNC (0x3 << 8)
455 #define MC13783_ON3BDBNC_0MS (0x0 << 8)
456 #define MC13783_ON3BDBNC_30MS (0x1 << 8)
457 #define MC13783_ON3BDBNC_150MS (0x2 << 8)
458 #define MC13783_ON3BDBNC_750MS (0x3 << 8)
459 #define MC13783_STANDBYPRIINV (0x1 << 10)
460 #define MC13783_STANDBYSECINV (0x1 << 11)
462 /* REGEN_ASSIGNMENT (16) */
463 #define MC13783_VAUDIOREGEN (0x1 << 0)
464 #define MC13783_VIOHIREGEN (0x1 << 1)
465 #define MC13783_VIOLOREGEN (0x1 << 2)
466 #define MC13783_VDIGREGEN (0x1 << 3)
467 #define MC13783_VGENREGEN (0x1 << 4)
468 #define MC13783_VRFDIGREGEN (0x1 << 5)
469 #define MC13783_VRFREFREGEN (0x1 << 6)
470 #define MC13783_VRFCPREGEN (0x1 << 7)
471 #define MC13783_VCAMREGEN (0x1 << 8)
472 #define MC13783_VRFBGREGEN (0x1 << 9)
473 #define MC13783_VRF1REGEN (0x1 << 10)
474 #define MC13783_VRF2REGEN (0x1 << 11)
475 #define MC13783_VMMC1REGEN (0x1 << 12)
476 #define MC13783_VMMC2REGEN (0x1 << 13)
477 #define MC13783_GPO1REGEN (0x1 << 16)
478 #define MC13783_GPO2REGEN (0x1 << 17)
479 #define MC13783_GPO3REGEN (0x1 << 18)
480 #define MC13783_GPO4REGEN (0x1 << 19)
481 #define MC13783_REGENINV (0x1 << 20)
482 #define MC13783_VESIMESIMEN (0x1 << 21)
483 #define MC13783_VMMC1ESIMEN (0x1 << 22)
484 #define MC13783_VMMC2ESIMEN (0x1 << 23)
487 #define MC13783_MEMORYA_MASK (0xffffff)
490 #define MC13783_MEMORYB_MASK (0xffffff)
493 #define MC13783_RTC_TIME_MASK (0x1ffff)
496 #define MC13783_RTC_ALARM_MASK (0x1ffff)
499 #define MC13783_RTC_DAY_MASK (0x7fff)
501 /* RTC_DAY_ALARM (23) */
502 #define MC13783_RTC_DAY_ALARM_MASK (0x7fff)
504 /* SWITCHERS0 (24) */
505 #define MC13783_SW1A (0x3f << 0)
506 #define MC13783_SW1Aw(x) (((x) << 0) & MC13783_SW1A)
507 #define MC13783_SW1Ar(x) (((x) & MC13783_SW1A) >> 0)
508 #define MC13783_SW1ADVS (0x3f << 6)
509 #define MC13783_SW1ADVSw(x) (((x) << 6) & MC13783_SW1ADVS)
510 #define MC13783_SW1ADVSr(x) (((x) & MC13783_SW1ADVS) >> 6)
511 #define MC13783_SW1ASTBY (0x3f << 12)
512 #define MC13783_SW1ASTBYw(x) (((x) << 12) & MC13783_SW1ASTBY)
513 #define MC13783_SW1ASTBYr(x) (((x) & MC13783_SW1ASTBY) >> 12)
515 /* SWITCHERS1 (25) */
516 #define MC13783_SW1B (0x3f << 0)
517 #define MC13783_SW1Bw(x) (((x) << 0) & MC13783_SW1B)
518 #define MC13783_SW1Br(x) (((x) & MC13783_SW1B) >> 0)
519 #define MC13783_SW1BDVS (0x3f << 6)
520 #define MC13783_SW1BDVSw(x) (((x) << 6) & MC13783_SW1BDVS)
521 #define MC13783_SW1BDVSr(x) (((x) & MC13783_SW1BDVS) >> 6)
522 #define MC13783_SW1BSTBY (0x3f << 12)
523 #define MC13783_SW1BSTBYw(x) (((x) << 12) & MC13783_SW1BSTBY)
524 #define MC13783_SW1BSTBYr(x) (((x) & MC13783_SW1BSTBY) >> 12)
526 /* SWITCHERS2 (26) */
527 #define MC13783_SW2A (0x3f << 0)
528 #define MC13783_SW2Aw(x) (((x) << 0) & MC13783_SW1A)
529 #define MC13783_SW2Ar(x) (((x) & MC13783_SW1A) >> 0)
530 #define MC13783_SW2ADVS (0x3f << 6)
531 #define MC13783_SW2ADVSw(x) (((x) << 6) & MC13783_SW2ADVS)
532 #define MC13783_SW2ADVSr(x) (((x) & MC13783_SW2ADVS) >> 6)
533 #define MC13783_SW2ASTBY (0x3f << 12)
534 #define MC13783_SW2ASTBYw(x) (((x) << 12) & MC13783_SW2ASTBY)
535 #define MC13783_SW2ASTBYr(x) (((x) & MC13783_SW2ASTBY) >> 12)
537 /* SWITCHERS3 (27) */
538 #define MC13783_SW2B (0x3f << 0)
539 #define MC13783_SW2Bw(x) (((x) << 0) & MC13783_SW2B)
540 #define MC13783_SW2Br(x) (((x) & MC13783_SW2B) >> 0)
541 #define MC13783_SW2BDVS (0x3f << 6)
542 #define MC13783_SW2BDVSw(x) (((x) << 6) & MC13783_SW2BDVS)
543 #define MC13783_SW2BDVSr(x) (((x) & MC13783_SW2BDVS) >> 6)
544 #define MC13783_SW2BSTBY (0x3f << 12)
545 #define MC13783_SW2BSTBYw(x) (((x) << 12) & MC13783_SW2BSTBY)
546 #define MC13783_SW2BSTBYr(x) (((x) & MC13783_SW2BSTBY) >> 12)
548 /* SWITCHERS4 (28) */
549 #define MC13783_SW1AMODE (0x3 << 0)
550 #define MC13783_SW1AMODE_OFF (0x0 << 0)
551 #define MC13783_SW1AMODE_PWM (0x1 << 0)
552 #define MC13783_SW1AMODE_PWM_SKIP (0x2 << 0)
553 #define MC13783_SW1AMODE_PFM (0x3 << 0)
554 #define MC13783_SW1ASTBYMODE (0x3 << 2)
555 #define MC13783_SW1ASTBYMODE_OFF (0x0 << 2)
556 #define MC13783_SW1ASTBYMODE_PWM (0x1 << 2)
557 #define MC13783_SW1ASTBYMODE_PWM_SKIP (0x2 << 2)
558 #define MC13783_SW1ASTBYMODE_PFM (0x3 << 2)
559 #define MC13783_SW1ADVSSPEED (0x3 << 6)
561 #define MC13783_SW1ADVSSPEED_4US_NO_PWR_RDY (0x0 << 6)
562 #define MC13783_SW1ADVSSPEED_4US (0x1 << 6)
563 #define MC13783_SW1ADVSSPEED_8US (0x2 << 6)
564 #define MC13783_SW1ADVSSPEED_16US (0x3 << 6)
565 #define MC13783_SW1APANIC (0x1 << 8)
566 #define MC13783_SW1ASFST (0x1 << 9)
567 #define MC13783_SW1BMODE (0x3 << 10)
568 #define MC13783_SW1BMODE_OFF (0x0 << 10)
569 #define MC13783_SW1BMODE_PWM (0x1 << 10)
570 #define MC13783_SW1BMODE_PWM_SKIP (0x2 << 10)
571 #define MC13783_SW1BMODE_PFM (0x3 << 10)
572 #define MC13783_SW1BSTBYMODE (0x3 << 12)
573 #define MC13783_SW1BSTBYMODE_OFF (0x0 << 12)
574 #define MC13783_SW1BSTBYMODE_PWM (0x1 << 12)
575 #define MC13783_SW1BSTBYMODE_PWM_SKIP (0x2 << 12)
576 #define MC13783_SW1BSTBYMODE_PFM (0x3 << 12)
577 #define MC13783_SW1BDVSSPEED (0x3 << 14)
579 #define MC13783_SW1BDVSSPEED_4US_NO_PWR_RDY (0x0 << 14)
580 #define MC13783_SW1BDVSSPEED_4US (0x1 << 14)
581 #define MC13783_SW1BDVSSPEED_8US (0x2 << 14)
582 #define MC13783_SW1BDVSSPEED_16US (0x3 << 14)
583 #define MC13783_SW1BPANIC (0x1 << 16)
584 #define MC13783_SW1BSFST (0x1 << 17)
585 #define MC13783_PLLEN (0x1 << 18)
586 #define MC13783_PLLX (0x7 << 19)
587 #define MC13783_PLLX_28 (0x0 << 19)
588 #define MC13783_PLLX_29 (0x1 << 19)
589 #define MC13783_PLLX_30 (0x2 << 19)
590 #define MC13783_PLLX_31 (0x3 << 19)
591 #define MC13783_PLLX_32 (0x4 << 19)
592 #define MC13783_PLLX_33 (0x5 << 19)
593 #define MC13783_PLLX_34 (0x6 << 19)
594 #define MC13783_PLLX_35 (0x7 << 19)
596 /* SWITCHERS5 (29) */
597 #define MC13783_SW2AMODE (0x3 << 0)
598 #define MC13783_SW2AMODE_OFF (0x0 << 0)
599 #define MC13783_SW2AMODE_PWM (0x1 << 0)
600 #define MC13783_SW2AMODE_PWM_SKIP (0x2 << 0)
601 #define MC13783_SW2AMODE_PFM (0x3 << 0)
602 #define MC13783_SW2ASTBYMODE (0x3 << 2)
603 #define MC13783_SW2ASTBYMODE_OFF (0x0 << 2)
604 #define MC13783_SW2ASTBYMODE_PWM (0x1 << 2)
605 #define MC13783_SW2ASTBYMODE_PWM_SKIP (0x2 << 2)
606 #define MC13783_SW2ASTBYMODE_PFM (0x3 << 2)
607 #define MC13783_SW2ADVSSPEED (0x3 << 6)
608 #define MC13783_SW2ADVSSPEED_4US_NO_PWR_RDY (0x0 << 6)
609 #define MC13783_SW2ADVSSPEED_4US (0x1 << 6)
610 #define MC13783_SW2ADVSSPEED_8US (0x2 << 6)
611 #define MC13783_SW2ADVSSPEED_16US (0x3 << 6)
612 #define MC13783_SW2APANIC (0x1 << 8)
613 #define MC13783_SW2ASFST (0x1 << 9)
614 #define MC13783_SW2BMODE (0x3 << 10)
615 #define MC13783_SW2BMODE_OFF (0x0 << 10)
616 #define MC13783_SW2BMODE_PWM (0x1 << 10)
617 #define MC13783_SW2BMODE_PWM_SKIP (0x2 << 10)
618 #define MC13783_SW2BMODE_PFM (0x3 << 10)
619 #define MC13783_SW2BSTBYMODE (0x3 << 12)
620 #define MC13783_SW2BSTBYMODE_OFF (0x0 << 12)
621 #define MC13783_SW2BSTBYMODE_PWM (0x1 << 12)
622 #define MC13783_SW2BSTBYMODE_PWM_SKIP (0x2 << 12)
623 #define MC13783_SW2BSTBYMODE_PFM (0x3 << 12)
624 #define MC13783_SW2BDVSSPEED (0x3 << 14)
625 #define MC13783_SW2BDVSSPEED_4US_NO_PWR_RDY (0x0 << 14)
626 #define MC13783_SW2BDVSSPEED_4US (0x1 << 14)
627 #define MC13783_SW2BDVSSPEED_8US (0x2 << 14)
628 #define MC13783_SW2BDVSSPEED_16US (0x3 << 14)
629 #define MC13783_SW2BPANIC (0x1 << 16)
630 #define MC13783_SW2BSFST (0x1 << 17)
631 #define MC13783_SW3 (0x3 << 18)
632 #define MC13783_SW3_5_0V (0x0 << 18)
633 /* 0x1...0x2 same as 0x0 */
634 #define MC13783_SW3_5_5V (0x3 << 18)
635 #define MC13783_SW3EN (0x1 << 20)
636 #define MC13783_SW3STBY (0x1 << 21)
637 #define MC13783_SW3MODE (0x1 << 22)
639 /* REGULATOR_SETTING0 (30) */
640 #define MC13783_VIOLO (0x3 << 2)
641 #define MC13783_VIOLO_1_20V (0x0 << 2)
642 #define MC13783_VIOLO_1_30V (0x1 << 2)
643 #define MC13783_VIOLO_1_50V (0x2 << 2)
644 #define MC13783_VIOLO_1_80V (0x3 << 2)
645 #define MC13783_VDIG (0x3 << 4)
646 #define MC13783_VDIG_1_20V (0x0 << 4)
647 #define MC13783_VDIG_1_30V (0x1 << 4)
648 #define MC13783_VDIG_1_50V (0x2 << 4)
649 #define MC13783_VDIG_1_80V (0x3 << 4)
650 #define MC13783_VGEN (0x7 << 6)
651 #define MC13783_VGEN_1_20V (0x0 << 6)
652 #define MC13783_VGEN_1_30V (0x1 << 6)
653 #define MC13783_VGEN_1_50V (0x2 << 6)
654 #define MC13783_VGEN_1_80V (0x3 << 6)
655 #define MC13783_VGEN_1_10V (0x4 << 6)
656 #define MC13783_VGEN_2_00V (0x5 << 6)
657 #define MC13783_VGEN_2_775V (0x6 << 6)
658 #define MC13783_VGEN_2_40V (0x7 << 6)
659 #define MC13783_VRFDIG (0x3 << 9)
660 #define MC13783_VREFDIG_1_20V (0x0 << 9)
661 #define MC13783_VREFDIG_1_30V (0x1 << 9)
662 #define MC13783_VREFDIG_1_80V (0x2 << 9)
663 #define MC13783_VREFDIG_1_875V (0x3 << 9)
664 #define MC13783_VRFREF (0x3 << 11)
665 #define MC13783_VRFREF_2_475V (0x0 << 11)
666 #define MC13783_VRFREF_2_600V (0x1 << 11)
667 #define MC13783_VRFREF_2_700V (0x2 << 11)
668 #define MC13783_VRFREF_2_775V (0x3 << 11)
669 #define MC13783_VRFCP (0x1 << 13)
670 #define MC13783_VSIM (0x1 << 14)
671 #define MC13783_VESIM (0x1 << 15)
672 #define MC13783_VCAM (0x7 << 16)
673 #define MC13783_VCAM_1_50V (0x0 << 16)
674 #define MC13783_VCAM_1_80V (0x1 << 16)
675 #define MC13783_VCAM_2_50V (0x2 << 16)
676 #define MC13783_VCAM_2_55V (0x3 << 16)
677 #define MC13783_VCAM_2_60V (0x4 << 16)
678 #define MC13783_VCAM_2_75V (0x5 << 16)
679 #define MC13783_VCAM_2_80V (0x6 << 16)
680 #define MC13783_VCAM_3_00V (0x7 << 16)
682 /* REGULATOR_SETTING1 (31) */
683 #define MC13783_VVIB (0x3 << 0)
684 #define MC13783_VVIB_1_30V (0x0 << 0)
685 #define MC13783_VVIB_1_80V (0x1 << 0)
686 #define MC13783_VVIB_2_00V (0x2 << 0)
687 #define MC13783_VVIB_3_00V (0x3 << 0)
688 #define MC13783_VRF1 (0x3 << 2)
689 #define MC13783_VRF1_1_500V (0x0 << 2)
690 #define MC13783_VRF1_1_875V (0x1 << 2)
691 #define MC13783_VRF1_2_700V (0x2 << 2)
692 #define MC13783_VRF1_2_775V (0x3 << 2)
693 #define MC13783_VRF2 (0x3 << 4)
694 #define MC13783_VRF2_1_500V (0x0 << 4)
695 #define MC13783_VRF2_1_875V (0x1 << 4)
696 #define MC13783_VRF2_2_700V (0x2 << 4)
697 #define MC13783_VRF2_2_775V (0x3 << 4)
698 #define MC13783_VMMC1 (0x7 << 6)
699 #define MC13783_VMMC1_1_60V (0x0 << 6)
700 #define MC13783_VMMC1_1_80V (0x1 << 6)
701 #define MC13783_VMMC1_2_00V (0x2 << 6)
702 #define MC13783_VMMC1_2_60V (0x3 << 6)
703 #define MC13783_VMMC1_2_70V (0x4 << 6)
704 #define MC13783_VMMC1_2_80V (0x5 << 6)
705 #define MC13783_VMMC1_2_90V (0x6 << 6)
706 #define MC13783_VMMC1_3_00V (0x7 << 6)
707 #define MC13783_VMMC2 (0x7 << 9)
708 #define MC13783_VMMC2_1_60V (0x0 << 9)
709 #define MC13783_VMMC2_1_80V (0x1 << 9)
710 #define MC13783_VMMC2_2_00V (0x2 << 9)
711 #define MC13783_VMMC2_2_60V (0x3 << 9)
712 #define MC13783_VMMC2_2_70V (0x4 << 9)
713 #define MC13783_VMMC2_2_80V (0x5 << 9)
714 #define MC13783_VMMC2_2_90V (0x6 << 9)
715 #define MC13783_VMMC2_3_00V (0x7 << 9)
717 /* REGULATOR_MODE0 (32) */
718 #define MC13783_VAUDIOEN (0x1 << 0)
719 #define MC13783_VAUDIOSTBY (0x1 << 1)
720 #define MC13783_VAUDIOMODE (0x1 << 2)
721 #define MC13783_VIOHIEN (0x1 << 3)
722 #define MC13783_VIOHISTBY (0x1 << 4)
723 #define MC13783_VIOHIMODE (0x1 << 5)
724 #define MC13783_VIOLOEN (0x1 << 6)
725 #define MC13783_VIOLOSTBY (0x1 << 7)
726 #define MC13783_VIOLOMODE (0x1 << 8)
727 #define MC13783_VDIGEN (0x1 << 9)
728 #define MC13783_VDIGSTBY (0x1 << 10)
729 #define MC13783_VDIGMODE (0x1 << 11)
730 #define MC13783_VGENEN (0x1 << 12)
731 #define MC13783_VGENSTBY (0x1 << 13)
732 #define MC13783_VGENMODE (0x1 << 14)
733 #define MC13783_VRFDIGEN (0x1 << 15)
734 #define MC13783_VRFDIGSTBY (0x1 << 16)
735 #define MC13783_VRFDIGMODE (0x1 << 17)
736 #define MC13783_VRFREFEN (0x1 << 18)
737 #define MC13783_VRFREFSTBY (0x1 << 19)
738 #define MC13783_VRFREFMODE (0x1 << 20)
739 #define MC13783_VRFCPEN (0x1 << 21)
740 #define MC13783_VRFCPSTBY (0x1 << 22)
741 #define MC13783_VRFCPMODE (0x1 << 23)
743 /* REGULATOR_MODE1 (33) */
744 #define MC13783_VSIMEN (0x1 << 0)
745 #define MC13783_VSIMSTBY (0x1 << 1)
746 #define MC13783_VSIMMODE (0x1 << 2)
747 #define MC13783_VESIMEN (0x1 << 3)
748 #define MC13783_VESIMSTBY (0x1 << 4)
749 #define MC13783_VESIMMODE (0x1 << 5)
750 #define MC13783_VCAMEN (0x1 << 6)
751 #define MC13783_VCAMSTBY (0x1 << 7)
752 #define MC13783_VCAMMODE (0x1 << 8)
753 #define MC13783_VRFBGEN (0x1 << 9)
754 #define MC13783_VRFBGSTBY (0x1 << 10)
755 #define MC13783_VVIBEN (0x1 << 11)
756 #define MC13783_VRF1EN (0x1 << 12)
757 #define MC13783_VRF1STBY (0x1 << 13)
758 #define MC13783_VRF1MODE (0x1 << 14)
759 #define MC13783_VRF2EN (0x1 << 15)
760 #define MC13783_VRF2STBY (0x1 << 16)
761 #define MC13783_VRF2MODE (0x1 << 17)
762 #define MC13783_VMMC1EN (0x1 << 18)
763 #define MC13783_VMMC1STBY (0x1 << 19)
764 #define MC13783_VMMC1MODE (0x1 << 20)
765 #define MC13783_VMMC2EN (0x1 << 21)
766 #define MC13783_VMMC2STBY (0x1 << 22)
767 #define MC13783_VMMC2MODE (0x1 << 23)
769 /* POWER_MISCELLANEOUS (34) */
770 #define MC13783_GPO1EN (0x1 << 6)
771 #define MC13783_GPO1STBY (0x1 << 7)
772 #define MC13783_GPO2EN (0x1 << 8)
773 #define MC13783_GPO2STBY (0x1 << 9)
774 #define MC13783_GPO3EN (0x1 << 10)
775 #define MC13783_GPO3STBY (0x1 << 11)
776 #define MC13783_GPO4EN (0x1 << 12)
777 #define MC13783_GPO4STBY (0x1 << 13)
778 #define MC13783_VIBPINCTRL (0x1 << 14)
779 #define MC13783_PWGT1SPIEN (0x1 << 15)
780 #define MC13783_PWGT2SPIEN (0x1 << 16)
783 #define MC13783_VAUDIOON (0x1 << 0)
784 #define MC13783_BIASEN (0x1 << 1)
785 #define MC13783_BIASSPEED (0x1 << 2)
786 #define MC13783_ASPEN (0x1 << 3)
787 #define MC13783_ASPSEL (0x1 << 4)
788 #define MC13783_ALSPEN (0x1 << 5)
789 #define MC13783_ALSPREF (0x1 << 6)
790 #define MC13783_ALSPSEL (0x1 << 7)
791 #define MC13783_LSPLEN (0x1 << 8)
792 #define MC13783_AHSREN (0x1 << 9)
793 #define MC13783_AHSLEN (0x1 << 10)
794 #define MC13783_AHSSEL (0x1 << 11)
795 #define MC13783_HSPGDIS (0x1 << 12)
796 #define MC13783_HSDETEN (0x1 << 13)
797 #define MC13783_HSDETAUTOB (0x1 << 14)
798 #define MC13783_ARXOUTREN (0x1 << 15)
799 #define MC13783_ARXOUTLEN (0x1 << 16)
800 #define MC13783_ARXOUTSEL (0x1 << 17)
801 #define MC13783_CDCOUTEN (0x1 << 18)
802 #define MC13783_HSLDETEN (0x1 << 19)
803 #define MC13783_ADDCDC (0x1 << 21)
804 #define MC13783_ADDSTDC (0x1 << 22)
805 #define MC13783_ADDRXIN (0x1 << 23)
808 #define MC13783_PGARXEN (0x1 << 0)
809 #define MC13783_PGARX (0xf << 1)
810 /* <=0010=-33dB...1101=0dB...1111=+6dB in 3dB steps */
811 #define MC13783_PGARXw(x) (((x) << 1) & MC13783_PGARX)
812 #define MC13783_PGARXr(x) (((x) & MC13783_PGARX) >> 1)
813 #define MC13783_PGASTEN (0x1 << 5)
814 #define MC13783_PGAST (0xf << 6)
815 /* <=0010=-33dB...1101=0dB...1111=+6dB in 3dB steps */
816 #define MC13783_PGASTw(x) (((x) << 6) & MC13783_PGAST)
817 #define MC13783_PGASTr(x) (((x) & MC13783_PGAST) >> 6)
818 #define MC13783_ARXINEN (0x1 << 10)
819 #define MC13783_ARXIN (0x1 << 11)
820 #define MC13783_PGARXIN (0xf << 12)
821 /* <=0010=-33dB...1101=0dB...1111=+6dB in 3dB steps */
822 #define MC13783_PGARXINw(x) (((x) << 12) & MC13783_PGARXIN)
823 #define MC13783_PGARXINr(x) (((x) & MC13783_PGARXIN) >> 12)
824 #define MC13783_MONO (0x3 << 16)
825 #define MC13783_MONO_LR_INDEPENDENT (0x0 << 16)
826 #define MC13783_MONO_ST_OPPOSITE (0x1 << 16)
827 #define MC13783_MONO_ST_TO_MONO (0x2 << 16)
828 #define MC13783_MONO_MONO_OPPOSITE (0x3 << 16)
829 #define MC13783_BAL (0x7 << 18)
830 /* 000=-21dB...3dB steps...111=0dB: left or right */
831 #define MC13783_BALw(x) (((x) << 18) & MC13783_BAL)
832 #define MC13783_BALr(x) (((x) & MC13783_BAL) >> 18)
833 #define MC13783_BALLR (0x1 << 21)
836 #define MC13783_MC1BEN (0x1 << 0)
837 #define MC13783_MC2BEN (0x1 << 1)
838 #define MC13783_MC2BDETDBNC (0x1 << 2)
839 #define MC13783_MC2BDETEN (0x1 << 3)
840 #define MC13783_AMC1REN (0x1 << 5)
841 #define MC13783_AMC1RITOV (0x1 << 6)
842 #define MC13783_AMC1LEN (0x1 << 7)
843 #define MC13783_AMC1LITOV (0x1 << 8)
844 #define MC13783_AMC2EN (0x1 << 9)
845 #define MC13783_AMC2ITOV (0x1 << 10)
846 #define MC13783_ATXINEN (0x1 << 11)
847 #define MC13783_ATXOUTEN (0x1 << 12)
848 #define MC13783_RXINREC (0x1 << 13)
849 #define MC13783_PGATXR (0x1f << 14)
850 /* 00000=-8dB...01000=0dB...11111=+23dB */
851 #define MC13783_PGATXRw(x) (((x) << 14) & MC13783_PGATXR)
852 #define MC13783_PGATXRr(x) (((x) & MC13783_PGATXR) >> 14)
853 #define MC13783_PGATXL (0x1f << 19)
854 /* 00000=-8dB...01000=0dB...11111=+23dB */
855 #define MC13783_PGATXLw(x) (((x) << 19) & MC13783_PGATXL)
856 #define MC13783_PGATXLr(x) (((x) & MC13783_PGATXL) >> 19)
858 /* SSI_NETWORK (39) */
859 #define MC13783_CDCTXRXSLOT (0x3 << 2)
860 #define MC13783_CDCTXRXSLOT_TS0 (0x0 << 2)
861 #define MC13783_CDCTXRXSLOT_TS1 (0x1 << 2)
862 #define MC13783_CDCTXRXSLOT_TS2 (0x2 << 2)
863 #define MC13783_CDCTXRXSLOT_TS3 (0x3 << 2)
864 #define MC13783_CDCTXSECSLOT (0x3 << 4)
865 #define MC13783_CDCTXSECSLOT_TS0 (0x0 << 4)
866 #define MC13783_CDCTXSECSLOT_TS1 (0x1 << 4)
867 #define MC13783_CDCTXSECSLOT_TS2 (0x2 << 4)
868 #define MC13783_CDCTXSECSLOT_TS3 (0x3 << 4)
869 #define MC13783_CDCRXSECSLOT (0x3 << 6)
870 #define MC13783_CDCRXSECSLOT_TS0 (0x0 << 6)
871 #define MC13783_CDCRXSECSLOT_TS1 (0x1 << 6)
872 #define MC13783_CDCRXSECSLOT_TS2 (0x2 << 6)
873 #define MC13783_CDCRXSECSLOT_TS3 (0x3 << 6)
874 #define MC13783_CDCRXSECGAIN (0x3 << 8)
875 /* -inf, -0dB, -6dB, -12dB */
876 #define MC13783_CDCRXSECGAINw(x) (((x) << 8) & MC13783_CDCRXSECGAIN)
877 #define MC13783_CDCRXSECGAINr(x) (((x) & MC13783_CDCRXSECGAIN) >> 8)
878 #define MC13783_CDCSUMGAIN (0x1 << 10)
879 #define MC13783_CDCFSDLY (0x1 << 11)
880 #define MC13783_STDCSLOTS (0x3 << 12)
881 #define MC13783_STDCSLOTS_8 (0x0 << 12)
882 #define MC13783_STDCSLOTS_LR6 (0x1 << 12)
883 #define MC13783_STDCSLOTS_LR2 (0x2 << 12)
884 #define MC13783_STDCSLOTS_LR (0x3 << 12)
885 #define MC13783_STDCRXSLOT (0x3 << 14)
886 #define MC13783_STDCRXSLOT_TS0_TS1 (0x0 << 14)
887 #define MC13783_STDCRXSLOT_TS2_TS3 (0x1 << 14)
888 #define MC13783_STDCRXSLOT_TS4_TS5 (0x2 << 14)
889 #define MC13783_STDCRXSLOT_TS6_TS7 (0x3 << 14)
890 #define MC13783_STDCRXSECSLOT (0x3 << 16)
891 #define MC13783_STDCRXSECSLOT_TS0_TS1 (0x0 << 16)
892 #define MC13783_STDCRXSECSLOT_TS2_TS3 (0x1 << 16)
893 #define MC13783_STDCRXSECSLOT_TS4_TS5 (0x2 << 16)
894 #define MC13783_STDCRXSECSLOT_TS6_TS7 (0x3 << 16)
895 #define MC13783_STDCRXSECGAIN (0x3 << 18)
896 /* -inf, -0dB, -6dB, -12dB */
897 #define MC13783_STDCRXSECGAINw(x) (((x) << 8) & MC13783_STDCRXSECGAIN)
898 #define MC13783_STDCRXSECGAINr(x) (((x) & MC13783_STDCRXSECGAIN) >> 8)
899 #define MC13783_STDSUMGAIN (0x1 << 20)
901 /* AUDIO_CODEC (40) */
902 #define MC13783_CDCSSISEL (0x1 << 0)
903 #define MC13783_CDCCLKSEL (0x1 << 1)
904 #define MC13783_CDCSM (0x1 << 2)
905 #define MC13783_CDCBCLINV (0x1 << 3)
906 #define MC13783_CDCFSINV (0x1 << 4)
907 #define MC13783_CDCFS (0x3 << 5)
908 #define MC13783_CDCFS_NET (0x1 << 5)
909 #define MC13783_CDCFS_I2S (0x2 << 5)
910 #define MC13783_CDCCLK (0x7 << 7)
911 #define MC13783_CDCFS8K16K (0x1 << 10)
912 #define MC13783_CDCEN (0x1 << 11)
913 #define MC13783_CDCCLKEN (0x1 << 12)
914 #define MC13783_CDCTS (0x1 << 13)
915 #define MC13783_CDCDITH (0x1 << 14)
916 #define MC13783_CDCRESET (0x1 << 15)
917 #define MC13783_CDCBYP (0x1 << 16)
918 #define MC13783_CDCALM (0x1 << 17)
919 #define MC13783_CDCDLM (0x1 << 18)
920 #define MC13783_AUDIHPF (0x1 << 19)
921 #define MC13783_AUDOHPF (0x1 << 20)
923 /* AUDIO_STEREO_DAC (41) */
924 #define MC13783_STDCSSISEL (0x1 << 0)
925 #define MC13783_STDCCLKSEL (0x1 << 1)
926 #define MC13783_STDCSM (0x1 << 2)
927 #define MC13783_STDCBCLINV (0x1 << 3)
928 #define MC13783_STDCFSINV (0x1 << 4)
929 #define MC13783_STDCFS (0x3 << 5)
930 #define MC13783_STDCFS_NORMAL (0x0 << 5)
931 #define MC13783_STDCFS_NET (0x1 << 5)
932 #define MC13783_STDCFS_I2S (0x2 << 5)
933 #define MC13783_STDCCLK (0x7 << 7)
935 #define MC13783_STDCCLK_13_0MHZ (0x0 << 7)
936 #define MC13783_STDCCLK_15_36MHZ (0x1 << 7)
937 #define MC13783_STDCCLK_16_8MHZ (0x2 << 7)
938 #define MC13783_STDCCLK_26_0MHZ (0x4 << 7)
939 #define MC13783_STDCCLK_12_0MHZ (0x5 << 7)
940 #define MC13783_STDCCLK_3_6864MHZ (0x6 << 7)
941 #define MC13783_STDCCLK_33_6MHZ (0x7 << 7)
943 #define MC13783_STDCCLK_CLIMCL (0x5 << 7)
944 #define MC13783_STDCCLK_FS (0x6 << 7)
945 #define MC13783_STDCCLK_BCL (0x7 << 7)
946 #define MC13783_STDCFSDLYB (0x1 << 10)
947 #define MC13783_STDCEN (0x1 << 11)
948 #define MC13783_STDCCLKEN (0x1 << 12)
949 #define MC13783_STDCRESET (0x1 << 15)
950 #define MC13783_SPDIF (0x1 << 16)
951 #define MC13783_SR (0xf << 17)
952 #define MC13783_SR_8000 (0x0 << 17)
953 #define MC13783_SR_11025 (0x1 << 17)
954 #define MC13783_SR_12000 (0x2 << 17)
955 #define MC13783_SR_16000 (0x3 << 17)
956 #define MC13783_SR_22050 (0x4 << 17)
957 #define MC13783_SR_24000 (0x5 << 17)
958 #define MC13783_SR_32000 (0x6 << 17)
959 #define MC13783_SR_44100 (0x7 << 17)
960 #define MC13783_SR_48000 (0x8 << 17)
961 #define MC13783_SR_64000 (0x9 << 17)
962 #define MC13783_SR_96000 (0xa << 17)
965 #define MC13783_LICELLCON (0x1 << 0)
966 #define MC13783_CHRGICON (0x1 << 1)
967 #define MC13783_BATICON (0x1 << 2)
968 #define MC13783_RTHEN (0x1 << 3)
969 #define MC13783_DTHEN (0x1 << 4)
970 #define MC13783_UIDEN (0x1 << 5)
971 #define MC13783_ADOUTEN (0x1 << 6)
972 #define MC13783_ADOUTPER (0x1 << 7)
973 #define MC13783_ADREFEN (0x1 << 10)
974 #define MC13783_ADREFMODE (0x1 << 11)
975 #define MC13783_TSMOD (0x7 << 12)
976 #define MC13783_TSMOD_INACTIVE (0x0 << 12)
977 #define MC13783_TSMOD_INTERRUPT (0x1 << 12)
978 #define MC13783_TSMOD_RESISTIVE (0x2 << 12)
979 #define MC13783_TSMOD_POSITION (0x3 << 12)
980 /* 0x4 - 0x7 = Inactive (same as 0x0) */
981 #define MC13783_CHRGRAWDIV (0x1 << 15)
982 #define MC13783_ADINC1 (0x1 << 16)
983 #define MC13783_ADINC2 (0x1 << 17)
984 #define MC13783_WCOMP (0x1 << 18)
985 #define MC13783_ADCBIS0_ACCESS (0x1 << 23)
988 #define MC13783_ADEN (0x1 << 0)
989 #define MC13783_RAND (0x1 << 1)
990 #define MC13783_ADSEL (0x1 << 3)
991 #define MC13783_TRIGMASK (0x1 << 4)
992 #define MC13783_ADA1 (0x7 << 5)
993 #define MC13783_ADA1w(x) (((x) << 5) & MC13783_ADA1)
994 #define MC13783_ADA1r(x) (((x) & MC13783_ADA1) >> 5)
995 #define MC13783_ADA2 (0x7 << 8)
996 #define MC13783_ADA2w(x) (((x) << 8) & MC13783_ADA2)
997 #define MC13783_ADA2r(x) (((x) & MC13783_ADA2) >> 8)
998 #define MC13783_ATO (0xff << 11)
999 #define MC13783_ATOw(x) (((x) << 11) & MC13783_ATO)
1000 #define MC13783_ATOr(x) (((x) & MC13783_ATO) >> 11)
1001 #define MC13783_ATOX (0x1 << 19)
1002 #define MC13783_ASC (0x1 << 20)
1003 #define MC13783_ADTRIGIGN (0x1 << 21)
1004 #define MC13783_ADONESHOT (0x1 << 22)
1005 #define MC13783_ADCBIS1_ACCESS (0x1 << 23)
1008 #define MC13783_ADD1 (0x3ff << 2)
1009 #define MC13783_ADD1r(x) (((x) & MC13783_ADD1) >> 2)
1010 #define MC13783_ADD2 (0x3ff << 14)
1011 #define MC13783_ADD2r(x) (((x) & MC13783_ADD2) >> 14)
1014 #define MC13783_WHIGH (0x3f << 0)
1015 #define MC13783_WHIGHw(x) (((x) << 0) & MC13783_WHIGH)
1016 #define MC13783_WHIGHr(x) (((x) & MC13783_WHIGH) >> 0)
1017 #define MC13783_ICID (0x7 << 6)
1018 #define MC13783_ICIDr(x) (((x) & MC13783_ICID) >> 6)
1019 #define MC13783_WLOW (0x3f << 9)
1020 #define MC13783_WLOWw(x) (((x) << 9) & MC13783_WLOW)
1021 #define MC13783_WLOWr(x) (((x) & MC13783_WLOW) >> 9)
1022 #define MC13783_ADCBIS2_ACCESS (0x1 << 23)
1025 #define MC13783_ADCBIS1 (0x3ff << 2)
1026 #define MC13783_ADCBIS1r(x) (((x) & MC13783_ADCBIS1) >> 2)
1027 #define MC13783_ADCBIS2 (0x3ff << 14)
1028 #define MC13783_ADCBIS2r(x) (((x) & MC13783_ADCBIS2) >> 14)
1031 #define MC13783_VCHRG (0x7 << 0)
1032 #define MC13783_VCHRG_4_050V (0x0 << 0)
1033 #define MC13783_VCHRG_4_375V (0x1 << 0)
1034 #define MC13783_VCHRG_4_150V (0x2 << 0)
1035 #define MC13783_VCHRG_4_200V (0x3 << 0)
1036 #define MC13783_VCHRG_4_250V (0x4 << 0)
1037 #define MC13783_VCHRG_4_300V (0x5 << 0)
1038 #define MC13783_VCHRG_3_800V (0x6 << 0)
1039 #define MC13783_VCHRG_4_500V (0x7 << 0)
1040 #define MC13783_ICHRG (0xf << 3) /* Min Nom Max */
1041 #define MC13783_ICHRG_0MA (0x0 << 3) /* 0 0 0 */
1042 #define MC13783_ICHRG_70MA (0x1 << 3) /* 55 70 85 */
1043 #define MC13783_ICHRG_177MA (0x2 << 3) /* 161 177 195 */
1044 #define MC13783_ICHRG_266MA (0x3 << 3) /* 242 266 293 */
1045 #define MC13783_ICHRG_355MA (0x4 << 3) /* 322 355 390 */
1046 #define MC13783_ICHRG_443MA (0x5 << 3) /* 403 443 488 */
1047 #define MC13783_ICHRG_532MA (0x6 << 3) /* 484 532 585 */
1048 #define MC13783_ICHRG_621MA (0x7 << 3) /* 564 621 683 */
1049 #define MC13783_ICHRG_709MA (0x8 << 3) /* 645 709 780 */
1050 #define MC13783_ICHRG_798MA (0x9 << 3) /* 725 798 878 */
1051 #define MC13783_ICHRG_886MA (0xa << 3) /* 806 886 975 */
1052 #define MC13783_ICHRG_975MA (0xb << 3) /* 886 975 1073 */
1053 #define MC13783_ICHRG_1064MA (0xc << 3) /* 967 1064 1170 */
1054 #define MC13783_ICHRG_1152MA (0xd << 3) /* 1048 1152 1268 */
1055 #define MC13783_ICHRG_1596MA (0xe << 3) /* 1450 1596 1755 */
1056 #define MC13783_ICHRG_FULLY_ON (0xf << 3) /* Disallow HW FET turn on */
1057 #define MC13783_ICHRGTR (0x7 << 7) /* Min Nom Max */
1058 #define MC13783_ICHRGTR_0MA (0x0 << 7) /* 0 0 0 */
1059 #define MC13783_ICHRGTR_9MA (0x1 << 7) /* 6 9 12 */
1060 #define MC13783_ICHRGTR_20MA (0x2 << 7) /* 14 20 26 */
1061 #define MC13783_ICHRGTR_36MA (0x3 << 7) /* 25 36 47 */
1062 #define MC13783_ICHRGTR_42MA (0x4 << 7) /* 29 42 55 */
1063 #define MC13783_ICHRGTR_50MA (0x5 << 7) /* 35 50 65 */
1064 #define MC13783_ICHRGTR_59MA (0x6 << 7) /* 41 59 77 */
1065 #define MC13783_ICHRGTR_68MA (0x7 << 7) /* 50 68 86 */
1066 #define MC13783_FETOVRD (0x1 << 10)
1067 #define MC13783_FETCTRL (0x1 << 11)
1068 #define MC13783_RVRSMODE (0x1 << 13)
1069 #define MC13783_OVCTRL (0x3 << 15)
1070 #define MC13783_OVCTRL_5_83V (0x0 << 15) /* Not for separate! */
1071 #define MC13783_OVCTRL_6_90V (0x1 << 15)
1072 #define MC13783_OVCTRL_9_80V (0x2 << 15)
1073 #define MC13783_OVCTRL_19_6V (0x3 << 15)
1074 #define MC13783_UCHEN (0x1 << 17)
1075 #define MC13783_CHRGLEDEN (0x1 << 18)
1076 #define MC13783_CHRGRAWPDEN (0x1 << 19)
1079 #define MC13783_FSENB (0x1 << 0)
1080 #define MC13783_USBSUSPEND (0x1 << 1)
1081 #define MC13783_USBPU (0x1 << 2)
1082 #define MC13783_UDPPD (0x1 << 3)
1083 #define MC13783_UDMPD (0x1 << 4)
1084 #define MC13783_DP150KPU (0x1 << 5)
1085 #define MC13783_VBUS70KPDENB (0x1 << 6)
1086 #define MC13783_VBUSPULSETMR (0x7 << 7)
1087 #define MC13783_VBUSPULSETMR_NA (0x0 << 7)
1088 #define MC13783_VBUSPULSETMR_10MS (0x1 << 7)
1089 #define MC13783_VBUSPULSETMR_20MS (0x2 << 7)
1090 #define MC13783_VBUSPULSETMR_30MS (0x3 << 7)
1091 #define MC13783_VBUSPULSETMR_40MS (0x4 << 7)
1092 #define MC13783_VBUSPULSETMR_50MS (0x5 << 7)
1093 #define MC13783_VBUSPULSETMR_60MS (0x6 << 7)
1094 #define MC13783_VBUSPULSETMR_INF (0x7 << 7)
1095 #define MC13783_DLPSRP (0x1 << 10)
1096 #define MC13783_SE0CONN (0x1 << 11)
1097 #define MC13783_USBXCVREN (0x1 << 12)
1098 #define MC13783_CONMODE (0x7 << 14)
1099 #define MC13783_CONMODE_USB (0x0 << 14)
1100 #define MC13783_CONMODE_RS232 (0x1 << 14) /* and 0x2 */
1101 #define MC13783_CONMODE_CEA_936_A (0x4 << 14) /* and 0x5...0x7 */
1102 #define MC13783_DATSE0 (0x1 << 17)
1103 #define MC13783_BIDIR (0x1 << 18)
1104 #define MC13783_USBCNTRL (0x1 << 19)
1105 #define MC13783_IDPD (0x1 << 20)
1106 #define MC13783_IDPULSE (0x1 << 21)
1107 #define MC13783_IDPUCNTRL (0x1 << 22)
1108 #define MC13783_DMPULSE (0x1 << 23)
1110 /* CHARGER_USB1 (50) */
1111 #define MC13783_USBIN (0x3 << 0)
1112 #define MC13783_USBIN_BOOST_VINBUS (0x0 << 0)
1113 #define MC13783_USBIN_VBUS (0x1 << 0) /* and 0x3 */
1114 #define MC13783_USBIN_BP (0x2 << 0) /* VINVIB */
1115 #define MC13783_VUSB (0x1 << 2) /* 0=3.2V, 1=3.3V */
1116 #define MC13783_VUSBEN (0x1 << 3)
1117 #define MC13783_VBUSEN (0x1 << 5)
1118 #define MC13783_RSPOL (0x1 << 6)
1119 #define MC13783_RSTRI (0x1 << 7)
1120 #define MC13783_ID100KPU (0x1 << 8)
1122 /* LED_CONTROL0 (51) */
1123 #define MC13783_LEDEN (0x1 << 0)
1124 #define MC13783_LEDMDRAMPUP (0x1 << 1)
1125 #define MC13783_LEDADRAMPUP (0x1 << 2)
1126 #define MC13783_LEDKDRAMPUP (0x1 << 3)
1127 #define MC13783_LEDMDRAMPDOWN (0x1 << 4)
1128 #define MC13783_LEDADRAMPDOWN (0x1 << 5)
1129 #define MC13783_LEDKDRAMPDOWN (0x1 << 6)
1130 #define MC13783_TRIODEMD (0x1 << 7)
1131 #define MC13783_TRIODEAD (0x1 << 8)
1132 #define MC13783_TRIODEKD (0x1 << 9)
1133 #define MC13783_BOOSTEN (0x1 << 10)
1134 #define MC13783_ABMODE (0x7 << 11)
1135 #define MC13783_ABMODE_ADAPTIVE_BOOST_DISABLED (0x0 << 11)
1136 #define MC13783_ABMODE_MONCH_LEDMD1 (0x1 << 11)
1137 #define MC13783_ABMODE_MONCH_LEDMD12 (0x2 << 11)
1138 #define MC13783_ABMODE_MONCH_LEDMD123 (0x3 << 11)
1139 #define MC13783_ABMODE_MONCH_LEDMD1234 (0x4 << 11)
1140 #define MC13783_ABMODE_MONCH_LEDMD1234_LEADAD1 (0x5 << 11)
1141 #define MC13783_ABMODE_MONCH_LEDMD1234_LEADAD12 (0x6 << 11)
1142 #define MC13783_ABMODE_MONCH_LEDMD1_LEDAD_ACT (0x7 << 11)
1143 #define MC13783_ABREF (0x3 << 14)
1144 #define MC13783_ABREF_200MV (0x0 << 14)
1145 #define MC13783_ABREF_400MV (0x1 << 14)
1146 #define MC13783_ABREF_600MV (0x2 << 14)
1147 #define MC13783_ABREF_800MV (0x3 << 14)
1148 #define MC13783_FLPATTRN (0xf << 17)
1149 #define MC13783_FLPATTRNw(x) (((x) << 17) & MC13783_FLPATTRN)
1150 #define MC13783_FLPATTRNr(x) (((x) & MC13783_FLPATTRN) >> 17)
1151 #define MC13783_FLBANK1 (0x1 << 21)
1152 #define MC13783_FLBANK2 (0x1 << 22)
1153 #define MC13783_FLBANK3 (0x1 << 23)
1155 /* LED_CONTROL1 (52) */
1156 #define MC13783_LEDR1RAMPUP (0x1 << 0)
1157 #define MC13783_LEDG1RAMPUP (0x1 << 1)
1158 #define MC13783_LEDB1RAMPUP (0x1 << 2)
1159 #define MC13783_LEDR1RAMPDOWN (0x1 << 3)
1160 #define MC13783_LEDG1RAMPDOWN (0x1 << 4)
1161 #define MC13783_LEDB1RAMPDOWN (0x1 << 5)
1162 #define MC13783_LEDR2RAMPUP (0x1 << 6)
1163 #define MC13783_LEDG2RAMPUP (0x1 << 7)
1164 #define MC13783_LEDB2RAMPUP (0x1 << 8)
1165 #define MC13783_LEDR2RAMPDOWN (0x1 << 9)
1166 #define MC13783_LEDG2RAMPDOWN (0x1 << 10)
1167 #define MC13783_LEDB2RAMPDOWN (0x1 << 11)
1168 #define MC13783_LEDR3RAMPUP (0x1 << 12)
1169 #define MC13783_LEDG3RAMPUP (0x1 << 13)
1170 #define MC13783_LEDB3RAMPUP (0x1 << 14)
1171 #define MC13783_LEDR3RAMPDOWN (0x1 << 15)
1172 #define MC13783_LEDG3RAMPDOWN (0x1 << 16)
1173 #define MC13783_LEDB3RAMPDOWN (0x1 << 17)
1174 #define MC13783_TC1HALF (0x1 << 18)
1175 #define MC13783_SLEWLIMTC (0x1 << 23)
1177 /* LED_CONTROL2 (53) */
1178 #define MC13783_LEDMD (0x7 << 0)
1179 #define MC13783_LEDMDw(x) (((x) << 0) & MC13783_LEDMD)
1180 #define MC13783_LEDMDr(x) (((x) & MC13783_LEDMD) >> 0)
1181 #define MC13783_LEDAD (0x7 << 3)
1182 #define MC13783_LEDADw(x) (((x) << 3) & MC13783_LEDAD)
1183 #define MC13783_LEDADr(x) (((x) & MC13783_LEDAD) >> 3)
1184 #define MC13783_LEDKP (0x7 << 6)
1185 #define MC13783_LEDKPw(x) (((x) << 6) & MC13783_LEDKP)
1186 #define MC13783_LEDKPr(x) (((x) & MC13783_LEDKP) >> 6)
1187 #define MC13783_LEDMDDC (0xf << 9)
1188 #define MC13783_LEDMDDCw(x) (((x) << 9) & MC13783_LEDMDDC)
1189 #define MC13783_LEDMDDCr(x) (((x) & MC13783_LEDMDDC) >> 9)
1190 #define MC13783_LEDADDC (0xf << 13)
1191 #define MC13783_LEDADDCw(x) (((x) << 13) & MC13783_LEDADDC)
1192 #define MC13783_LEDADDCr(x) (((x) & MC13783_LEDADDC) >> 13)
1193 #define MC13783_LEDKPDC (0xf << 17)
1194 #define MC13783_LEDKPDCw(x) (((x) << 17) & MC13783_LEDKPDC)
1195 #define MC13783_LEDKPDCr(x) (((x) & MC13783_LEDKPDC) >> 17)
1196 #define MC13783_BLPERIOD (0x1 << 21)
1197 #define MC13783_BLPERIODw(x) (((x) << 21) & MC13783_BLPERIOD)
1198 #define MC13783_BLPERIODr(x) (((x) & MC13783_BLPERIOD) >> 21)
1199 #define MC13783_SLEWLIMBL (0x1 << 23)
1201 /* LED_CONTROL3 (54) */
1202 #define MC13783_LEDR1 (0x3 << 0)
1203 #define MC13783_LEDR1w(x) (((x) << 0) & MC13783_LEDR1)
1204 #define MC13783_LEDR1r(x) (((x) & MC13783_LEDR1) >> 0)
1205 #define MC13783_LEDG1 (0x3 << 2)
1206 #define MC13783_LEDG1w(x) (((x) << 2) & MC13783_LEDG1)
1207 #define MC13783_LEDG1r(x) (((x) & MC13783_LEDG1) >> 2)
1208 #define MC13783_LEDB1 (0x3 << 4)
1209 #define MC13783_LEDB1w(x) (((x) << 4) & MC13783_LEDB1)
1210 #define MC13783_LEDB1r(x) (((x) & MC13783_LEDB1) >> 4)
1211 #define MC13783_LEDR1DC (0x1f << 6)
1212 #define MC13783_LEDR1DCw(x) (((x) << 6) & MC13783_LEDR1DC)
1213 #define MC13783_LEDR1DCr(x) (((x) & MC13783_LEDR1DC) >> 6)
1214 #define MC13783_LEDG1DC (0x1f << 11)
1215 #define MC13783_LEDG1DCw(x) (((x) << 11) & MC13783_LEDG1DC)
1216 #define MC13783_LEDG1DCr(x) (((x) & MC13783_LEDG1DC) >> 11)
1217 #define MC13783_LEDB1DC (0x1f << 16)
1218 #define MC13783_LEDB1DCw(x) (((x) << 16) & MC13783_LEDB1DC)
1219 #define MC13783_LEDB1DCr(x) (((x) & MC13783_LEDB1DC) >> 16)
1220 #define MC13783_TC1PERIOD (0x3 << 21)
1221 #define MC13783_TC1PERIODw(x) (((x) << 21) & MC13783_TC1PERIOD)
1222 #define MC13783_TC1PERIODr(x) (((x) & MC13783_TC1PERIOD) >> 21)
1223 #define MC13783_TC1TRIODE (0x1 << 23)
1225 /* LED_CONTROL4 (55) */
1226 #define MC13783_LEDR2 (0x3 << 0)
1227 #define MC13783_LEDR2w(x) (((x) << 0) & MC13783_LEDR2)
1228 #define MC13783_LEDR2r(x) (((x) & MC13783_LEDR2) >> 0)
1229 #define MC13783_LEDG2 (0x3 << 2)
1230 #define MC13783_LEDG2w(x) (((x) << 2) & MC13783_LEDG2)
1231 #define MC13783_LEDG2r(x) (((x) & MC13783_LEDG2) >> 2)
1232 #define MC13783_LEDB2 (0x3 << 4)
1233 #define MC13783_LEDB2w(x) (((x) << 4) & MC13783_LEDB2)
1234 #define MC13783_LEDB2r(x) (((x) & MC13783_LEDB2) >> 4)
1235 #define MC13783_LEDR2DC (0x1f << 6)
1236 #define MC13783_LEDR2DCw(x) (((x) << 6) & MC13783_LEDR2DC)
1237 #define MC13783_LEDR2DCr(x) (((x) & MC13783_LEDR2DC) >> 6)
1238 #define MC13783_LEDG2DC (0x1f << 11)
1239 #define MC13783_LEDG2DCw(x) (((x) << 11) & MC13783_LEDG2DC)
1240 #define MC13783_LEDG2DCr(x) (((x) & MC13783_LEDG2DC) >> 11)
1241 #define MC13783_LEDB2DC (0x1f << 16)
1242 #define MC13783_LEDB2DCw(x) (((x) << 16) & MC13783_LEDB2DC)
1243 #define MC13783_LEDB2DCr(x) (((x) & MC13783_LEDB2DC) >> 16)
1244 #define MC13783_TC2PERIOD (0x3 << 21)
1245 #define MC13783_TC2PERIODw(x) (((x) << 21) & MC13783_TC2PERIOD)
1246 #define MC13783_TC2PERIODr(x) (((x) & MC13783_TC2PERIOD) >> 21)
1247 #define MC13783_TC2TRIODE (0x1 << 23)
1249 /* LED_CONTROL5 (56) */
1250 #define MC13783_LEDR3 (0x3 << 0)
1251 #define MC13783_LEDR3w(x) (((x) << 0) & MC13783_LEDR3)
1252 #define MC13783_LEDR3r(x) (((x) & MC13783_LEDR3) >> 0)
1253 #define MC13783_LEDG3 (0x3 << 2)
1254 #define MC13783_LEDG3w(x) (((x) << 2) & MC13783_LEDG3)
1255 #define MC13783_LEDG3r(x) (((x) & MC13783_LEDG3) >> 2)
1256 #define MC13783_LEDB3 (0x3 << 4)
1257 #define MC13783_LEDB3w(x) (((x) << 4) & MC13783_LEDB3)
1258 #define MC13783_LEDB3r(x) (((x) & MC13783_LEDB3) >> 4)
1259 #define MC13783_LEDR3DC (0x1f << 6)
1260 #define MC13783_LEDR3DCw(x) (((x) << 6) & MC13783_LEDR3DC)
1261 #define MC13783_LEDR3DCr(x) (((x) & MC13783_LEDR3DC) >> 6)
1262 #define MC13783_LEDG3DC (0x1f << 11)
1263 #define MC13783_LEDG3DCw(x) (((x) << 11) & MC13783_LEDG3DC)
1264 #define MC13783_LEDG3DCr(x) (((x) & MC13783_LEDG3DC) >> 11)
1265 #define MC13783_LEDB3DC (0x1f << 16)
1266 #define MC13783_LEDB3DCw(x) (((x) << 16) & MC13783_LEDB3DC)
1267 #define MC13783_LEDB3DCr(x) (((x) & MC13783_LEDB3DC) >> 16)
1268 #define MC13783_TC3PERIOD (0x3 << 21)
1269 #define MC13783_TC3PERIODw(x) (((x) << 21) & MC13783_TC3PERIOD)
1270 #define MC13783_TC3PERIODr(x) (((x) & MC13783_TC3PERIOD) >> 21)
1271 #define MC13783_TC3TRIODE (0x1 << 23)
1273 /* For event enum values which are target-defined */
1274 #include "mc13783-target.h"
1276 void mc13783_init(void);
1277 void mc13783_close(void);
1278 uint32_t mc13783_set(unsigned address
, uint32_t bits
);
1279 uint32_t mc13783_clear(unsigned address
, uint32_t bits
);
1280 int mc13783_write(unsigned address
, uint32_t data
);
1281 uint32_t mc13783_write_masked(unsigned address
, uint32_t data
, uint32_t mask
);
1282 int mc13783_write_multiple(unsigned start
, const uint32_t *buffer
, int count
);
1283 int mc13783_write_regset(const unsigned char *regs
, const uint32_t *data
, int count
);
1284 uint32_t mc13783_read(unsigned address
);
1285 int mc13783_read_multiple(unsigned start
, uint32_t *buffer
, int count
);
1286 int mc13783_read_regset(const unsigned char *regs
, uint32_t *buffer
, int count
);
1288 /* Statically-registered event enable/disable */
1289 enum mc13783_event_sets
1291 MC13783_EVENT_SET0
= 0,
1292 MC13783_EVENT_SET1
= 1,
1295 struct mc13783_event
1297 enum mc13783_event_sets set
: 8;
1299 void (*callback
)(void);
1302 struct mc13783_event_list
1305 const struct mc13783_event
*events
;
1308 bool mc13783_enable_event(enum mc13783_event_ids event
);
1309 void mc13783_disable_event(enum mc13783_event_ids event
);
1311 #endif /* _MC13783_H_ */