Added two wireless drivers: atheros5000.device and realtek8180.device.
[AROS.git] / workbench / devs / networks / atheros5000 / hal / ar5212 / ar5212_interrupts.c
blob6f4d2ee2c4871334f53b6ebbc8d999219e7aa458
1 /*
2 * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting
3 * Copyright (c) 2002-2008 Atheros Communications, Inc.
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 * $Id$
19 #include "opt_ah.h"
21 #ifdef AH_SUPPORT_AR5212
23 #include "ah.h"
24 #include "ah_internal.h"
26 #include "ar5212/ar5212.h"
27 #include "ar5212/ar5212reg.h"
28 #include "ar5212/ar5212phy.h"
32 * Checks to see if an interrupt is pending on our NIC
34 * Returns: TRUE if an interrupt is pending
35 * FALSE if not
37 HAL_BOOL
38 ar5212IsInterruptPending(struct ath_hal *ah)
40 /*
41 * Some platforms trigger our ISR before applying power to
42 * the card, so make sure the INTPEND is really 1, not 0xffffffff.
44 return (OS_REG_READ(ah, AR_INTPEND) == AR_INTPEND_TRUE);
48 * Reads the Interrupt Status Register value from the NIC, thus deasserting
49 * the interrupt line, and returns both the masked and unmasked mapped ISR
50 * values. The value returned is mapped to abstract the hw-specific bit
51 * locations in the Interrupt Status Register.
53 * Returns: A hardware-abstracted bitmap of all non-masked-out
54 * interrupts pending, as well as an unmasked value
56 HAL_BOOL
57 ar5212GetPendingInterrupts(struct ath_hal *ah, HAL_INT *masked)
59 uint32_t isr, isr0, isr1;
60 uint32_t mask2=0;
61 struct ath_hal_5212 *ahp = AH5212(ah);
63 isr = OS_REG_READ(ah, AR_ISR);
64 if (isr & AR_ISR_BCNMISC) {
65 uint32_t isr2;
66 isr2 = OS_REG_READ(ah, AR_ISR_S2);
67 if (isr2 & AR_ISR_S2_TIM)
68 mask2 |= HAL_INT_TIM;
69 if (isr2 & AR_ISR_S2_DTIM)
70 mask2 |= HAL_INT_DTIM;
71 if (isr2 & AR_ISR_S2_DTIMSYNC)
72 mask2 |= HAL_INT_DTIMSYNC;
73 if (isr2 & (AR_ISR_S2_CABEND ))
74 mask2 |= HAL_INT_CABEND;
76 isr = OS_REG_READ(ah, AR_ISR_RAC);
77 if (isr == 0xffffffff) {
78 *masked = 0;
79 return AH_FALSE;;
82 *masked = isr & HAL_INT_COMMON;
84 if (isr & AR_ISR_HIUERR)
85 *masked |= HAL_INT_FATAL;
86 if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
87 *masked |= HAL_INT_RX;
88 if (isr & (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR | AR_ISR_TXEOL)) {
89 *masked |= HAL_INT_TX;
90 isr0 = OS_REG_READ(ah, AR_ISR_S0_S);
91 ahp->ah_intrTxqs |= MS(isr0, AR_ISR_S0_QCU_TXOK);
92 ahp->ah_intrTxqs |= MS(isr0, AR_ISR_S0_QCU_TXDESC);
93 isr1 = OS_REG_READ(ah, AR_ISR_S1_S);
94 ahp->ah_intrTxqs |= MS(isr1, AR_ISR_S1_QCU_TXERR);
95 ahp->ah_intrTxqs |= MS(isr1, AR_ISR_S1_QCU_TXEOL);
99 * RXORN can hang the receive path so we force a hardware
101 if ((isr & AR_ISR_RXORN) && AH_PRIVATE(ah)->ah_rxornIsFatal) {
102 HALDEBUG(ah, HAL_DEBUG_ANY,
103 "%s: receive FIFO overrun interrupt\n", __func__);
104 *masked |= HAL_INT_FATAL;
106 *masked |= mask2;
109 * On fatal errors collect ISR state for debugging.
111 if (*masked & HAL_INT_FATAL) {
112 AH_PRIVATE(ah)->ah_fatalState[0] = isr;
113 AH_PRIVATE(ah)->ah_fatalState[1] = OS_REG_READ(ah, AR_ISR_S0_S);
114 AH_PRIVATE(ah)->ah_fatalState[2] = OS_REG_READ(ah, AR_ISR_S1_S);
115 AH_PRIVATE(ah)->ah_fatalState[3] = OS_REG_READ(ah, AR_ISR_S2_S);
116 AH_PRIVATE(ah)->ah_fatalState[4] = OS_REG_READ(ah, AR_ISR_S3_S);
117 AH_PRIVATE(ah)->ah_fatalState[5] = OS_REG_READ(ah, AR_ISR_S4_S);
118 HALDEBUG(ah, HAL_DEBUG_ANY,
119 "%s: fatal error, ISR_RAC=0x%x ISR_S2_S=0x%x\n",
120 __func__, isr, AH_PRIVATE(ah)->ah_fatalState[3]);
122 return AH_TRUE;
125 HAL_INT
126 ar5212GetInterrupts(struct ath_hal *ah)
128 return AH5212(ah)->ah_maskReg;
132 * Atomically enables NIC interrupts. Interrupts are passed in
133 * via the enumerated bitmask in ints.
135 HAL_INT
136 ar5212SetInterrupts(struct ath_hal *ah, HAL_INT ints)
138 struct ath_hal_5212 *ahp = AH5212(ah);
139 uint32_t omask = ahp->ah_maskReg;
140 uint32_t mask,mask2;
142 HALDEBUG(ah, HAL_DEBUG_INTERRUPT, "%s: 0x%x => 0x%x\n",
143 __func__, omask, ints);
145 if (omask & HAL_INT_GLOBAL) {
146 HALDEBUG(ah, HAL_DEBUG_INTERRUPT, "%s: disable IER\n", __func__);
147 OS_REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
148 (void) OS_REG_READ(ah, AR_IER); /* flush write to HW */
151 mask = ints & HAL_INT_COMMON;
152 mask2 = 0;
153 if (ints & HAL_INT_TX) {
154 if (ahp->ah_txOkInterruptMask)
155 mask |= AR_IMR_TXOK;
156 if (ahp->ah_txErrInterruptMask)
157 mask |= AR_IMR_TXERR;
158 if (ahp->ah_txDescInterruptMask)
159 mask |= AR_IMR_TXDESC;
160 if (ahp->ah_txEolInterruptMask)
161 mask |= AR_IMR_TXEOL;
163 if (ints & HAL_INT_RX)
164 mask |= AR_IMR_RXOK | AR_IMR_RXERR | AR_IMR_RXDESC;
165 if (ints & (HAL_INT_BMISC)) {
166 mask |= AR_IMR_BCNMISC;
167 if (ints & HAL_INT_TIM)
168 mask2 |= AR_IMR_S2_TIM;
169 if (ints & HAL_INT_DTIM)
170 mask2 |= AR_IMR_S2_DTIM;
171 if (ints & HAL_INT_DTIMSYNC)
172 mask2 |= AR_IMR_S2_DTIMSYNC;
173 if (ints & HAL_INT_CABEND)
174 mask2 |= (AR_IMR_S2_CABEND );
176 if (ints & HAL_INT_FATAL) {
178 * NB: ar5212Reset sets MCABT+SSERR+DPERR in AR_IMR_S2
179 * so enabling HIUERR enables delivery.
181 mask |= AR_IMR_HIUERR;
184 /* Write the new IMR and store off our SW copy. */
185 HALDEBUG(ah, HAL_DEBUG_INTERRUPT, "%s: new IMR 0x%x\n", __func__, mask);
186 OS_REG_WRITE(ah, AR_IMR, mask);
187 OS_REG_WRITE(ah, AR_IMR_S2,
188 (OS_REG_READ(ah, AR_IMR_S2) &
189 ~(AR_IMR_S2_TIM |
190 AR_IMR_S2_DTIM |
191 AR_IMR_S2_DTIMSYNC |
192 AR_IMR_S2_CABEND |
193 AR_IMR_S2_CABTO |
194 AR_IMR_S2_TSFOOR ) )
195 | mask2);
196 ahp->ah_maskReg = ints;
198 /* Re-enable interrupts if they were enabled before. */
199 if (ints & HAL_INT_GLOBAL) {
200 HALDEBUG(ah, HAL_DEBUG_INTERRUPT, "%s: enable IER\n", __func__);
201 OS_REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
205 return omask;
207 #endif /* AH_SUPPORT_AR5212 */