GUI: Fix Tomato RAF theme for all builds. Compilation typo.
[tomato.git] / release / src-rt-6.x.4708 / linux / linux-2.6.36 / drivers / net / sfc / mcdi.c
blobcd8cf1a3f17110ffde88ea525983514d032da18b
1 /****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2008-2009 Solarflare Communications Inc.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published
7 * by the Free Software Foundation, incorporated herein by reference.
8 */
10 #include <linux/delay.h>
11 #include "net_driver.h"
12 #include "nic.h"
13 #include "io.h"
14 #include "regs.h"
15 #include "mcdi_pcol.h"
16 #include "phy.h"
18 /**************************************************************************
20 * Management-Controller-to-Driver Interface
22 **************************************************************************
25 /* Software-defined structure to the shared-memory */
26 #define CMD_NOTIFY_PORT0 0
27 #define CMD_NOTIFY_PORT1 4
28 #define CMD_PDU_PORT0 0x008
29 #define CMD_PDU_PORT1 0x108
30 #define REBOOT_FLAG_PORT0 0x3f8
31 #define REBOOT_FLAG_PORT1 0x3fc
33 #define MCDI_RPC_TIMEOUT 10 /*seconds */
35 #define MCDI_PDU(efx) \
36 (efx_port_num(efx) ? CMD_PDU_PORT1 : CMD_PDU_PORT0)
37 #define MCDI_DOORBELL(efx) \
38 (efx_port_num(efx) ? CMD_NOTIFY_PORT1 : CMD_NOTIFY_PORT0)
39 #define MCDI_REBOOT_FLAG(efx) \
40 (efx_port_num(efx) ? REBOOT_FLAG_PORT1 : REBOOT_FLAG_PORT0)
42 #define SEQ_MASK \
43 EFX_MASK32(EFX_WIDTH(MCDI_HEADER_SEQ))
45 static inline struct efx_mcdi_iface *efx_mcdi(struct efx_nic *efx)
47 struct siena_nic_data *nic_data;
48 EFX_BUG_ON_PARANOID(efx_nic_rev(efx) < EFX_REV_SIENA_A0);
49 nic_data = efx->nic_data;
50 return &nic_data->mcdi;
53 void efx_mcdi_init(struct efx_nic *efx)
55 struct efx_mcdi_iface *mcdi;
57 if (efx_nic_rev(efx) < EFX_REV_SIENA_A0)
58 return;
60 mcdi = efx_mcdi(efx);
61 init_waitqueue_head(&mcdi->wq);
62 spin_lock_init(&mcdi->iface_lock);
63 atomic_set(&mcdi->state, MCDI_STATE_QUIESCENT);
64 mcdi->mode = MCDI_MODE_POLL;
66 (void) efx_mcdi_poll_reboot(efx);
69 static void efx_mcdi_copyin(struct efx_nic *efx, unsigned cmd,
70 const u8 *inbuf, size_t inlen)
72 struct efx_mcdi_iface *mcdi = efx_mcdi(efx);
73 unsigned pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
74 unsigned doorbell = FR_CZ_MC_TREG_SMEM + MCDI_DOORBELL(efx);
75 unsigned int i;
76 efx_dword_t hdr;
77 u32 xflags, seqno;
79 BUG_ON(atomic_read(&mcdi->state) == MCDI_STATE_QUIESCENT);
80 BUG_ON(inlen & 3 || inlen >= 0x100);
82 seqno = mcdi->seqno & SEQ_MASK;
83 xflags = 0;
84 if (mcdi->mode == MCDI_MODE_EVENTS)
85 xflags |= MCDI_HEADER_XFLAGS_EVREQ;
87 EFX_POPULATE_DWORD_6(hdr,
88 MCDI_HEADER_RESPONSE, 0,
89 MCDI_HEADER_RESYNC, 1,
90 MCDI_HEADER_CODE, cmd,
91 MCDI_HEADER_DATALEN, inlen,
92 MCDI_HEADER_SEQ, seqno,
93 MCDI_HEADER_XFLAGS, xflags);
95 efx_writed(efx, &hdr, pdu);
97 for (i = 0; i < inlen; i += 4)
98 _efx_writed(efx, *((__le32 *)(inbuf + i)), pdu + 4 + i);
100 /* Ensure the payload is written out before the header */
101 wmb();
103 /* ring the doorbell with a distinctive value */
104 _efx_writed(efx, (__force __le32) 0x45789abc, doorbell);
107 static void efx_mcdi_copyout(struct efx_nic *efx, u8 *outbuf, size_t outlen)
109 struct efx_mcdi_iface *mcdi = efx_mcdi(efx);
110 unsigned int pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
111 int i;
113 BUG_ON(atomic_read(&mcdi->state) == MCDI_STATE_QUIESCENT);
114 BUG_ON(outlen & 3 || outlen >= 0x100);
116 for (i = 0; i < outlen; i += 4)
117 *((__le32 *)(outbuf + i)) = _efx_readd(efx, pdu + 4 + i);
120 static int efx_mcdi_poll(struct efx_nic *efx)
122 struct efx_mcdi_iface *mcdi = efx_mcdi(efx);
123 unsigned int time, finish;
124 unsigned int respseq, respcmd, error;
125 unsigned int pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
126 unsigned int rc, spins;
127 efx_dword_t reg;
129 /* Check for a reboot atomically with respect to efx_mcdi_copyout() */
130 rc = -efx_mcdi_poll_reboot(efx);
131 if (rc)
132 goto out;
134 /* Poll for completion. Poll quickly (once a us) for the 1st jiffy,
135 * because generally mcdi responses are fast. After that, back off
136 * and poll once a jiffy (approximately)
138 spins = TICK_USEC;
139 finish = get_seconds() + MCDI_RPC_TIMEOUT;
141 while (1) {
142 if (spins != 0) {
143 --spins;
144 udelay(1);
145 } else {
146 schedule_timeout_uninterruptible(1);
149 time = get_seconds();
151 rmb();
152 efx_readd(efx, &reg, pdu);
154 /* All 1's indicates that shared memory is in reset (and is
155 * not a valid header). Wait for it to come out reset before
156 * completing the command */
157 if (EFX_DWORD_FIELD(reg, EFX_DWORD_0) != 0xffffffff &&
158 EFX_DWORD_FIELD(reg, MCDI_HEADER_RESPONSE))
159 break;
161 if (time >= finish)
162 return -ETIMEDOUT;
165 mcdi->resplen = EFX_DWORD_FIELD(reg, MCDI_HEADER_DATALEN);
166 respseq = EFX_DWORD_FIELD(reg, MCDI_HEADER_SEQ);
167 respcmd = EFX_DWORD_FIELD(reg, MCDI_HEADER_CODE);
168 error = EFX_DWORD_FIELD(reg, MCDI_HEADER_ERROR);
170 if (error && mcdi->resplen == 0) {
171 netif_err(efx, hw, efx->net_dev, "MC rebooted\n");
172 rc = EIO;
173 } else if ((respseq ^ mcdi->seqno) & SEQ_MASK) {
174 netif_err(efx, hw, efx->net_dev,
175 "MC response mismatch tx seq 0x%x rx seq 0x%x\n",
176 respseq, mcdi->seqno);
177 rc = EIO;
178 } else if (error) {
179 efx_readd(efx, &reg, pdu + 4);
180 switch (EFX_DWORD_FIELD(reg, EFX_DWORD_0)) {
181 #define TRANSLATE_ERROR(name) \
182 case MC_CMD_ERR_ ## name: \
183 rc = name; \
184 break
185 TRANSLATE_ERROR(ENOENT);
186 TRANSLATE_ERROR(EINTR);
187 TRANSLATE_ERROR(EACCES);
188 TRANSLATE_ERROR(EBUSY);
189 TRANSLATE_ERROR(EINVAL);
190 TRANSLATE_ERROR(EDEADLK);
191 TRANSLATE_ERROR(ENOSYS);
192 TRANSLATE_ERROR(ETIME);
193 #undef TRANSLATE_ERROR
194 default:
195 rc = EIO;
196 break;
198 } else
199 rc = 0;
201 out:
202 mcdi->resprc = rc;
203 if (rc)
204 mcdi->resplen = 0;
206 /* Return rc=0 like wait_event_timeout() */
207 return 0;
210 /* Test and clear MC-rebooted flag for this port/function */
211 int efx_mcdi_poll_reboot(struct efx_nic *efx)
213 unsigned int addr = FR_CZ_MC_TREG_SMEM + MCDI_REBOOT_FLAG(efx);
214 efx_dword_t reg;
215 uint32_t value;
217 if (efx_nic_rev(efx) < EFX_REV_SIENA_A0)
218 return false;
220 efx_readd(efx, &reg, addr);
221 value = EFX_DWORD_FIELD(reg, EFX_DWORD_0);
223 if (value == 0)
224 return 0;
226 EFX_ZERO_DWORD(reg);
227 efx_writed(efx, &reg, addr);
229 if (value == MC_STATUS_DWORD_ASSERT)
230 return -EINTR;
231 else
232 return -EIO;
235 static void efx_mcdi_acquire(struct efx_mcdi_iface *mcdi)
237 /* Wait until the interface becomes QUIESCENT and we win the race
238 * to mark it RUNNING. */
239 wait_event(mcdi->wq,
240 atomic_cmpxchg(&mcdi->state,
241 MCDI_STATE_QUIESCENT,
242 MCDI_STATE_RUNNING)
243 == MCDI_STATE_QUIESCENT);
246 static int efx_mcdi_await_completion(struct efx_nic *efx)
248 struct efx_mcdi_iface *mcdi = efx_mcdi(efx);
250 if (wait_event_timeout(
251 mcdi->wq,
252 atomic_read(&mcdi->state) == MCDI_STATE_COMPLETED,
253 msecs_to_jiffies(MCDI_RPC_TIMEOUT * 1000)) == 0)
254 return -ETIMEDOUT;
256 /* Check if efx_mcdi_set_mode() switched us back to polled completions.
257 * In which case, poll for completions directly. If efx_mcdi_ev_cpl()
258 * completed the request first, then we'll just end up completing the
259 * request again, which is safe.
261 * We need an smp_rmb() to synchronise with efx_mcdi_mode_poll(), which
262 * wait_event_timeout() implicitly provides.
264 if (mcdi->mode == MCDI_MODE_POLL)
265 return efx_mcdi_poll(efx);
267 return 0;
270 static bool efx_mcdi_complete(struct efx_mcdi_iface *mcdi)
272 /* If the interface is RUNNING, then move to COMPLETED and wake any
273 * waiters. If the interface isn't in RUNNING then we've received a
274 * duplicate completion after we've already transitioned back to
275 * QUIESCENT. [A subsequent invocation would increment seqno, so would
276 * have failed the seqno check].
278 if (atomic_cmpxchg(&mcdi->state,
279 MCDI_STATE_RUNNING,
280 MCDI_STATE_COMPLETED) == MCDI_STATE_RUNNING) {
281 wake_up(&mcdi->wq);
282 return true;
285 return false;
288 static void efx_mcdi_release(struct efx_mcdi_iface *mcdi)
290 atomic_set(&mcdi->state, MCDI_STATE_QUIESCENT);
291 wake_up(&mcdi->wq);
294 static void efx_mcdi_ev_cpl(struct efx_nic *efx, unsigned int seqno,
295 unsigned int datalen, unsigned int errno)
297 struct efx_mcdi_iface *mcdi = efx_mcdi(efx);
298 bool wake = false;
300 spin_lock(&mcdi->iface_lock);
302 if ((seqno ^ mcdi->seqno) & SEQ_MASK) {
303 if (mcdi->credits)
304 /* The request has been cancelled */
305 --mcdi->credits;
306 else
307 netif_err(efx, hw, efx->net_dev,
308 "MC response mismatch tx seq 0x%x rx "
309 "seq 0x%x\n", seqno, mcdi->seqno);
310 } else {
311 mcdi->resprc = errno;
312 mcdi->resplen = datalen;
314 wake = true;
317 spin_unlock(&mcdi->iface_lock);
319 if (wake)
320 efx_mcdi_complete(mcdi);
323 /* Issue the given command by writing the data into the shared memory PDU,
324 * ring the doorbell and wait for completion. Copyout the result. */
325 int efx_mcdi_rpc(struct efx_nic *efx, unsigned cmd,
326 const u8 *inbuf, size_t inlen, u8 *outbuf, size_t outlen,
327 size_t *outlen_actual)
329 struct efx_mcdi_iface *mcdi = efx_mcdi(efx);
330 int rc;
331 BUG_ON(efx_nic_rev(efx) < EFX_REV_SIENA_A0);
333 efx_mcdi_acquire(mcdi);
335 /* Serialise with efx_mcdi_ev_cpl() and efx_mcdi_ev_death() */
336 spin_lock_bh(&mcdi->iface_lock);
337 ++mcdi->seqno;
338 spin_unlock_bh(&mcdi->iface_lock);
340 efx_mcdi_copyin(efx, cmd, inbuf, inlen);
342 if (mcdi->mode == MCDI_MODE_POLL)
343 rc = efx_mcdi_poll(efx);
344 else
345 rc = efx_mcdi_await_completion(efx);
347 if (rc != 0) {
348 /* Close the race with efx_mcdi_ev_cpl() executing just too late
349 * and completing a request we've just cancelled, by ensuring
350 * that the seqno check therein fails.
352 spin_lock_bh(&mcdi->iface_lock);
353 ++mcdi->seqno;
354 ++mcdi->credits;
355 spin_unlock_bh(&mcdi->iface_lock);
357 netif_err(efx, hw, efx->net_dev,
358 "MC command 0x%x inlen %d mode %d timed out\n",
359 cmd, (int)inlen, mcdi->mode);
360 } else {
361 size_t resplen;
363 /* At the very least we need a memory barrier here to ensure
364 * we pick up changes from efx_mcdi_ev_cpl(). Protect against
365 * a spurious efx_mcdi_ev_cpl() running concurrently by
366 * acquiring the iface_lock. */
367 spin_lock_bh(&mcdi->iface_lock);
368 rc = -mcdi->resprc;
369 resplen = mcdi->resplen;
370 spin_unlock_bh(&mcdi->iface_lock);
372 if (rc == 0) {
373 efx_mcdi_copyout(efx, outbuf,
374 min(outlen, mcdi->resplen + 3) & ~0x3);
375 if (outlen_actual != NULL)
376 *outlen_actual = resplen;
377 } else if (cmd == MC_CMD_REBOOT && rc == -EIO)
378 ; /* Don't reset if MC_CMD_REBOOT returns EIO */
379 else if (rc == -EIO || rc == -EINTR) {
380 netif_err(efx, hw, efx->net_dev, "MC fatal error %d\n",
381 -rc);
382 efx_schedule_reset(efx, RESET_TYPE_MC_FAILURE);
383 } else
384 netif_err(efx, hw, efx->net_dev,
385 "MC command 0x%x inlen %d failed rc=%d\n",
386 cmd, (int)inlen, -rc);
389 efx_mcdi_release(mcdi);
390 return rc;
393 void efx_mcdi_mode_poll(struct efx_nic *efx)
395 struct efx_mcdi_iface *mcdi;
397 if (efx_nic_rev(efx) < EFX_REV_SIENA_A0)
398 return;
400 mcdi = efx_mcdi(efx);
401 if (mcdi->mode == MCDI_MODE_POLL)
402 return;
404 /* We can switch from event completion to polled completion, because
405 * mcdi requests are always completed in shared memory. We do this by
406 * switching the mode to POLL'd then completing the request.
407 * efx_mcdi_await_completion() will then call efx_mcdi_poll().
409 * We need an smp_wmb() to synchronise with efx_mcdi_await_completion(),
410 * which efx_mcdi_complete() provides for us.
412 mcdi->mode = MCDI_MODE_POLL;
414 efx_mcdi_complete(mcdi);
417 void efx_mcdi_mode_event(struct efx_nic *efx)
419 struct efx_mcdi_iface *mcdi;
421 if (efx_nic_rev(efx) < EFX_REV_SIENA_A0)
422 return;
424 mcdi = efx_mcdi(efx);
426 if (mcdi->mode == MCDI_MODE_EVENTS)
427 return;
429 /* We can't switch from polled to event completion in the middle of a
430 * request, because the completion method is specified in the request.
431 * So acquire the interface to serialise the requestors. We don't need
432 * to acquire the iface_lock to change the mode here, but we do need a
433 * write memory barrier ensure that efx_mcdi_rpc() sees it, which
434 * efx_mcdi_acquire() provides.
436 efx_mcdi_acquire(mcdi);
437 mcdi->mode = MCDI_MODE_EVENTS;
438 efx_mcdi_release(mcdi);
441 static void efx_mcdi_ev_death(struct efx_nic *efx, int rc)
443 struct efx_mcdi_iface *mcdi = efx_mcdi(efx);
445 /* If there is an outstanding MCDI request, it has been terminated
446 * either by a BADASSERT or REBOOT event. If the mcdi interface is
447 * in polled mode, then do nothing because the MC reboot handler will
448 * set the header correctly. However, if the mcdi interface is waiting
449 * for a CMDDONE event it won't receive it [and since all MCDI events
450 * are sent to the same queue, we can't be racing with
451 * efx_mcdi_ev_cpl()]
453 * There's a race here with efx_mcdi_rpc(), because we might receive
454 * a REBOOT event *before* the request has been copied out. In polled
455 * mode (during startup) this is irrelevent, because efx_mcdi_complete()
456 * is ignored. In event mode, this condition is just an edge-case of
457 * receiving a REBOOT event after posting the MCDI request. Did the mc
458 * reboot before or after the copyout? The best we can do always is
459 * just return failure.
461 spin_lock(&mcdi->iface_lock);
462 if (efx_mcdi_complete(mcdi)) {
463 if (mcdi->mode == MCDI_MODE_EVENTS) {
464 mcdi->resprc = rc;
465 mcdi->resplen = 0;
467 } else
468 /* Nobody was waiting for an MCDI request, so trigger a reset */
469 efx_schedule_reset(efx, RESET_TYPE_MC_FAILURE);
471 spin_unlock(&mcdi->iface_lock);
474 static unsigned int efx_mcdi_event_link_speed[] = {
475 [MCDI_EVENT_LINKCHANGE_SPEED_100M] = 100,
476 [MCDI_EVENT_LINKCHANGE_SPEED_1G] = 1000,
477 [MCDI_EVENT_LINKCHANGE_SPEED_10G] = 10000,
481 static void efx_mcdi_process_link_change(struct efx_nic *efx, efx_qword_t *ev)
483 u32 flags, fcntl, speed, lpa;
485 speed = EFX_QWORD_FIELD(*ev, MCDI_EVENT_LINKCHANGE_SPEED);
486 EFX_BUG_ON_PARANOID(speed >= ARRAY_SIZE(efx_mcdi_event_link_speed));
487 speed = efx_mcdi_event_link_speed[speed];
489 flags = EFX_QWORD_FIELD(*ev, MCDI_EVENT_LINKCHANGE_LINK_FLAGS);
490 fcntl = EFX_QWORD_FIELD(*ev, MCDI_EVENT_LINKCHANGE_FCNTL);
491 lpa = EFX_QWORD_FIELD(*ev, MCDI_EVENT_LINKCHANGE_LP_CAP);
493 /* efx->link_state is only modified by efx_mcdi_phy_get_link(),
494 * which is only run after flushing the event queues. Therefore, it
495 * is safe to modify the link state outside of the mac_lock here.
497 efx_mcdi_phy_decode_link(efx, &efx->link_state, speed, flags, fcntl);
499 efx_mcdi_phy_check_fcntl(efx, lpa);
501 efx_link_status_changed(efx);
504 static const char *sensor_names[] = {
505 [MC_CMD_SENSOR_CONTROLLER_TEMP] = "Controller temp. sensor",
506 [MC_CMD_SENSOR_PHY_COMMON_TEMP] = "PHY shared temp. sensor",
507 [MC_CMD_SENSOR_CONTROLLER_COOLING] = "Controller cooling",
508 [MC_CMD_SENSOR_PHY0_TEMP] = "PHY 0 temp. sensor",
509 [MC_CMD_SENSOR_PHY0_COOLING] = "PHY 0 cooling",
510 [MC_CMD_SENSOR_PHY1_TEMP] = "PHY 1 temp. sensor",
511 [MC_CMD_SENSOR_PHY1_COOLING] = "PHY 1 cooling",
512 [MC_CMD_SENSOR_IN_1V0] = "1.0V supply sensor",
513 [MC_CMD_SENSOR_IN_1V2] = "1.2V supply sensor",
514 [MC_CMD_SENSOR_IN_1V8] = "1.8V supply sensor",
515 [MC_CMD_SENSOR_IN_2V5] = "2.5V supply sensor",
516 [MC_CMD_SENSOR_IN_3V3] = "3.3V supply sensor",
517 [MC_CMD_SENSOR_IN_12V0] = "12V supply sensor"
520 static const char *sensor_status_names[] = {
521 [MC_CMD_SENSOR_STATE_OK] = "OK",
522 [MC_CMD_SENSOR_STATE_WARNING] = "Warning",
523 [MC_CMD_SENSOR_STATE_FATAL] = "Fatal",
524 [MC_CMD_SENSOR_STATE_BROKEN] = "Device failure",
527 static void efx_mcdi_sensor_event(struct efx_nic *efx, efx_qword_t *ev)
529 unsigned int monitor, state, value;
530 const char *name, *state_txt;
531 monitor = EFX_QWORD_FIELD(*ev, MCDI_EVENT_SENSOREVT_MONITOR);
532 state = EFX_QWORD_FIELD(*ev, MCDI_EVENT_SENSOREVT_STATE);
533 value = EFX_QWORD_FIELD(*ev, MCDI_EVENT_SENSOREVT_VALUE);
534 /* Deal gracefully with the board having more drivers than we
535 * know about, but do not expect new sensor states. */
536 name = (monitor >= ARRAY_SIZE(sensor_names))
537 ? "No sensor name available" :
538 sensor_names[monitor];
539 EFX_BUG_ON_PARANOID(state >= ARRAY_SIZE(sensor_status_names));
540 state_txt = sensor_status_names[state];
542 netif_err(efx, hw, efx->net_dev,
543 "Sensor %d (%s) reports condition '%s' for raw value %d\n",
544 monitor, name, state_txt, value);
547 /* Called from falcon_process_eventq for MCDI events */
548 void efx_mcdi_process_event(struct efx_channel *channel,
549 efx_qword_t *event)
551 struct efx_nic *efx = channel->efx;
552 int code = EFX_QWORD_FIELD(*event, MCDI_EVENT_CODE);
553 u32 data = EFX_QWORD_FIELD(*event, MCDI_EVENT_DATA);
555 switch (code) {
556 case MCDI_EVENT_CODE_BADSSERT:
557 netif_err(efx, hw, efx->net_dev,
558 "MC watchdog or assertion failure at 0x%x\n", data);
559 efx_mcdi_ev_death(efx, EINTR);
560 break;
562 case MCDI_EVENT_CODE_PMNOTICE:
563 netif_info(efx, wol, efx->net_dev, "MCDI PM event.\n");
564 break;
566 case MCDI_EVENT_CODE_CMDDONE:
567 efx_mcdi_ev_cpl(efx,
568 MCDI_EVENT_FIELD(*event, CMDDONE_SEQ),
569 MCDI_EVENT_FIELD(*event, CMDDONE_DATALEN),
570 MCDI_EVENT_FIELD(*event, CMDDONE_ERRNO));
571 break;
573 case MCDI_EVENT_CODE_LINKCHANGE:
574 efx_mcdi_process_link_change(efx, event);
575 break;
576 case MCDI_EVENT_CODE_SENSOREVT:
577 efx_mcdi_sensor_event(efx, event);
578 break;
579 case MCDI_EVENT_CODE_SCHEDERR:
580 netif_info(efx, hw, efx->net_dev,
581 "MC Scheduler error address=0x%x\n", data);
582 break;
583 case MCDI_EVENT_CODE_REBOOT:
584 netif_info(efx, hw, efx->net_dev, "MC Reboot\n");
585 efx_mcdi_ev_death(efx, EIO);
586 break;
587 case MCDI_EVENT_CODE_MAC_STATS_DMA:
588 /* MAC stats are gather lazily. We can ignore this. */
589 break;
591 default:
592 netif_err(efx, hw, efx->net_dev, "Unknown MCDI event 0x%x\n",
593 code);
597 /**************************************************************************
599 * Specific request functions
601 **************************************************************************
604 int efx_mcdi_fwver(struct efx_nic *efx, u64 *version, u32 *build)
606 u8 outbuf[ALIGN(MC_CMD_GET_VERSION_V1_OUT_LEN, 4)];
607 size_t outlength;
608 const __le16 *ver_words;
609 int rc;
611 BUILD_BUG_ON(MC_CMD_GET_VERSION_IN_LEN != 0);
613 rc = efx_mcdi_rpc(efx, MC_CMD_GET_VERSION, NULL, 0,
614 outbuf, sizeof(outbuf), &outlength);
615 if (rc)
616 goto fail;
618 if (outlength == MC_CMD_GET_VERSION_V0_OUT_LEN) {
619 *version = 0;
620 *build = MCDI_DWORD(outbuf, GET_VERSION_OUT_FIRMWARE);
621 return 0;
624 if (outlength < MC_CMD_GET_VERSION_V1_OUT_LEN) {
625 rc = -EIO;
626 goto fail;
629 ver_words = (__le16 *)MCDI_PTR(outbuf, GET_VERSION_OUT_VERSION);
630 *version = (((u64)le16_to_cpu(ver_words[0]) << 48) |
631 ((u64)le16_to_cpu(ver_words[1]) << 32) |
632 ((u64)le16_to_cpu(ver_words[2]) << 16) |
633 le16_to_cpu(ver_words[3]));
634 *build = MCDI_DWORD(outbuf, GET_VERSION_OUT_FIRMWARE);
636 return 0;
638 fail:
639 netif_err(efx, probe, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
640 return rc;
643 int efx_mcdi_drv_attach(struct efx_nic *efx, bool driver_operating,
644 bool *was_attached)
646 u8 inbuf[MC_CMD_DRV_ATTACH_IN_LEN];
647 u8 outbuf[MC_CMD_DRV_ATTACH_OUT_LEN];
648 size_t outlen;
649 int rc;
651 MCDI_SET_DWORD(inbuf, DRV_ATTACH_IN_NEW_STATE,
652 driver_operating ? 1 : 0);
653 MCDI_SET_DWORD(inbuf, DRV_ATTACH_IN_UPDATE, 1);
655 rc = efx_mcdi_rpc(efx, MC_CMD_DRV_ATTACH, inbuf, sizeof(inbuf),
656 outbuf, sizeof(outbuf), &outlen);
657 if (rc)
658 goto fail;
659 if (outlen < MC_CMD_DRV_ATTACH_OUT_LEN) {
660 rc = -EIO;
661 goto fail;
664 if (was_attached != NULL)
665 *was_attached = MCDI_DWORD(outbuf, DRV_ATTACH_OUT_OLD_STATE);
666 return 0;
668 fail:
669 netif_err(efx, probe, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
670 return rc;
673 int efx_mcdi_get_board_cfg(struct efx_nic *efx, u8 *mac_address,
674 u16 *fw_subtype_list)
676 uint8_t outbuf[MC_CMD_GET_BOARD_CFG_OUT_LEN];
677 size_t outlen;
678 int port_num = efx_port_num(efx);
679 int offset;
680 int rc;
682 BUILD_BUG_ON(MC_CMD_GET_BOARD_CFG_IN_LEN != 0);
684 rc = efx_mcdi_rpc(efx, MC_CMD_GET_BOARD_CFG, NULL, 0,
685 outbuf, sizeof(outbuf), &outlen);
686 if (rc)
687 goto fail;
689 if (outlen < MC_CMD_GET_BOARD_CFG_OUT_LEN) {
690 rc = -EIO;
691 goto fail;
694 offset = (port_num)
695 ? MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_OFST
696 : MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_OFST;
697 if (mac_address)
698 memcpy(mac_address, outbuf + offset, ETH_ALEN);
699 if (fw_subtype_list)
700 memcpy(fw_subtype_list,
701 outbuf + MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_OFST,
702 MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_LEN);
704 return 0;
706 fail:
707 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d len=%d\n",
708 __func__, rc, (int)outlen);
710 return rc;
713 int efx_mcdi_log_ctrl(struct efx_nic *efx, bool evq, bool uart, u32 dest_evq)
715 u8 inbuf[MC_CMD_LOG_CTRL_IN_LEN];
716 u32 dest = 0;
717 int rc;
719 if (uart)
720 dest |= MC_CMD_LOG_CTRL_IN_LOG_DEST_UART;
721 if (evq)
722 dest |= MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ;
724 MCDI_SET_DWORD(inbuf, LOG_CTRL_IN_LOG_DEST, dest);
725 MCDI_SET_DWORD(inbuf, LOG_CTRL_IN_LOG_DEST_EVQ, dest_evq);
727 BUILD_BUG_ON(MC_CMD_LOG_CTRL_OUT_LEN != 0);
729 rc = efx_mcdi_rpc(efx, MC_CMD_LOG_CTRL, inbuf, sizeof(inbuf),
730 NULL, 0, NULL);
731 if (rc)
732 goto fail;
734 return 0;
736 fail:
737 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
738 return rc;
741 int efx_mcdi_nvram_types(struct efx_nic *efx, u32 *nvram_types_out)
743 u8 outbuf[MC_CMD_NVRAM_TYPES_OUT_LEN];
744 size_t outlen;
745 int rc;
747 BUILD_BUG_ON(MC_CMD_NVRAM_TYPES_IN_LEN != 0);
749 rc = efx_mcdi_rpc(efx, MC_CMD_NVRAM_TYPES, NULL, 0,
750 outbuf, sizeof(outbuf), &outlen);
751 if (rc)
752 goto fail;
753 if (outlen < MC_CMD_NVRAM_TYPES_OUT_LEN) {
754 rc = -EIO;
755 goto fail;
758 *nvram_types_out = MCDI_DWORD(outbuf, NVRAM_TYPES_OUT_TYPES);
759 return 0;
761 fail:
762 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n",
763 __func__, rc);
764 return rc;
767 int efx_mcdi_nvram_info(struct efx_nic *efx, unsigned int type,
768 size_t *size_out, size_t *erase_size_out,
769 bool *protected_out)
771 u8 inbuf[MC_CMD_NVRAM_INFO_IN_LEN];
772 u8 outbuf[MC_CMD_NVRAM_INFO_OUT_LEN];
773 size_t outlen;
774 int rc;
776 MCDI_SET_DWORD(inbuf, NVRAM_INFO_IN_TYPE, type);
778 rc = efx_mcdi_rpc(efx, MC_CMD_NVRAM_INFO, inbuf, sizeof(inbuf),
779 outbuf, sizeof(outbuf), &outlen);
780 if (rc)
781 goto fail;
782 if (outlen < MC_CMD_NVRAM_INFO_OUT_LEN) {
783 rc = -EIO;
784 goto fail;
787 *size_out = MCDI_DWORD(outbuf, NVRAM_INFO_OUT_SIZE);
788 *erase_size_out = MCDI_DWORD(outbuf, NVRAM_INFO_OUT_ERASESIZE);
789 *protected_out = !!(MCDI_DWORD(outbuf, NVRAM_INFO_OUT_FLAGS) &
790 (1 << MC_CMD_NVRAM_PROTECTED_LBN));
791 return 0;
793 fail:
794 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
795 return rc;
798 int efx_mcdi_nvram_update_start(struct efx_nic *efx, unsigned int type)
800 u8 inbuf[MC_CMD_NVRAM_UPDATE_START_IN_LEN];
801 int rc;
803 MCDI_SET_DWORD(inbuf, NVRAM_UPDATE_START_IN_TYPE, type);
805 BUILD_BUG_ON(MC_CMD_NVRAM_UPDATE_START_OUT_LEN != 0);
807 rc = efx_mcdi_rpc(efx, MC_CMD_NVRAM_UPDATE_START, inbuf, sizeof(inbuf),
808 NULL, 0, NULL);
809 if (rc)
810 goto fail;
812 return 0;
814 fail:
815 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
816 return rc;
819 int efx_mcdi_nvram_read(struct efx_nic *efx, unsigned int type,
820 loff_t offset, u8 *buffer, size_t length)
822 u8 inbuf[MC_CMD_NVRAM_READ_IN_LEN];
823 u8 outbuf[MC_CMD_NVRAM_READ_OUT_LEN(EFX_MCDI_NVRAM_LEN_MAX)];
824 size_t outlen;
825 int rc;
827 MCDI_SET_DWORD(inbuf, NVRAM_READ_IN_TYPE, type);
828 MCDI_SET_DWORD(inbuf, NVRAM_READ_IN_OFFSET, offset);
829 MCDI_SET_DWORD(inbuf, NVRAM_READ_IN_LENGTH, length);
831 rc = efx_mcdi_rpc(efx, MC_CMD_NVRAM_READ, inbuf, sizeof(inbuf),
832 outbuf, sizeof(outbuf), &outlen);
833 if (rc)
834 goto fail;
836 memcpy(buffer, MCDI_PTR(outbuf, NVRAM_READ_OUT_READ_BUFFER), length);
837 return 0;
839 fail:
840 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
841 return rc;
844 int efx_mcdi_nvram_write(struct efx_nic *efx, unsigned int type,
845 loff_t offset, const u8 *buffer, size_t length)
847 u8 inbuf[MC_CMD_NVRAM_WRITE_IN_LEN(EFX_MCDI_NVRAM_LEN_MAX)];
848 int rc;
850 MCDI_SET_DWORD(inbuf, NVRAM_WRITE_IN_TYPE, type);
851 MCDI_SET_DWORD(inbuf, NVRAM_WRITE_IN_OFFSET, offset);
852 MCDI_SET_DWORD(inbuf, NVRAM_WRITE_IN_LENGTH, length);
853 memcpy(MCDI_PTR(inbuf, NVRAM_WRITE_IN_WRITE_BUFFER), buffer, length);
855 BUILD_BUG_ON(MC_CMD_NVRAM_WRITE_OUT_LEN != 0);
857 rc = efx_mcdi_rpc(efx, MC_CMD_NVRAM_WRITE, inbuf,
858 ALIGN(MC_CMD_NVRAM_WRITE_IN_LEN(length), 4),
859 NULL, 0, NULL);
860 if (rc)
861 goto fail;
863 return 0;
865 fail:
866 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
867 return rc;
870 int efx_mcdi_nvram_erase(struct efx_nic *efx, unsigned int type,
871 loff_t offset, size_t length)
873 u8 inbuf[MC_CMD_NVRAM_ERASE_IN_LEN];
874 int rc;
876 MCDI_SET_DWORD(inbuf, NVRAM_ERASE_IN_TYPE, type);
877 MCDI_SET_DWORD(inbuf, NVRAM_ERASE_IN_OFFSET, offset);
878 MCDI_SET_DWORD(inbuf, NVRAM_ERASE_IN_LENGTH, length);
880 BUILD_BUG_ON(MC_CMD_NVRAM_ERASE_OUT_LEN != 0);
882 rc = efx_mcdi_rpc(efx, MC_CMD_NVRAM_ERASE, inbuf, sizeof(inbuf),
883 NULL, 0, NULL);
884 if (rc)
885 goto fail;
887 return 0;
889 fail:
890 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
891 return rc;
894 int efx_mcdi_nvram_update_finish(struct efx_nic *efx, unsigned int type)
896 u8 inbuf[MC_CMD_NVRAM_UPDATE_FINISH_IN_LEN];
897 int rc;
899 MCDI_SET_DWORD(inbuf, NVRAM_UPDATE_FINISH_IN_TYPE, type);
901 BUILD_BUG_ON(MC_CMD_NVRAM_UPDATE_FINISH_OUT_LEN != 0);
903 rc = efx_mcdi_rpc(efx, MC_CMD_NVRAM_UPDATE_FINISH, inbuf, sizeof(inbuf),
904 NULL, 0, NULL);
905 if (rc)
906 goto fail;
908 return 0;
910 fail:
911 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
912 return rc;
915 static int efx_mcdi_nvram_test(struct efx_nic *efx, unsigned int type)
917 u8 inbuf[MC_CMD_NVRAM_TEST_IN_LEN];
918 u8 outbuf[MC_CMD_NVRAM_TEST_OUT_LEN];
919 int rc;
921 MCDI_SET_DWORD(inbuf, NVRAM_TEST_IN_TYPE, type);
923 rc = efx_mcdi_rpc(efx, MC_CMD_NVRAM_TEST, inbuf, sizeof(inbuf),
924 outbuf, sizeof(outbuf), NULL);
925 if (rc)
926 return rc;
928 switch (MCDI_DWORD(outbuf, NVRAM_TEST_OUT_RESULT)) {
929 case MC_CMD_NVRAM_TEST_PASS:
930 case MC_CMD_NVRAM_TEST_NOTSUPP:
931 return 0;
932 default:
933 return -EIO;
937 int efx_mcdi_nvram_test_all(struct efx_nic *efx)
939 u32 nvram_types;
940 unsigned int type;
941 int rc;
943 rc = efx_mcdi_nvram_types(efx, &nvram_types);
944 if (rc)
945 goto fail1;
947 type = 0;
948 while (nvram_types != 0) {
949 if (nvram_types & 1) {
950 rc = efx_mcdi_nvram_test(efx, type);
951 if (rc)
952 goto fail2;
954 type++;
955 nvram_types >>= 1;
958 return 0;
960 fail2:
961 netif_err(efx, hw, efx->net_dev, "%s: failed type=%u\n",
962 __func__, type);
963 fail1:
964 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
965 return rc;
968 static int efx_mcdi_read_assertion(struct efx_nic *efx)
970 u8 inbuf[MC_CMD_GET_ASSERTS_IN_LEN];
971 u8 outbuf[MC_CMD_GET_ASSERTS_OUT_LEN];
972 unsigned int flags, index, ofst;
973 const char *reason;
974 size_t outlen;
975 int retry;
976 int rc;
978 /* Attempt to read any stored assertion state before we reboot
979 * the mcfw out of the assertion handler. Retry twice, once
980 * because a boot-time assertion might cause this command to fail
981 * with EINTR. And once again because GET_ASSERTS can race with
982 * MC_CMD_REBOOT running on the other port. */
983 retry = 2;
984 do {
985 MCDI_SET_DWORD(inbuf, GET_ASSERTS_IN_CLEAR, 1);
986 rc = efx_mcdi_rpc(efx, MC_CMD_GET_ASSERTS,
987 inbuf, MC_CMD_GET_ASSERTS_IN_LEN,
988 outbuf, sizeof(outbuf), &outlen);
989 } while ((rc == -EINTR || rc == -EIO) && retry-- > 0);
991 if (rc)
992 return rc;
993 if (outlen < MC_CMD_GET_ASSERTS_OUT_LEN)
994 return -EIO;
996 /* Print out any recorded assertion state */
997 flags = MCDI_DWORD(outbuf, GET_ASSERTS_OUT_GLOBAL_FLAGS);
998 if (flags == MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS)
999 return 0;
1001 reason = (flags == MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL)
1002 ? "system-level assertion"
1003 : (flags == MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL)
1004 ? "thread-level assertion"
1005 : (flags == MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED)
1006 ? "watchdog reset"
1007 : "unknown assertion";
1008 netif_err(efx, hw, efx->net_dev,
1009 "MCPU %s at PC = 0x%.8x in thread 0x%.8x\n", reason,
1010 MCDI_DWORD(outbuf, GET_ASSERTS_OUT_SAVED_PC_OFFS),
1011 MCDI_DWORD(outbuf, GET_ASSERTS_OUT_THREAD_OFFS));
1013 /* Print out the registers */
1014 ofst = MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_OFST;
1015 for (index = 1; index < 32; index++) {
1016 netif_err(efx, hw, efx->net_dev, "R%.2d (?): 0x%.8x\n", index,
1017 MCDI_DWORD2(outbuf, ofst));
1018 ofst += sizeof(efx_dword_t);
1021 return 0;
1024 static void efx_mcdi_exit_assertion(struct efx_nic *efx)
1026 u8 inbuf[MC_CMD_REBOOT_IN_LEN];
1028 /* Atomically reboot the mcfw out of the assertion handler */
1029 BUILD_BUG_ON(MC_CMD_REBOOT_OUT_LEN != 0);
1030 MCDI_SET_DWORD(inbuf, REBOOT_IN_FLAGS,
1031 MC_CMD_REBOOT_FLAGS_AFTER_ASSERTION);
1032 efx_mcdi_rpc(efx, MC_CMD_REBOOT, inbuf, MC_CMD_REBOOT_IN_LEN,
1033 NULL, 0, NULL);
1036 int efx_mcdi_handle_assertion(struct efx_nic *efx)
1038 int rc;
1040 rc = efx_mcdi_read_assertion(efx);
1041 if (rc)
1042 return rc;
1044 efx_mcdi_exit_assertion(efx);
1046 return 0;
1049 void efx_mcdi_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
1051 u8 inbuf[MC_CMD_SET_ID_LED_IN_LEN];
1052 int rc;
1054 BUILD_BUG_ON(EFX_LED_OFF != MC_CMD_LED_OFF);
1055 BUILD_BUG_ON(EFX_LED_ON != MC_CMD_LED_ON);
1056 BUILD_BUG_ON(EFX_LED_DEFAULT != MC_CMD_LED_DEFAULT);
1058 BUILD_BUG_ON(MC_CMD_SET_ID_LED_OUT_LEN != 0);
1060 MCDI_SET_DWORD(inbuf, SET_ID_LED_IN_STATE, mode);
1062 rc = efx_mcdi_rpc(efx, MC_CMD_SET_ID_LED, inbuf, sizeof(inbuf),
1063 NULL, 0, NULL);
1064 if (rc)
1065 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n",
1066 __func__, rc);
1069 int efx_mcdi_reset_port(struct efx_nic *efx)
1071 int rc = efx_mcdi_rpc(efx, MC_CMD_PORT_RESET, NULL, 0, NULL, 0, NULL);
1072 if (rc)
1073 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n",
1074 __func__, rc);
1075 return rc;
1078 int efx_mcdi_reset_mc(struct efx_nic *efx)
1080 u8 inbuf[MC_CMD_REBOOT_IN_LEN];
1081 int rc;
1083 BUILD_BUG_ON(MC_CMD_REBOOT_OUT_LEN != 0);
1084 MCDI_SET_DWORD(inbuf, REBOOT_IN_FLAGS, 0);
1085 rc = efx_mcdi_rpc(efx, MC_CMD_REBOOT, inbuf, sizeof(inbuf),
1086 NULL, 0, NULL);
1087 /* White is black, and up is down */
1088 if (rc == -EIO)
1089 return 0;
1090 if (rc == 0)
1091 rc = -EIO;
1092 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
1093 return rc;
1096 int efx_mcdi_wol_filter_set(struct efx_nic *efx, u32 type,
1097 const u8 *mac, int *id_out)
1099 u8 inbuf[MC_CMD_WOL_FILTER_SET_IN_LEN];
1100 u8 outbuf[MC_CMD_WOL_FILTER_SET_OUT_LEN];
1101 size_t outlen;
1102 int rc;
1104 MCDI_SET_DWORD(inbuf, WOL_FILTER_SET_IN_WOL_TYPE, type);
1105 MCDI_SET_DWORD(inbuf, WOL_FILTER_SET_IN_FILTER_MODE,
1106 MC_CMD_FILTER_MODE_SIMPLE);
1107 memcpy(MCDI_PTR(inbuf, WOL_FILTER_SET_IN_MAGIC_MAC), mac, ETH_ALEN);
1109 rc = efx_mcdi_rpc(efx, MC_CMD_WOL_FILTER_SET, inbuf, sizeof(inbuf),
1110 outbuf, sizeof(outbuf), &outlen);
1111 if (rc)
1112 goto fail;
1114 if (outlen < MC_CMD_WOL_FILTER_SET_OUT_LEN) {
1115 rc = -EIO;
1116 goto fail;
1119 *id_out = (int)MCDI_DWORD(outbuf, WOL_FILTER_SET_OUT_FILTER_ID);
1121 return 0;
1123 fail:
1124 *id_out = -1;
1125 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
1126 return rc;
1132 efx_mcdi_wol_filter_set_magic(struct efx_nic *efx, const u8 *mac, int *id_out)
1134 return efx_mcdi_wol_filter_set(efx, MC_CMD_WOL_TYPE_MAGIC, mac, id_out);
1138 int efx_mcdi_wol_filter_get_magic(struct efx_nic *efx, int *id_out)
1140 u8 outbuf[MC_CMD_WOL_FILTER_GET_OUT_LEN];
1141 size_t outlen;
1142 int rc;
1144 rc = efx_mcdi_rpc(efx, MC_CMD_WOL_FILTER_GET, NULL, 0,
1145 outbuf, sizeof(outbuf), &outlen);
1146 if (rc)
1147 goto fail;
1149 if (outlen < MC_CMD_WOL_FILTER_GET_OUT_LEN) {
1150 rc = -EIO;
1151 goto fail;
1154 *id_out = (int)MCDI_DWORD(outbuf, WOL_FILTER_GET_OUT_FILTER_ID);
1156 return 0;
1158 fail:
1159 *id_out = -1;
1160 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
1161 return rc;
1165 int efx_mcdi_wol_filter_remove(struct efx_nic *efx, int id)
1167 u8 inbuf[MC_CMD_WOL_FILTER_REMOVE_IN_LEN];
1168 int rc;
1170 MCDI_SET_DWORD(inbuf, WOL_FILTER_REMOVE_IN_FILTER_ID, (u32)id);
1172 rc = efx_mcdi_rpc(efx, MC_CMD_WOL_FILTER_REMOVE, inbuf, sizeof(inbuf),
1173 NULL, 0, NULL);
1174 if (rc)
1175 goto fail;
1177 return 0;
1179 fail:
1180 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
1181 return rc;
1185 int efx_mcdi_wol_filter_reset(struct efx_nic *efx)
1187 int rc;
1189 rc = efx_mcdi_rpc(efx, MC_CMD_WOL_FILTER_RESET, NULL, 0, NULL, 0, NULL);
1190 if (rc)
1191 goto fail;
1193 return 0;
1195 fail:
1196 netif_err(efx, hw, efx->net_dev, "%s: failed rc=%d\n", __func__, rc);
1197 return rc;