GUI: Fix Tomato RAF theme for all builds. Compilation typo.
[tomato.git] / release / src-rt-6.x.4708 / linux / linux-2.6.36 / arch / powerpc / sysdev / cpm2_pic.c
blob44c3e60211783e531a3505b7487046ee6e2adf00
1 /*
2 * Platform information definitions.
4 * Copied from arch/ppc/syslib/cpm2_pic.c with minor subsequent updates
5 * to make in work in arch/powerpc/. Original (c) belongs to Dan Malek.
7 * Author: Vitaly Bordug <vbordug@ru.mvista.com>
9 * 1999-2001 (c) Dan Malek <dan@embeddedalley.com>
10 * 2006 (c) MontaVista Software, Inc.
12 * This file is licensed under the terms of the GNU General Public License
13 * version 2. This program is licensed "as is" without any warranty of any
14 * kind, whether express or implied.
17 /* The CPM2 internal interrupt controller. It is usually
18 * the only interrupt controller.
19 * There are two 32-bit registers (high/low) for up to 64
20 * possible interrupts.
22 * Now, the fun starts.....Interrupt Numbers DO NOT MAP
23 * in a simple arithmetic fashion to mask or pending registers.
24 * That is, interrupt 4 does not map to bit position 4.
25 * We create two tables, indexed by vector number, to indicate
26 * which register to use and which bit in the register to use.
29 #include <linux/stddef.h>
30 #include <linux/init.h>
31 #include <linux/sched.h>
32 #include <linux/signal.h>
33 #include <linux/irq.h>
35 #include <asm/immap_cpm2.h>
36 #include <asm/mpc8260.h>
37 #include <asm/io.h>
38 #include <asm/prom.h>
39 #include <asm/fs_pd.h>
41 #include "cpm2_pic.h"
43 /* External IRQS */
44 #define CPM2_IRQ_EXT1 19
45 #define CPM2_IRQ_EXT7 25
47 /* Port C IRQS */
48 #define CPM2_IRQ_PORTC15 48
49 #define CPM2_IRQ_PORTC0 63
51 static intctl_cpm2_t __iomem *cpm2_intctl;
53 static struct irq_host *cpm2_pic_host;
54 #define NR_MASK_WORDS ((NR_IRQS + 31) / 32)
55 static unsigned long ppc_cached_irq_mask[NR_MASK_WORDS];
57 static const u_char irq_to_siureg[] = {
58 1, 1, 1, 1, 1, 1, 1, 1,
59 1, 1, 1, 1, 1, 1, 1, 1,
60 0, 0, 0, 0, 0, 0, 0, 0,
61 0, 0, 0, 0, 0, 0, 0, 0,
62 1, 1, 1, 1, 1, 1, 1, 1,
63 1, 1, 1, 1, 1, 1, 1, 1,
64 0, 0, 0, 0, 0, 0, 0, 0,
65 0, 0, 0, 0, 0, 0, 0, 0
68 /* bit numbers do not match the docs, these are precomputed so the bit for
69 * a given irq is (1 << irq_to_siubit[irq]) */
70 static const u_char irq_to_siubit[] = {
71 0, 15, 14, 13, 12, 11, 10, 9,
72 8, 7, 6, 5, 4, 3, 2, 1,
73 2, 1, 0, 14, 13, 12, 11, 10,
74 9, 8, 7, 6, 5, 4, 3, 0,
75 31, 30, 29, 28, 27, 26, 25, 24,
76 23, 22, 21, 20, 19, 18, 17, 16,
77 16, 17, 18, 19, 20, 21, 22, 23,
78 24, 25, 26, 27, 28, 29, 30, 31,
81 static void cpm2_mask_irq(unsigned int virq)
83 int bit, word;
84 unsigned int irq_nr = virq_to_hw(virq);
86 bit = irq_to_siubit[irq_nr];
87 word = irq_to_siureg[irq_nr];
89 ppc_cached_irq_mask[word] &= ~(1 << bit);
90 out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
93 static void cpm2_unmask_irq(unsigned int virq)
95 int bit, word;
96 unsigned int irq_nr = virq_to_hw(virq);
98 bit = irq_to_siubit[irq_nr];
99 word = irq_to_siureg[irq_nr];
101 ppc_cached_irq_mask[word] |= 1 << bit;
102 out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
105 static void cpm2_ack(unsigned int virq)
107 int bit, word;
108 unsigned int irq_nr = virq_to_hw(virq);
110 bit = irq_to_siubit[irq_nr];
111 word = irq_to_siureg[irq_nr];
113 out_be32(&cpm2_intctl->ic_sipnrh + word, 1 << bit);
116 static void cpm2_end_irq(unsigned int virq)
118 struct irq_desc *desc;
119 int bit, word;
120 unsigned int irq_nr = virq_to_hw(virq);
122 desc = irq_to_desc(irq_nr);
123 if (!(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS))
124 && desc->action) {
126 bit = irq_to_siubit[irq_nr];
127 word = irq_to_siureg[irq_nr];
129 ppc_cached_irq_mask[word] |= 1 << bit;
130 out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
132 mb();
136 static int cpm2_set_irq_type(unsigned int virq, unsigned int flow_type)
138 unsigned int src = virq_to_hw(virq);
139 struct irq_desc *desc = irq_to_desc(virq);
140 unsigned int vold, vnew, edibit;
142 /* Port C interrupts are either IRQ_TYPE_EDGE_FALLING or
143 * IRQ_TYPE_EDGE_BOTH (default). All others are IRQ_TYPE_EDGE_FALLING
144 * or IRQ_TYPE_LEVEL_LOW (default)
146 if (src >= CPM2_IRQ_PORTC15 && src <= CPM2_IRQ_PORTC0) {
147 if (flow_type == IRQ_TYPE_NONE)
148 flow_type = IRQ_TYPE_EDGE_BOTH;
150 if (flow_type != IRQ_TYPE_EDGE_BOTH &&
151 flow_type != IRQ_TYPE_EDGE_FALLING)
152 goto err_sense;
153 } else {
154 if (flow_type == IRQ_TYPE_NONE)
155 flow_type = IRQ_TYPE_LEVEL_LOW;
157 if (flow_type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH))
158 goto err_sense;
161 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
162 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
163 if (flow_type & IRQ_TYPE_LEVEL_LOW) {
164 desc->status |= IRQ_LEVEL;
165 desc->handle_irq = handle_level_irq;
166 } else
167 desc->handle_irq = handle_edge_irq;
169 /* internal IRQ senses are LEVEL_LOW
170 * EXT IRQ and Port C IRQ senses are programmable
172 if (src >= CPM2_IRQ_EXT1 && src <= CPM2_IRQ_EXT7)
173 edibit = (14 - (src - CPM2_IRQ_EXT1));
174 else
175 if (src >= CPM2_IRQ_PORTC15 && src <= CPM2_IRQ_PORTC0)
176 edibit = (31 - (CPM2_IRQ_PORTC0 - src));
177 else
178 return (flow_type & IRQ_TYPE_LEVEL_LOW) ? 0 : -EINVAL;
180 vold = in_be32(&cpm2_intctl->ic_siexr);
182 if ((flow_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_FALLING)
183 vnew = vold | (1 << edibit);
184 else
185 vnew = vold & ~(1 << edibit);
187 if (vold != vnew)
188 out_be32(&cpm2_intctl->ic_siexr, vnew);
189 return 0;
191 err_sense:
192 pr_err("CPM2 PIC: sense type 0x%x not supported\n", flow_type);
193 return -EINVAL;
196 static struct irq_chip cpm2_pic = {
197 .name = "CPM2 SIU",
198 .mask = cpm2_mask_irq,
199 .unmask = cpm2_unmask_irq,
200 .ack = cpm2_ack,
201 .eoi = cpm2_end_irq,
202 .set_type = cpm2_set_irq_type,
205 unsigned int cpm2_get_irq(void)
207 int irq;
208 unsigned long bits;
210 /* For CPM2, read the SIVEC register and shift the bits down
211 * to get the irq number. */
212 bits = in_be32(&cpm2_intctl->ic_sivec);
213 irq = bits >> 26;
215 if (irq == 0)
216 return(-1);
217 return irq_linear_revmap(cpm2_pic_host, irq);
220 static int cpm2_pic_host_map(struct irq_host *h, unsigned int virq,
221 irq_hw_number_t hw)
223 pr_debug("cpm2_pic_host_map(%d, 0x%lx)\n", virq, hw);
225 irq_to_desc(virq)->status |= IRQ_LEVEL;
226 set_irq_chip_and_handler(virq, &cpm2_pic, handle_level_irq);
227 return 0;
230 static int cpm2_pic_host_xlate(struct irq_host *h, struct device_node *ct,
231 const u32 *intspec, unsigned int intsize,
232 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
234 *out_hwirq = intspec[0];
235 if (intsize > 1)
236 *out_flags = intspec[1];
237 else
238 *out_flags = IRQ_TYPE_NONE;
239 return 0;
242 static struct irq_host_ops cpm2_pic_host_ops = {
243 .map = cpm2_pic_host_map,
244 .xlate = cpm2_pic_host_xlate,
247 void cpm2_pic_init(struct device_node *node)
249 int i;
251 cpm2_intctl = cpm2_map(im_intctl);
253 /* Clear the CPM IRQ controller, in case it has any bits set
254 * from the bootloader
257 /* Mask out everything */
259 out_be32(&cpm2_intctl->ic_simrh, 0x00000000);
260 out_be32(&cpm2_intctl->ic_simrl, 0x00000000);
262 wmb();
264 /* Ack everything */
265 out_be32(&cpm2_intctl->ic_sipnrh, 0xffffffff);
266 out_be32(&cpm2_intctl->ic_sipnrl, 0xffffffff);
267 wmb();
269 /* Dummy read of the vector */
270 i = in_be32(&cpm2_intctl->ic_sivec);
271 rmb();
273 /* Initialize the default interrupt mapping priorities,
274 * in case the boot rom changed something on us.
276 out_be16(&cpm2_intctl->ic_sicr, 0);
277 out_be32(&cpm2_intctl->ic_scprrh, 0x05309770);
278 out_be32(&cpm2_intctl->ic_scprrl, 0x05309770);
280 /* create a legacy host */
281 cpm2_pic_host = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
282 64, &cpm2_pic_host_ops, 64);
283 if (cpm2_pic_host == NULL) {
284 printk(KERN_ERR "CPM2 PIC: failed to allocate irq host!\n");
285 return;