GUI: Fix Tomato RAF theme for all builds. Compilation typo.
[tomato.git] / release / src-rt-6.x.4708 / linux / linux-2.6.36 / arch / mips / include / asm / processor.h
blob7fef908a08c6f37556f7c2f5089d190ee9371a7d
1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
6 * Copyright (C) 1994 Waldorf GMBH
7 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8 * Copyright (C) 1996 Paul M. Antoine
9 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
11 #ifndef _ASM_PROCESSOR_H
12 #define _ASM_PROCESSOR_H
14 #include <linux/cpumask.h>
15 #include <linux/threads.h>
17 #include <asm/cachectl.h>
18 #include <asm/cpu.h>
19 #include <asm/cpu-info.h>
20 #include <asm/mipsregs.h>
21 #include <asm/prefetch.h>
22 #include <asm/system.h>
25 * Return current * instruction pointer ("program counter").
27 #define current_text_addr() ({ __label__ _l; _l: &&_l;})
30 * System setup and hardware flags..
32 extern void (*cpu_wait)(void);
34 extern unsigned int vced_count, vcei_count;
37 * MIPS does have an arch_pick_mmap_layout()
39 #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
42 * A special page (the vdso) is mapped into all processes at the very
43 * top of the virtual memory space.
45 #define SPECIAL_PAGES_SIZE PAGE_SIZE
47 #ifdef CONFIG_32BIT
49 * User space process size: 2GB. This is hardcoded into a few places,
50 * so don't change it unless you know what you are doing.
52 #define TASK_SIZE 0x7fff8000UL
53 #define STACK_TOP ((TASK_SIZE & PAGE_MASK) - SPECIAL_PAGES_SIZE)
56 * This decides where the kernel will search for a free chunk of vm
57 * space during mmap's.
59 #define TASK_UNMAPPED_BASE ((TASK_SIZE / 3) & ~(PAGE_SIZE))
61 #define TASK_IS_32BIT_ADDR 1
63 #endif
65 #ifdef CONFIG_64BIT
67 * User space process size: 1TB. This is hardcoded into a few places,
68 * so don't change it unless you know what you are doing. TASK_SIZE
69 * is limited to 1TB by the R4000 architecture; R10000 and better can
70 * support 16TB; the architectural reserve for future expansion is
71 * 8192EB ...
73 #define TASK_SIZE32 0x7fff8000UL
74 #define TASK_SIZE 0x10000000000UL
75 #define STACK_TOP \
76 (((test_thread_flag(TIF_32BIT_ADDR) ? \
77 TASK_SIZE32 : TASK_SIZE) & PAGE_MASK) - SPECIAL_PAGES_SIZE)
80 * This decides where the kernel will search for a free chunk of vm
81 * space during mmap's.
83 #define TASK_UNMAPPED_BASE \
84 (test_thread_flag(TIF_32BIT_ADDR) ? \
85 PAGE_ALIGN(TASK_SIZE32 / 3) : PAGE_ALIGN(TASK_SIZE / 3))
86 #define TASK_SIZE_OF(tsk) \
87 (test_tsk_thread_flag(tsk, TIF_32BIT_ADDR) ? TASK_SIZE32 : TASK_SIZE)
89 #define TASK_IS_32BIT_ADDR test_thread_flag(TIF_32BIT_ADDR)
91 #endif
93 #ifdef __KERNEL__
94 #define STACK_TOP_MAX TASK_SIZE
95 #endif
97 #define NUM_FPU_REGS 32
99 typedef __u64 fpureg_t;
102 * It would be nice to add some more fields for emulator statistics, but there
103 * are a number of fixed offsets in offset.h and elsewhere that would have to
104 * be recalculated by hand. So the additional information will be private to
105 * the FPU emulator for now. See asm-mips/fpu_emulator.h.
108 struct mips_fpu_struct {
109 fpureg_t fpr[NUM_FPU_REGS];
110 unsigned int fcr31;
113 #define NUM_DSP_REGS 6
115 typedef __u32 dspreg_t;
117 struct mips_dsp_state {
118 dspreg_t dspr[NUM_DSP_REGS];
119 unsigned int dspcontrol;
122 #define INIT_CPUMASK { \
123 {0,} \
126 struct mips3264_watch_reg_state {
127 /* The width of watchlo is 32 in a 32 bit kernel and 64 in a
128 64 bit kernel. We use unsigned long as it has the same
129 property. */
130 unsigned long watchlo[NUM_WATCH_REGS];
131 /* Only the mask and IRW bits from watchhi. */
132 u16 watchhi[NUM_WATCH_REGS];
135 union mips_watch_reg_state {
136 struct mips3264_watch_reg_state mips3264;
139 #ifdef CONFIG_CPU_CAVIUM_OCTEON
141 struct octeon_cop2_state {
142 /* DMFC2 rt, 0x0201 */
143 unsigned long cop2_crc_iv;
144 /* DMFC2 rt, 0x0202 (Set with DMTC2 rt, 0x1202) */
145 unsigned long cop2_crc_length;
146 /* DMFC2 rt, 0x0200 (set with DMTC2 rt, 0x4200) */
147 unsigned long cop2_crc_poly;
148 /* DMFC2 rt, 0x0402; DMFC2 rt, 0x040A */
149 unsigned long cop2_llm_dat[2];
150 /* DMFC2 rt, 0x0084 */
151 unsigned long cop2_3des_iv;
152 /* DMFC2 rt, 0x0080; DMFC2 rt, 0x0081; DMFC2 rt, 0x0082 */
153 unsigned long cop2_3des_key[3];
154 /* DMFC2 rt, 0x0088 (Set with DMTC2 rt, 0x0098) */
155 unsigned long cop2_3des_result;
156 unsigned long cop2_aes_inp0;
157 /* DMFC2 rt, 0x0102; DMFC2 rt, 0x0103 */
158 unsigned long cop2_aes_iv[2];
159 /* DMFC2 rt, 0x0104; DMFC2 rt, 0x0105; DMFC2 rt, 0x0106; DMFC2
160 * rt, 0x0107 */
161 unsigned long cop2_aes_key[4];
162 /* DMFC2 rt, 0x0110 */
163 unsigned long cop2_aes_keylen;
164 /* DMFC2 rt, 0x0100; DMFC2 rt, 0x0101 */
165 unsigned long cop2_aes_result[2];
166 /* DMFC2 rt, 0x0240; DMFC2 rt, 0x0241; DMFC2 rt, 0x0242; DMFC2
167 * rt, 0x0243; DMFC2 rt, 0x0244; DMFC2 rt, 0x0245; DMFC2 rt,
168 * 0x0246; DMFC2 rt, 0x0247; DMFC2 rt, 0x0248; DMFC2 rt,
169 * 0x0249; DMFC2 rt, 0x024A; DMFC2 rt, 0x024B; DMFC2 rt,
170 * 0x024C; DMFC2 rt, 0x024D; DMFC2 rt, 0x024E - Pass2 */
171 unsigned long cop2_hsh_datw[15];
172 /* DMFC2 rt, 0x0250; DMFC2 rt, 0x0251; DMFC2 rt, 0x0252; DMFC2
173 * rt, 0x0253; DMFC2 rt, 0x0254; DMFC2 rt, 0x0255; DMFC2 rt,
174 * 0x0256; DMFC2 rt, 0x0257 - Pass2 */
175 unsigned long cop2_hsh_ivw[8];
176 /* DMFC2 rt, 0x0258; DMFC2 rt, 0x0259 - Pass2 */
177 unsigned long cop2_gfm_mult[2];
178 /* DMFC2 rt, 0x025E - Pass2 */
179 unsigned long cop2_gfm_poly;
180 /* DMFC2 rt, 0x025A; DMFC2 rt, 0x025B - Pass2 */
181 unsigned long cop2_gfm_result[2];
183 #define INIT_OCTEON_COP2 {0,}
185 struct octeon_cvmseg_state {
186 unsigned long cvmseg[CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE]
187 [cpu_dcache_line_size() / sizeof(unsigned long)];
190 #endif
192 typedef struct {
193 unsigned long seg;
194 } mm_segment_t;
196 #define ARCH_MIN_TASKALIGN 8
198 struct mips_abi;
201 * If you change thread_struct remember to change the #defines below too!
203 struct thread_struct {
204 /* Saved main processor registers. */
205 unsigned long reg16;
206 unsigned long reg17, reg18, reg19, reg20, reg21, reg22, reg23;
207 unsigned long reg29, reg30, reg31;
209 /* Saved cp0 stuff. */
210 unsigned long cp0_status;
212 /* Saved fpu/fpu emulator stuff. */
213 struct mips_fpu_struct fpu;
214 #ifdef CONFIG_MIPS_MT_FPAFF
215 /* Emulated instruction count */
216 unsigned long emulated_fp;
217 /* Saved per-thread scheduler affinity mask */
218 cpumask_t user_cpus_allowed;
219 #endif /* CONFIG_MIPS_MT_FPAFF */
221 /* Saved state of the DSP ASE, if available. */
222 struct mips_dsp_state dsp;
224 /* Saved watch register state, if available. */
225 union mips_watch_reg_state watch;
227 /* Other stuff associated with the thread. */
228 unsigned long cp0_badvaddr; /* Last user fault */
229 unsigned long cp0_baduaddr; /* Last kernel fault accessing USEG */
230 unsigned long error_code;
231 unsigned long irix_trampoline; /* Wheee... */
232 unsigned long irix_oldctx;
233 #ifdef CONFIG_CPU_CAVIUM_OCTEON
234 struct octeon_cop2_state cp2 __attribute__ ((__aligned__(128)));
235 struct octeon_cvmseg_state cvmseg __attribute__ ((__aligned__(128)));
236 #endif
237 struct mips_abi *abi;
240 #ifdef CONFIG_MIPS_MT_FPAFF
241 #define FPAFF_INIT \
242 .emulated_fp = 0, \
243 .user_cpus_allowed = INIT_CPUMASK,
244 #else
245 #define FPAFF_INIT
246 #endif /* CONFIG_MIPS_MT_FPAFF */
248 #ifdef CONFIG_CPU_CAVIUM_OCTEON
249 #define OCTEON_INIT \
250 .cp2 = INIT_OCTEON_COP2,
251 #else
252 #define OCTEON_INIT
253 #endif /* CONFIG_CPU_CAVIUM_OCTEON */
255 #define INIT_THREAD { \
256 /* \
257 * Saved main processor registers \
258 */ \
259 .reg16 = 0, \
260 .reg17 = 0, \
261 .reg18 = 0, \
262 .reg19 = 0, \
263 .reg20 = 0, \
264 .reg21 = 0, \
265 .reg22 = 0, \
266 .reg23 = 0, \
267 .reg29 = 0, \
268 .reg30 = 0, \
269 .reg31 = 0, \
270 /* \
271 * Saved cp0 stuff \
272 */ \
273 .cp0_status = 0, \
274 /* \
275 * Saved FPU/FPU emulator stuff \
276 */ \
277 .fpu = { \
278 .fpr = {0,}, \
279 .fcr31 = 0, \
280 }, \
281 /* \
282 * FPU affinity state (null if not FPAFF) \
283 */ \
284 FPAFF_INIT \
285 /* \
286 * Saved DSP stuff \
287 */ \
288 .dsp = { \
289 .dspr = {0, }, \
290 .dspcontrol = 0, \
291 }, \
292 /* \
293 * saved watch register stuff \
294 */ \
295 .watch = {{{0,},},}, \
296 /* \
297 * Other stuff associated with the process \
298 */ \
299 .cp0_badvaddr = 0, \
300 .cp0_baduaddr = 0, \
301 .error_code = 0, \
302 .irix_trampoline = 0, \
303 .irix_oldctx = 0, \
304 /* \
305 * Cavium Octeon specifics (null if not Octeon) \
306 */ \
307 OCTEON_INIT \
310 struct task_struct;
312 /* Free all resources held by a thread. */
313 #define release_thread(thread) do { } while(0)
315 /* Prepare to copy thread state - unlazy all lazy status */
316 #define prepare_to_copy(tsk) do { } while (0)
318 extern long kernel_thread(int (*fn)(void *), void * arg, unsigned long flags);
320 extern unsigned long thread_saved_pc(struct task_struct *tsk);
323 * Do necessary setup to start up a newly executed thread.
325 extern void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp);
327 unsigned long get_wchan(struct task_struct *p);
329 #define __KSTK_TOS(tsk) ((unsigned long)task_stack_page(tsk) + \
330 THREAD_SIZE - 32 - sizeof(struct pt_regs))
331 #define task_pt_regs(tsk) ((struct pt_regs *)__KSTK_TOS(tsk))
332 #define KSTK_EIP(tsk) (task_pt_regs(tsk)->cp0_epc)
333 #define KSTK_ESP(tsk) (task_pt_regs(tsk)->regs[29])
334 #define KSTK_STATUS(tsk) (task_pt_regs(tsk)->cp0_status)
336 #define cpu_relax() barrier()
339 * Return_address is a replacement for __builtin_return_address(count)
340 * which on certain architectures cannot reasonably be implemented in GCC
341 * (MIPS, Alpha) or is unuseable with -fomit-frame-pointer (i386).
342 * Note that __builtin_return_address(x>=1) is forbidden because GCC
343 * aborts compilation on some CPUs. It's simply not possible to unwind
344 * some CPU's stackframes.
346 * __builtin_return_address works only for non-leaf functions. We avoid the
347 * overhead of a function call by forcing the compiler to save the return
348 * address register on the stack.
350 #define return_address() ({__asm__ __volatile__("":::"$31");__builtin_return_address(0);})
352 #ifdef CONFIG_CPU_HAS_PREFETCH
354 #define ARCH_HAS_PREFETCH
355 #define prefetch(x) __builtin_prefetch((x), 0, 1)
357 #define ARCH_HAS_PREFETCHW
358 #define prefetchw(x) __builtin_prefetch((x), 1, 1)
360 #endif
362 #endif /* _ASM_PROCESSOR_H */