GUI: Fix Tomato RAF theme for all builds. Compilation typo.
[tomato.git] / release / src-rt-6.x.4708 / linux / linux-2.6.36 / arch / arm / mach-sa1100 / cpu-sa1110.c
blob6d24c3adbbbcc73a9ef6feb41f9c793e82458969
1 /*
2 * linux/arch/arm/mach-sa1100/cpu-sa1110.c
4 * Copyright (C) 2001 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * Note: there are two erratas that apply to the SA1110 here:
11 * 7 - SDRAM auto-power-up failure (rev A0)
12 * 13 - Corruption of internal register reads/writes following
13 * SDRAM reads (rev A0, B0, B1)
15 * We ignore rev. A0 and B0 devices; I don't think they're worth supporting.
17 * The SDRAM type can be passed on the command line as cpu_sa1110.sdram=type
19 #include <linux/moduleparam.h>
20 #include <linux/types.h>
21 #include <linux/kernel.h>
22 #include <linux/sched.h>
23 #include <linux/cpufreq.h>
24 #include <linux/delay.h>
25 #include <linux/init.h>
26 #include <linux/io.h>
28 #include <mach/hardware.h>
29 #include <asm/cputype.h>
30 #include <asm/mach-types.h>
31 #include <asm/system.h>
33 #include "generic.h"
35 #undef DEBUG
37 static struct cpufreq_driver sa1110_driver;
39 struct sdram_params {
40 const char name[16];
41 u_char rows; /* bits */
42 u_char cas_latency; /* cycles */
43 u_char tck; /* clock cycle time (ns) */
44 u_char trcd; /* activate to r/w (ns) */
45 u_char trp; /* precharge to activate (ns) */
46 u_char twr; /* write recovery time (ns) */
47 u_short refresh; /* refresh time for array (us) */
50 struct sdram_info {
51 u_int mdcnfg;
52 u_int mdrefr;
53 u_int mdcas[3];
56 static struct sdram_params sdram_tbl[] __initdata = {
57 { /* Toshiba TC59SM716 CL2 */
58 .name = "TC59SM716-CL2",
59 .rows = 12,
60 .tck = 10,
61 .trcd = 20,
62 .trp = 20,
63 .twr = 10,
64 .refresh = 64000,
65 .cas_latency = 2,
66 }, { /* Toshiba TC59SM716 CL3 */
67 .name = "TC59SM716-CL3",
68 .rows = 12,
69 .tck = 8,
70 .trcd = 20,
71 .trp = 20,
72 .twr = 8,
73 .refresh = 64000,
74 .cas_latency = 3,
75 }, { /* Samsung K4S641632D TC75 */
76 .name = "K4S641632D",
77 .rows = 14,
78 .tck = 9,
79 .trcd = 27,
80 .trp = 20,
81 .twr = 9,
82 .refresh = 64000,
83 .cas_latency = 3,
84 }, { /* Samsung K4S281632B-1H */
85 .name = "K4S281632B-1H",
86 .rows = 12,
87 .tck = 10,
88 .trp = 20,
89 .twr = 10,
90 .refresh = 64000,
91 .cas_latency = 3,
92 }, { /* Samsung KM416S4030CT */
93 .name = "KM416S4030CT",
94 .rows = 13,
95 .tck = 8,
96 .trcd = 24, /* 3 CLKs */
97 .trp = 24, /* 3 CLKs */
98 .twr = 16, /* Trdl: 2 CLKs */
99 .refresh = 64000,
100 .cas_latency = 3,
101 }, { /* Winbond W982516AH75L CL3 */
102 .name = "W982516AH75L",
103 .rows = 16,
104 .tck = 8,
105 .trcd = 20,
106 .trp = 20,
107 .twr = 8,
108 .refresh = 64000,
109 .cas_latency = 3,
113 static struct sdram_params sdram_params;
116 * Given a period in ns and frequency in khz, calculate the number of
117 * cycles of frequency in period. Note that we round up to the next
118 * cycle, even if we are only slightly over.
120 static inline u_int ns_to_cycles(u_int ns, u_int khz)
122 return (ns * khz + 999999) / 1000000;
126 * Create the MDCAS register bit pattern.
128 static inline void set_mdcas(u_int *mdcas, int delayed, u_int rcd)
130 u_int shift;
132 rcd = 2 * rcd - 1;
133 shift = delayed + 1 + rcd;
135 mdcas[0] = (1 << rcd) - 1;
136 mdcas[0] |= 0x55555555 << shift;
137 mdcas[1] = mdcas[2] = 0x55555555 << (shift & 1);
140 static void
141 sdram_calculate_timing(struct sdram_info *sd, u_int cpu_khz,
142 struct sdram_params *sdram)
144 u_int mem_khz, sd_khz, trp, twr;
146 mem_khz = cpu_khz / 2;
147 sd_khz = mem_khz;
150 * If SDCLK would invalidate the SDRAM timings,
151 * run SDCLK at half speed.
153 * CPU steppings prior to B2 must either run the memory at
154 * half speed or use delayed read latching (errata 13).
156 if ((ns_to_cycles(sdram->tck, sd_khz) > 1) ||
157 (CPU_REVISION < CPU_SA1110_B2 && sd_khz < 62000))
158 sd_khz /= 2;
160 sd->mdcnfg = MDCNFG & 0x007f007f;
162 twr = ns_to_cycles(sdram->twr, mem_khz);
164 /* trp should always be >1 */
165 trp = ns_to_cycles(sdram->trp, mem_khz) - 1;
166 if (trp < 1)
167 trp = 1;
169 sd->mdcnfg |= trp << 8;
170 sd->mdcnfg |= trp << 24;
171 sd->mdcnfg |= sdram->cas_latency << 12;
172 sd->mdcnfg |= sdram->cas_latency << 28;
173 sd->mdcnfg |= twr << 14;
174 sd->mdcnfg |= twr << 30;
176 sd->mdrefr = MDREFR & 0xffbffff0;
177 sd->mdrefr |= 7;
179 if (sd_khz != mem_khz)
180 sd->mdrefr |= MDREFR_K1DB2;
182 /* initial number of '1's in MDCAS + 1 */
183 set_mdcas(sd->mdcas, sd_khz >= 62000, ns_to_cycles(sdram->trcd, mem_khz));
185 #ifdef DEBUG
186 printk("MDCNFG: %08x MDREFR: %08x MDCAS0: %08x MDCAS1: %08x MDCAS2: %08x\n",
187 sd->mdcnfg, sd->mdrefr, sd->mdcas[0], sd->mdcas[1], sd->mdcas[2]);
188 #endif
192 * Set the SDRAM refresh rate.
194 static inline void sdram_set_refresh(u_int dri)
196 MDREFR = (MDREFR & 0xffff000f) | (dri << 4);
197 (void) MDREFR;
200 static void
201 sdram_update_refresh(u_int cpu_khz, struct sdram_params *sdram)
203 u_int ns_row = (sdram->refresh * 1000) >> sdram->rows;
204 u_int dri = ns_to_cycles(ns_row, cpu_khz / 2) / 32;
206 #ifdef DEBUG
207 mdelay(250);
208 printk("new dri value = %d\n", dri);
209 #endif
211 sdram_set_refresh(dri);
215 * Ok, set the CPU frequency.
217 static int sa1110_target(struct cpufreq_policy *policy,
218 unsigned int target_freq,
219 unsigned int relation)
221 struct sdram_params *sdram = &sdram_params;
222 struct cpufreq_freqs freqs;
223 struct sdram_info sd;
224 unsigned long flags;
225 unsigned int ppcr, unused;
227 switch(relation){
228 case CPUFREQ_RELATION_L:
229 ppcr = sa11x0_freq_to_ppcr(target_freq);
230 if (sa11x0_ppcr_to_freq(ppcr) > policy->max)
231 ppcr--;
232 break;
233 case CPUFREQ_RELATION_H:
234 ppcr = sa11x0_freq_to_ppcr(target_freq);
235 if (ppcr && (sa11x0_ppcr_to_freq(ppcr) > target_freq) &&
236 (sa11x0_ppcr_to_freq(ppcr-1) >= policy->min))
237 ppcr--;
238 break;
239 default:
240 return -EINVAL;
243 freqs.old = sa11x0_getspeed(0);
244 freqs.new = sa11x0_ppcr_to_freq(ppcr);
245 freqs.cpu = 0;
247 sdram_calculate_timing(&sd, freqs.new, sdram);
250 cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
253 * The clock could be going away for some time. Set the SDRAMs
254 * to refresh rapidly (every 64 memory clock cycles). To get
255 * through the whole array, we need to wait 262144 mclk cycles.
256 * We wait 20ms to be safe.
258 sdram_set_refresh(2);
259 if (!irqs_disabled()) {
260 msleep(20);
261 } else {
262 mdelay(20);
266 * Reprogram the DRAM timings with interrupts disabled, and
267 * ensure that we are doing this within a complete cache line.
268 * This means that we won't access SDRAM for the duration of
269 * the programming.
271 local_irq_save(flags);
272 asm("mcr p15, 0, %0, c7, c10, 4" : : "r" (0));
273 udelay(10);
274 __asm__ __volatile__(" \n\
275 b 2f \n\
276 .align 5 \n\
277 1: str %3, [%1, #0] @ MDCNFG \n\
278 str %4, [%1, #28] @ MDREFR \n\
279 str %5, [%1, #4] @ MDCAS0 \n\
280 str %6, [%1, #8] @ MDCAS1 \n\
281 str %7, [%1, #12] @ MDCAS2 \n\
282 str %8, [%2, #0] @ PPCR \n\
283 ldr %0, [%1, #0] \n\
284 b 3f \n\
285 2: b 1b \n\
286 3: nop \n\
287 nop"
288 : "=&r" (unused)
289 : "r" (&MDCNFG), "r" (&PPCR), "0" (sd.mdcnfg),
290 "r" (sd.mdrefr), "r" (sd.mdcas[0]),
291 "r" (sd.mdcas[1]), "r" (sd.mdcas[2]), "r" (ppcr));
292 local_irq_restore(flags);
295 * Now, return the SDRAM refresh back to normal.
297 sdram_update_refresh(freqs.new, sdram);
299 cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
301 return 0;
304 static int __init sa1110_cpu_init(struct cpufreq_policy *policy)
306 if (policy->cpu != 0)
307 return -EINVAL;
308 policy->cur = policy->min = policy->max = sa11x0_getspeed(0);
309 policy->cpuinfo.min_freq = 59000;
310 policy->cpuinfo.max_freq = 287000;
311 policy->cpuinfo.transition_latency = CPUFREQ_ETERNAL;
312 return 0;
315 static struct cpufreq_driver sa1110_driver = {
316 .flags = CPUFREQ_STICKY,
317 .verify = sa11x0_verify_speed,
318 .target = sa1110_target,
319 .get = sa11x0_getspeed,
320 .init = sa1110_cpu_init,
321 .name = "sa1110",
324 static struct sdram_params *sa1110_find_sdram(const char *name)
326 struct sdram_params *sdram;
328 for (sdram = sdram_tbl; sdram < sdram_tbl + ARRAY_SIZE(sdram_tbl); sdram++)
329 if (strcmp(name, sdram->name) == 0)
330 return sdram;
332 return NULL;
335 static char sdram_name[16];
337 static int __init sa1110_clk_init(void)
339 struct sdram_params *sdram;
340 const char *name = sdram_name;
342 if (!cpu_is_sa1110())
343 return -ENODEV;
345 if (!name[0]) {
346 if (machine_is_assabet())
347 name = "TC59SM716-CL3";
349 if (machine_is_pt_system3())
350 name = "K4S641632D";
352 if (machine_is_h3100())
353 name = "KM416S4030CT";
354 if (machine_is_jornada720())
355 name = "K4S281632B-1H";
358 sdram = sa1110_find_sdram(name);
359 if (sdram) {
360 printk(KERN_DEBUG "SDRAM: tck: %d trcd: %d trp: %d"
361 " twr: %d refresh: %d cas_latency: %d\n",
362 sdram->tck, sdram->trcd, sdram->trp,
363 sdram->twr, sdram->refresh, sdram->cas_latency);
365 memcpy(&sdram_params, sdram, sizeof(sdram_params));
367 return cpufreq_register_driver(&sa1110_driver);
370 return 0;
373 module_param_string(sdram, sdram_name, sizeof(sdram_name), 0);
374 arch_initcall(sa1110_clk_init);