RT-AC56 3.0.0.4.374.37 core
[tomato.git] / release / src-rt-6.x.4708 / linux / linux-2.6.36 / arch / mips / include / asm / barrier.h
blobc0884f02d3a64ea2a7ad8b1a042a19e69a905a03
1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
6 * Copyright (C) 2006 by Ralf Baechle (ralf@linux-mips.org)
7 */
8 #ifndef __ASM_BARRIER_H
9 #define __ASM_BARRIER_H
12 * read_barrier_depends - Flush all pending reads that subsequents reads
13 * depend on.
15 * No data-dependent reads from memory-like regions are ever reordered
16 * over this barrier. All reads preceding this primitive are guaranteed
17 * to access memory (but not necessarily other CPUs' caches) before any
18 * reads following this primitive that depend on the data return by
19 * any of the preceding reads. This primitive is much lighter weight than
20 * rmb() on most CPUs, and is never heavier weight than is
21 * rmb().
23 * These ordering constraints are respected by both the local CPU
24 * and the compiler.
26 * Ordering is not guaranteed by anything other than these primitives,
27 * not even by data dependencies. See the documentation for
28 * memory_barrier() for examples and URLs to more information.
30 * For example, the following code would force ordering (the initial
31 * value of "a" is zero, "b" is one, and "p" is "&a"):
33 * <programlisting>
34 * CPU 0 CPU 1
36 * b = 2;
37 * memory_barrier();
38 * p = &b; q = p;
39 * read_barrier_depends();
40 * d = *q;
41 * </programlisting>
43 * because the read of "*q" depends on the read of "p" and these
44 * two reads are separated by a read_barrier_depends(). However,
45 * the following code, with the same initial values for "a" and "b":
47 * <programlisting>
48 * CPU 0 CPU 1
50 * a = 2;
51 * memory_barrier();
52 * b = 3; y = b;
53 * read_barrier_depends();
54 * x = a;
55 * </programlisting>
57 * does not enforce ordering, since there is no data dependency between
58 * the read of "a" and the read of "b". Therefore, on some CPUs, such
59 * as Alpha, "y" could be set to 3 and "x" to 0. Use rmb()
60 * in cases like this where there are no data dependencies.
63 #define read_barrier_depends() do { } while(0)
64 #define smp_read_barrier_depends() do { } while(0)
66 #ifdef CONFIG_CPU_HAS_SYNC
67 #define __sync() \
68 __asm__ __volatile__( \
69 ".set push\n\t" \
70 ".set noreorder\n\t" \
71 ".set mips2\n\t" \
72 "sync\n\t" \
73 ".set pop" \
74 : /* no output */ \
75 : /* no input */ \
76 : "memory")
77 #else
78 #define __sync() do { } while(0)
79 #endif
81 #define __fast_iob() \
82 __asm__ __volatile__( \
83 ".set push\n\t" \
84 ".set noreorder\n\t" \
85 "lw $0,%0\n\t" \
86 "nop\n\t" \
87 ".set pop" \
88 : /* no output */ \
89 : "m" (*(int *)CKSEG1) \
90 : "memory")
91 #ifdef CONFIG_CPU_CAVIUM_OCTEON
92 # define OCTEON_SYNCW_STR ".set push\n.set arch=octeon\nsyncw\nsyncw\n.set pop\n"
93 # define __syncw() __asm__ __volatile__(OCTEON_SYNCW_STR : : : "memory")
95 # define fast_wmb() __syncw()
96 # define fast_rmb() barrier()
97 # define fast_mb() __sync()
98 # define fast_iob() do { } while (0)
99 #else /* ! CONFIG_CPU_CAVIUM_OCTEON */
100 # define fast_wmb() __sync()
101 # define fast_rmb() __sync()
102 # define fast_mb() __sync()
103 # ifdef CONFIG_SGI_IP28
104 # define fast_iob() \
105 __asm__ __volatile__( \
106 ".set push\n\t" \
107 ".set noreorder\n\t" \
108 "lw $0,%0\n\t" \
109 "sync\n\t" \
110 "lw $0,%0\n\t" \
111 ".set pop" \
112 : /* no output */ \
113 : "m" (*(int *)CKSEG1ADDR(0x1fa00004)) \
114 : "memory")
115 # else
116 # define fast_iob() \
117 do { \
118 __sync(); \
119 __fast_iob(); \
120 } while (0)
121 # endif
122 #endif /* CONFIG_CPU_CAVIUM_OCTEON */
124 #ifdef CONFIG_CPU_HAS_WB
126 #include <asm/wbflush.h>
128 #define wmb() fast_wmb()
129 #define rmb() fast_rmb()
130 #define mb() wbflush()
131 #define iob() wbflush()
133 #else /* !CONFIG_CPU_HAS_WB */
135 #define wmb() fast_wmb()
136 #define rmb() fast_rmb()
137 #define mb() fast_mb()
138 #define iob() fast_iob()
140 #endif /* !CONFIG_CPU_HAS_WB */
142 #if defined(CONFIG_WEAK_ORDERING) && defined(CONFIG_SMP)
143 # ifdef CONFIG_CPU_CAVIUM_OCTEON
144 # define smp_mb() __sync()
145 # define smp_rmb() barrier()
146 # define smp_wmb() __syncw()
147 # else
148 # define smp_mb() __asm__ __volatile__("sync" : : :"memory")
149 # define smp_rmb() __asm__ __volatile__("sync" : : :"memory")
150 # define smp_wmb() __asm__ __volatile__("sync" : : :"memory")
151 # endif
152 #else
153 #define smp_mb() barrier()
154 #define smp_rmb() barrier()
155 #define smp_wmb() barrier()
156 #endif
158 #if defined(CONFIG_WEAK_REORDERING_BEYOND_LLSC) && defined(CONFIG_SMP)
159 #define __WEAK_LLSC_MB " sync \n"
160 #else
161 #define __WEAK_LLSC_MB " \n"
162 #endif
164 #define set_mb(var, value) \
165 do { var = value; smp_mb(); } while (0)
167 #define smp_llsc_mb() __asm__ __volatile__(__WEAK_LLSC_MB : : :"memory")
169 #ifdef CONFIG_CPU_CAVIUM_OCTEON
170 #define smp_mb__before_llsc() smp_wmb()
171 /* Cause previous writes to become visible on all CPUs as soon as possible */
172 #define nudge_writes() __asm__ __volatile__(".set push\n\t" \
173 ".set arch=octeon\n\t" \
174 "syncw\n\t" \
175 ".set pop" : : : "memory")
176 #else
177 #define smp_mb__before_llsc() smp_llsc_mb()
178 #define nudge_writes() mb()
179 #endif
181 #endif /* __ASM_BARRIER_H */