RT-AC56 3.0.0.4.374.37 core
[tomato.git] / release / src-rt-6.x.4708 / linux / linux-2.6.36 / arch / m68k / include / asm / m520xsim.h
blobdb824a4b136ea5a8bf39f4da57b2cdc068e6d97b
1 /****************************************************************************/
3 /*
4 * m520xsim.h -- ColdFire 5207/5208 System Integration Module support.
6 * (C) Copyright 2005, Intec Automation (mike@steroidmicros.com)
7 */
9 /****************************************************************************/
10 #ifndef m520xsim_h
11 #define m520xsim_h
12 /****************************************************************************/
15 * Define the 520x SIM register set addresses.
17 #define MCFICM_INTC0 0x48000 /* Base for Interrupt Ctrl 0 */
18 #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
19 #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
20 #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
21 #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
22 #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
23 #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
24 #define MCFINTC_SIMR 0x1c /* Set interrupt mask 0-63 */
25 #define MCFINTC_CIMR 0x1d /* Clear interrupt mask 0-63 */
26 #define MCFINTC_ICR0 0x40 /* Base ICR register */
29 * The common interrupt controller code just wants to know the absolute
30 * address to the SIMR and CIMR registers (not offsets into IPSBAR).
31 * The 520x family only has a single INTC unit.
33 #define MCFINTC0_SIMR (MCF_IPSBAR + MCFICM_INTC0 + MCFINTC_SIMR)
34 #define MCFINTC0_CIMR (MCF_IPSBAR + MCFICM_INTC0 + MCFINTC_CIMR)
35 #define MCFINTC0_ICR0 (MCF_IPSBAR + MCFICM_INTC0 + MCFINTC_ICR0)
36 #define MCFINTC1_SIMR (0)
37 #define MCFINTC1_CIMR (0)
38 #define MCFINTC1_ICR0 (0)
40 #define MCFINT_VECBASE 64
41 #define MCFINT_UART0 26 /* Interrupt number for UART0 */
42 #define MCFINT_UART1 27 /* Interrupt number for UART1 */
43 #define MCFINT_UART2 28 /* Interrupt number for UART2 */
44 #define MCFINT_QSPI 31 /* Interrupt number for QSPI */
45 #define MCFINT_PIT1 4 /* Interrupt number for PIT1 (PIT0 in processor) */
48 * SDRAM configuration registers.
50 #define MCFSIM_SDMR 0x000a8000 /* SDRAM Mode/Extended Mode Register */
51 #define MCFSIM_SDCR 0x000a8004 /* SDRAM Control Register */
52 #define MCFSIM_SDCFG1 0x000a8008 /* SDRAM Configuration Register 1 */
53 #define MCFSIM_SDCFG2 0x000a800c /* SDRAM Configuration Register 2 */
54 #define MCFSIM_SDCS0 0x000a8110 /* SDRAM Chip Select 0 Configuration */
55 #define MCFSIM_SDCS1 0x000a8114 /* SDRAM Chip Select 1 Configuration */
57 #define MCFEPORT_EPDDR 0xFC088002
58 #define MCFEPORT_EPDR 0xFC088004
59 #define MCFEPORT_EPPDR 0xFC088005
61 #define MCFGPIO_PODR_BUSCTL 0xFC0A4000
62 #define MCFGPIO_PODR_BE 0xFC0A4001
63 #define MCFGPIO_PODR_CS 0xFC0A4002
64 #define MCFGPIO_PODR_FECI2C 0xFC0A4003
65 #define MCFGPIO_PODR_QSPI 0xFC0A4004
66 #define MCFGPIO_PODR_TIMER 0xFC0A4005
67 #define MCFGPIO_PODR_UART 0xFC0A4006
68 #define MCFGPIO_PODR_FECH 0xFC0A4007
69 #define MCFGPIO_PODR_FECL 0xFC0A4008
71 #define MCFGPIO_PDDR_BUSCTL 0xFC0A400C
72 #define MCFGPIO_PDDR_BE 0xFC0A400D
73 #define MCFGPIO_PDDR_CS 0xFC0A400E
74 #define MCFGPIO_PDDR_FECI2C 0xFC0A400F
75 #define MCFGPIO_PDDR_QSPI 0xFC0A4010
76 #define MCFGPIO_PDDR_TIMER 0xFC0A4011
77 #define MCFGPIO_PDDR_UART 0xFC0A4012
78 #define MCFGPIO_PDDR_FECH 0xFC0A4013
79 #define MCFGPIO_PDDR_FECL 0xFC0A4014
81 #define MCFGPIO_PPDSDR_BUSCTL 0xFC0A401A
82 #define MCFGPIO_PPDSDR_BE 0xFC0A401B
83 #define MCFGPIO_PPDSDR_CS 0xFC0A401C
84 #define MCFGPIO_PPDSDR_FECI2C 0xFC0A401D
85 #define MCFGPIO_PPDSDR_QSPI 0xFC0A401E
86 #define MCFGPIO_PPDSDR_TIMER 0xFC0A401F
87 #define MCFGPIO_PPDSDR_UART 0xFC0A4021
88 #define MCFGPIO_PPDSDR_FECH 0xFC0A4021
89 #define MCFGPIO_PPDSDR_FECL 0xFC0A4022
91 #define MCFGPIO_PCLRR_BUSCTL 0xFC0A4024
92 #define MCFGPIO_PCLRR_BE 0xFC0A4025
93 #define MCFGPIO_PCLRR_CS 0xFC0A4026
94 #define MCFGPIO_PCLRR_FECI2C 0xFC0A4027
95 #define MCFGPIO_PCLRR_QSPI 0xFC0A4028
96 #define MCFGPIO_PCLRR_TIMER 0xFC0A4029
97 #define MCFGPIO_PCLRR_UART 0xFC0A402A
98 #define MCFGPIO_PCLRR_FECH 0xFC0A402B
99 #define MCFGPIO_PCLRR_FECL 0xFC0A402C
101 * Generic GPIO support
103 #define MCFGPIO_PODR MCFGPIO_PODR_BUSCTL
104 #define MCFGPIO_PDDR MCFGPIO_PDDR_BUSCTL
105 #define MCFGPIO_PPDR MCFGPIO_PPDSDR_BUSCTL
106 #define MCFGPIO_SETR MCFGPIO_PPDSDR_BUSCTL
107 #define MCFGPIO_CLRR MCFGPIO_PCLRR_BUSCTL
109 #define MCFGPIO_PIN_MAX 80
110 #define MCFGPIO_IRQ_MAX 8
111 #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
112 /****************************************************************************/
114 #define MCF_GPIO_PAR_UART (0xA4036)
115 #define MCF_GPIO_PAR_FECI2C (0xA4033)
116 #define MCF_GPIO_PAR_QSPI (0xA4034)
117 #define MCF_GPIO_PAR_FEC (0xA4038)
119 #define MCF_GPIO_PAR_UART_PAR_URXD0 (0x0001)
120 #define MCF_GPIO_PAR_UART_PAR_UTXD0 (0x0002)
122 #define MCF_GPIO_PAR_UART_PAR_URXD1 (0x0040)
123 #define MCF_GPIO_PAR_UART_PAR_UTXD1 (0x0080)
125 #define MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2 (0x02)
126 #define MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 (0x04)
129 * Reset Controll Unit.
131 #define MCF_RCR 0xFC0A0000
132 #define MCF_RSR 0xFC0A0001
134 #define MCF_RCR_SWRESET 0x80 /* Software reset bit */
135 #define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */
137 /****************************************************************************/
138 #endif /* m520xsim_h */