Broadcom SDK and wireless driver: another attempt to update to ver. 5.10.147.0
[tomato.git] / release / src-rt / include / sbhnddma.h
blob2303ef44e0689adf90d62712bb3bb530e11f36fb
1 /*
2 * Generic Broadcom Home Networking Division (HND) DMA engine HW interface
3 * This supports the following chips: BCM42xx, 44xx, 47xx .
5 * Copyright (C) 2009, Broadcom Corporation
6 * All Rights Reserved.
7 *
8 * THIS SOFTWARE IS OFFERED "AS IS", AND BROADCOM GRANTS NO WARRANTIES OF ANY
9 * KIND, EXPRESS OR IMPLIED, BY STATUTE, COMMUNICATION OR OTHERWISE. BROADCOM
10 * SPECIFICALLY DISCLAIMS ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS
11 * FOR A SPECIFIC PURPOSE OR NONINFRINGEMENT CONCERNING THIS SOFTWARE.
13 * $Id: sbhnddma.h,v 13.12.2.5 2009/01/21 17:48:36 Exp $
16 #ifndef _sbhnddma_h_
17 #define _sbhnddma_h_
19 /* DMA structure:
20 * support two DMA engines: 32 bits address or 64 bit addressing
21 * basic DMA register set is per channel(transmit or receive)
22 * a pair of channels is defined for convenience
26 /* 32 bits addressing */
28 /* dma registers per channel(xmt or rcv) */
29 typedef volatile struct {
30 uint32 control; /* enable, et al */
31 uint32 addr; /* descriptor ring base address (4K aligned) */
32 uint32 ptr; /* last descriptor posted to chip */
33 uint32 status; /* current active descriptor, et al */
34 } dma32regs_t;
36 typedef volatile struct {
37 dma32regs_t xmt; /* dma tx channel */
38 dma32regs_t rcv; /* dma rx channel */
39 } dma32regp_t;
41 typedef volatile struct { /* diag access */
42 uint32 fifoaddr; /* diag address */
43 uint32 fifodatalow; /* low 32bits of data */
44 uint32 fifodatahigh; /* high 32bits of data */
45 uint32 pad; /* reserved */
46 } dma32diag_t;
49 * DMA Descriptor
50 * Descriptors are only read by the hardware, never written back.
52 typedef volatile struct {
53 uint32 ctrl; /* misc control bits & bufcount */
54 uint32 addr; /* data buffer address */
55 } dma32dd_t;
58 * Each descriptor ring must be 4096byte aligned, and fit within a single 4096byte page.
60 #define D32MAXRINGSZ 4096
61 #define D32RINGALIGN 4096
62 #define D32MAXDD (D32MAXRINGSZ / sizeof (dma32dd_t))
64 /* transmit channel control */
65 #define XC_XE ((uint32)1 << 0) /* transmit enable */
66 #define XC_SE ((uint32)1 << 1) /* transmit suspend request */
67 #define XC_LE ((uint32)1 << 2) /* loopback enable */
68 #define XC_FL ((uint32)1 << 4) /* flush request */
69 #define XC_PD ((uint32)1 << 11) /* parity check disable */
70 #define XC_AE ((uint32)3 << 16) /* address extension bits */
71 #define XC_AE_SHIFT 16
73 /* transmit descriptor table pointer */
74 #define XP_LD_MASK 0xfff /* last valid descriptor */
76 /* transmit channel status */
77 #define XS_CD_MASK 0x0fff /* current descriptor pointer */
78 #define XS_XS_MASK 0xf000 /* transmit state */
79 #define XS_XS_SHIFT 12
80 #define XS_XS_DISABLED 0x0000 /* disabled */
81 #define XS_XS_ACTIVE 0x1000 /* active */
82 #define XS_XS_IDLE 0x2000 /* idle wait */
83 #define XS_XS_STOPPED 0x3000 /* stopped */
84 #define XS_XS_SUSP 0x4000 /* suspend pending */
85 #define XS_XE_MASK 0xf0000 /* transmit errors */
86 #define XS_XE_SHIFT 16
87 #define XS_XE_NOERR 0x00000 /* no error */
88 #define XS_XE_DPE 0x10000 /* descriptor protocol error */
89 #define XS_XE_DFU 0x20000 /* data fifo underrun */
90 #define XS_XE_BEBR 0x30000 /* bus error on buffer read */
91 #define XS_XE_BEDA 0x40000 /* bus error on descriptor access */
92 #define XS_AD_MASK 0xfff00000 /* active descriptor */
93 #define XS_AD_SHIFT 20
95 /* receive channel control */
96 #define RC_RE ((uint32)1 << 0) /* receive enable */
97 #define RC_RO_MASK 0xfe /* receive frame offset */
98 #define RC_RO_SHIFT 1
99 #define RC_FM ((uint32)1 << 8) /* direct fifo receive (pio) mode */
100 #define RC_SH ((uint32)1 << 9) /* separate rx header descriptor enable */
101 #define RC_OC ((uint32)1 << 10) /* overflow continue */
102 #define RC_PD ((uint32)1 << 11) /* parity check disable */
103 #define RC_AE ((uint32)3 << 16) /* address extension bits */
104 #define RC_AE_SHIFT 16
106 /* receive descriptor table pointer */
107 #define RP_LD_MASK 0xfff /* last valid descriptor */
109 /* receive channel status */
110 #define RS_CD_MASK 0x0fff /* current descriptor pointer */
111 #define RS_RS_MASK 0xf000 /* receive state */
112 #define RS_RS_SHIFT 12
113 #define RS_RS_DISABLED 0x0000 /* disabled */
114 #define RS_RS_ACTIVE 0x1000 /* active */
115 #define RS_RS_IDLE 0x2000 /* idle wait */
116 #define RS_RS_STOPPED 0x3000 /* reserved */
117 #define RS_RE_MASK 0xf0000 /* receive errors */
118 #define RS_RE_SHIFT 16
119 #define RS_RE_NOERR 0x00000 /* no error */
120 #define RS_RE_DPE 0x10000 /* descriptor protocol error */
121 #define RS_RE_DFO 0x20000 /* data fifo overflow */
122 #define RS_RE_BEBW 0x30000 /* bus error on buffer write */
123 #define RS_RE_BEDA 0x40000 /* bus error on descriptor access */
124 #define RS_AD_MASK 0xfff00000 /* active descriptor */
125 #define RS_AD_SHIFT 20
127 /* fifoaddr */
128 #define FA_OFF_MASK 0xffff /* offset */
129 #define FA_SEL_MASK 0xf0000 /* select */
130 #define FA_SEL_SHIFT 16
131 #define FA_SEL_XDD 0x00000 /* transmit dma data */
132 #define FA_SEL_XDP 0x10000 /* transmit dma pointers */
133 #define FA_SEL_RDD 0x40000 /* receive dma data */
134 #define FA_SEL_RDP 0x50000 /* receive dma pointers */
135 #define FA_SEL_XFD 0x80000 /* transmit fifo data */
136 #define FA_SEL_XFP 0x90000 /* transmit fifo pointers */
137 #define FA_SEL_RFD 0xc0000 /* receive fifo data */
138 #define FA_SEL_RFP 0xd0000 /* receive fifo pointers */
139 #define FA_SEL_RSD 0xe0000 /* receive frame status data */
140 #define FA_SEL_RSP 0xf0000 /* receive frame status pointers */
142 /* descriptor control flags */
143 #define CTRL_BC_MASK 0x00001fff /* buffer byte count, real data len must <= 4KB */
144 #define CTRL_AE ((uint32)3 << 16) /* address extension bits */
145 #define CTRL_AE_SHIFT 16
146 #define CTRL_PARITY ((uint32)3 << 18) /* parity bit */
147 #define CTRL_EOT ((uint32)1 << 28) /* end of descriptor table */
148 #define CTRL_IOC ((uint32)1 << 29) /* interrupt on completion */
149 #define CTRL_EOF ((uint32)1 << 30) /* end of frame */
150 #define CTRL_SOF ((uint32)1 << 31) /* start of frame */
152 /* control flags in the range [27:20] are core-specific and not defined here */
153 #define CTRL_CORE_MASK 0x0ff00000
155 /* 64 bits addressing */
157 /* dma registers per channel(xmt or rcv) */
158 typedef volatile struct {
159 uint32 control; /* enable, et al */
160 uint32 ptr; /* last descriptor posted to chip */
161 uint32 addrlow; /* descriptor ring base address low 32-bits (8K aligned) */
162 uint32 addrhigh; /* descriptor ring base address bits 63:32 (8K aligned) */
163 uint32 status0; /* current descriptor, xmt state */
164 uint32 status1; /* active descriptor, xmt error */
165 } dma64regs_t;
167 typedef volatile struct {
168 dma64regs_t tx; /* dma64 tx channel */
169 dma64regs_t rx; /* dma64 rx channel */
170 } dma64regp_t;
172 typedef volatile struct { /* diag access */
173 uint32 fifoaddr; /* diag address */
174 uint32 fifodatalow; /* low 32bits of data */
175 uint32 fifodatahigh; /* high 32bits of data */
176 uint32 pad; /* reserved */
177 } dma64diag_t;
180 * DMA Descriptor
181 * Descriptors are only read by the hardware, never written back.
183 typedef volatile struct {
184 uint32 ctrl1; /* misc control bits & bufcount */
185 uint32 ctrl2; /* buffer count and address extension */
186 uint32 addrlow; /* memory address of the date buffer, bits 31:0 */
187 uint32 addrhigh; /* memory address of the date buffer, bits 63:32 */
188 } dma64dd_t;
191 * Each descriptor ring must be 8kB aligned, and fit within a contiguous 8kB physical addresss.
193 #define D64MAXRINGSZ 8192
194 #define D64RINGALIGN 8192
195 #define D64MAXDD (D64MAXRINGSZ / sizeof (dma64dd_t))
197 /* transmit channel control */
198 #define D64_XC_XE 0x00000001 /* transmit enable */
199 #define D64_XC_SE 0x00000002 /* transmit suspend request */
200 #define D64_XC_LE 0x00000004 /* loopback enable */
201 #define D64_XC_FL 0x00000010 /* flush request */
202 #define D64_XC_PD 0x00000800 /* parity check disable */
203 #define D64_XC_AE 0x00030000 /* address extension bits */
204 #define D64_XC_AE_SHIFT 16
206 /* transmit descriptor table pointer */
207 #define D64_XP_LD_MASK 0x00000fff /* last valid descriptor */
209 /* transmit channel status */
210 #define D64_XS0_CD_MASK 0x00001fff /* current descriptor pointer */
211 #define D64_XS0_XS_MASK 0xf0000000 /* transmit state */
212 #define D64_XS0_XS_SHIFT 28
213 #define D64_XS0_XS_DISABLED 0x00000000 /* disabled */
214 #define D64_XS0_XS_ACTIVE 0x10000000 /* active */
215 #define D64_XS0_XS_IDLE 0x20000000 /* idle wait */
216 #define D64_XS0_XS_STOPPED 0x30000000 /* stopped */
217 #define D64_XS0_XS_SUSP 0x40000000 /* suspend pending */
219 #define D64_XS1_AD_MASK 0x00001fff /* active descriptor */
220 #define D64_XS1_XE_MASK 0xf0000000 /* transmit errors */
221 #define D64_XS1_XE_SHIFT 28
222 #define D64_XS1_XE_NOERR 0x00000000 /* no error */
223 #define D64_XS1_XE_DPE 0x10000000 /* descriptor protocol error */
224 #define D64_XS1_XE_DFU 0x20000000 /* data fifo underrun */
225 #define D64_XS1_XE_DTE 0x30000000 /* data transfer error */
226 #define D64_XS1_XE_DESRE 0x40000000 /* descriptor read error */
227 #define D64_XS1_XE_COREE 0x50000000 /* core error */
229 /* receive channel control */
230 #define D64_RC_RE 0x00000001 /* receive enable */
231 #define D64_RC_RO_MASK 0x000000fe /* receive frame offset */
232 #define D64_RC_RO_SHIFT 1
233 #define D64_RC_FM 0x00000100 /* direct fifo receive (pio) mode */
234 #define D64_RC_SH 0x00000200 /* separate rx header descriptor enable */
235 #define D64_RC_OC 0x00000400 /* overflow continue */
236 #define D64_RC_PD 0x00000800 /* parity check disable */
237 #define D64_RC_AE 0x00030000 /* address extension bits */
238 #define D64_RC_AE_SHIFT 16
240 /* flags for dma controller */
241 #define DMA_CTRL_PEN (1 << 0) /* partity enable */
242 #define DMA_CTRL_ROC (1 << 1) /* rx overflow continue */
243 #define DMA_CTRL_RXMULTI (1 << 2) /* allow rx scatter to multiple descriptors */
245 /* receive descriptor table pointer */
246 #define D64_RP_LD_MASK 0x00000fff /* last valid descriptor */
248 /* receive channel status */
249 #define D64_RS0_CD_MASK 0x00001fff /* current descriptor pointer */
250 #define D64_RS0_RS_MASK 0xf0000000 /* receive state */
251 #define D64_RS0_RS_SHIFT 28
252 #define D64_RS0_RS_DISABLED 0x00000000 /* disabled */
253 #define D64_RS0_RS_ACTIVE 0x10000000 /* active */
254 #define D64_RS0_RS_IDLE 0x20000000 /* idle wait */
255 #define D64_RS0_RS_STOPPED 0x30000000 /* stopped */
256 #define D64_RS0_RS_SUSP 0x40000000 /* suspend pending */
258 #define D64_RS1_AD_MASK 0x0001ffff /* active descriptor */
259 #define D64_RS1_RE_MASK 0xf0000000 /* receive errors */
260 #define D64_RS1_RE_SHIFT 28
261 #define D64_RS1_RE_NOERR 0x00000000 /* no error */
262 #define D64_RS1_RE_DPO 0x10000000 /* descriptor protocol error */
263 #define D64_RS1_RE_DFU 0x20000000 /* data fifo overflow */
264 #define D64_RS1_RE_DTE 0x30000000 /* data transfer error */
265 #define D64_RS1_RE_DESRE 0x40000000 /* descriptor read error */
266 #define D64_RS1_RE_COREE 0x50000000 /* core error */
268 /* fifoaddr */
269 #define D64_FA_OFF_MASK 0xffff /* offset */
270 #define D64_FA_SEL_MASK 0xf0000 /* select */
271 #define D64_FA_SEL_SHIFT 16
272 #define D64_FA_SEL_XDD 0x00000 /* transmit dma data */
273 #define D64_FA_SEL_XDP 0x10000 /* transmit dma pointers */
274 #define D64_FA_SEL_RDD 0x40000 /* receive dma data */
275 #define D64_FA_SEL_RDP 0x50000 /* receive dma pointers */
276 #define D64_FA_SEL_XFD 0x80000 /* transmit fifo data */
277 #define D64_FA_SEL_XFP 0x90000 /* transmit fifo pointers */
278 #define D64_FA_SEL_RFD 0xc0000 /* receive fifo data */
279 #define D64_FA_SEL_RFP 0xd0000 /* receive fifo pointers */
280 #define D64_FA_SEL_RSD 0xe0000 /* receive frame status data */
281 #define D64_FA_SEL_RSP 0xf0000 /* receive frame status pointers */
283 /* descriptor control flags 1 */
284 #define D64_CTRL_COREFLAGS 0x0ff00000 /* core specific flags */
285 #define D64_CTRL1_EOT ((uint32)1 << 28) /* end of descriptor table */
286 #define D64_CTRL1_IOC ((uint32)1 << 29) /* interrupt on completion */
287 #define D64_CTRL1_EOF ((uint32)1 << 30) /* end of frame */
288 #define D64_CTRL1_SOF ((uint32)1 << 31) /* start of frame */
290 /* descriptor control flags 2 */
291 #define D64_CTRL2_BC_MASK 0x00007fff /* buffer byte count. real data len must <= 16KB */
292 #define D64_CTRL2_AE 0x00030000 /* address extension bits */
293 #define D64_CTRL2_AE_SHIFT 16
294 #define D64_CTRL2_PARITY 0x00040000 /* parity bit */
296 /* control flags in the range [27:20] are core-specific and not defined here */
297 #define D64_CTRL_CORE_MASK 0x0ff00000
299 #define D64_RX_FRM_STS_LEN 0x0000ffff /* frame length mask */
300 #define D64_RX_FRM_STS_OVFL 0x00800000 /* RxOverFlow */
301 #define D64_RX_FRM_STS_DSCRCNT 0x0f000000 /* no. of descriptors used - 1, d11corerev >= 22 */
302 #define D64_RX_FRM_STS_DATATYPE 0xf0000000 /* core-dependent data type */
304 /* receive frame status */
305 typedef volatile struct {
306 uint16 len;
307 uint16 flags;
308 } dma_rxh_t;
310 #endif /* _sbhnddma_h_ */