Broadcom SDK and wireless driver: another attempt to update to ver. 5.10.147.0
[tomato.git] / release / src-rt / include / sbconfig.h
blob36f96ac2be17814bff375902d705899d733bf9b4
1 /*
2 * Broadcom SiliconBackplane hardware register definitions.
4 * Copyright (C) 2009, Broadcom Corporation
5 * All Rights Reserved.
6 *
7 * THIS SOFTWARE IS OFFERED "AS IS", AND BROADCOM GRANTS NO WARRANTIES OF ANY
8 * KIND, EXPRESS OR IMPLIED, BY STATUTE, COMMUNICATION OR OTHERWISE. BROADCOM
9 * SPECIFICALLY DISCLAIMS ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS
10 * FOR A SPECIFIC PURPOSE OR NONINFRINGEMENT CONCERNING THIS SOFTWARE.
12 * $Id: sbconfig.h,v 13.70 2008/03/28 19:17:04 Exp $
15 #ifndef _SBCONFIG_H
16 #define _SBCONFIG_H
18 /* cpp contortions to concatenate w/arg prescan */
19 #ifndef PAD
20 #define _PADLINE(line) pad ## line
21 #define _XSTR(line) _PADLINE(line)
22 #define PAD _XSTR(__LINE__)
23 #endif
25 /* enumeration in SB is based on the premise that cores are contiguos in the
26 * enumeration space.
28 #define SB_BUS_SIZE 0x10000 /* Each bus gets 64Kbytes for cores */
29 #define SB_BUS_BASE(b) (SI_ENUM_BASE + (b) * SB_BUS_SIZE)
30 #define SB_BUS_MAXCORES (SB_BUS_SIZE / SI_CORE_SIZE) /* Max cores per bus */
33 * Sonics Configuration Space Registers.
35 #define SBCONFIGOFF 0xf00 /* core sbconfig regs are top 256bytes of regs */
36 #define SBCONFIGSIZE 256 /* sizeof (sbconfig_t) */
38 #define SBIPSFLAG 0x08
39 #define SBTPSFLAG 0x18
40 #define SBTMERRLOGA 0x48 /* sonics >= 2.3 */
41 #define SBTMERRLOG 0x50 /* sonics >= 2.3 */
42 #define SBADMATCH3 0x60
43 #define SBADMATCH2 0x68
44 #define SBADMATCH1 0x70
45 #define SBIMSTATE 0x90
46 #define SBINTVEC 0x94
47 #define SBTMSTATELOW 0x98
48 #define SBTMSTATEHIGH 0x9c
49 #define SBBWA0 0xa0
50 #define SBIMCONFIGLOW 0xa8
51 #define SBIMCONFIGHIGH 0xac
52 #define SBADMATCH0 0xb0
53 #define SBTMCONFIGLOW 0xb8
54 #define SBTMCONFIGHIGH 0xbc
55 #define SBBCONFIG 0xc0
56 #define SBBSTATE 0xc8
57 #define SBACTCNFG 0xd8
58 #define SBFLAGST 0xe8
59 #define SBIDLOW 0xf8
60 #define SBIDHIGH 0xfc
62 /* All the previous registers are above SBCONFIGOFF, but with Sonics 2.3, we have
63 * a few registers *below* that line. I think it would be very confusing to try
64 * and change the value of SBCONFIGOFF, so I'm definig them as absolute offsets here,
67 #define SBIMERRLOGA 0xea8
68 #define SBIMERRLOG 0xeb0
69 #define SBTMPORTCONNID0 0xed8
70 #define SBTMPORTLOCK0 0xef8
72 #ifndef _LANGUAGE_ASSEMBLY
74 typedef volatile struct _sbconfig {
75 uint32 PAD[2];
76 uint32 sbipsflag; /* initiator port ocp slave flag */
77 uint32 PAD[3];
78 uint32 sbtpsflag; /* target port ocp slave flag */
79 uint32 PAD[11];
80 uint32 sbtmerrloga; /* (sonics >= 2.3) */
81 uint32 PAD;
82 uint32 sbtmerrlog; /* (sonics >= 2.3) */
83 uint32 PAD[3];
84 uint32 sbadmatch3; /* address match3 */
85 uint32 PAD;
86 uint32 sbadmatch2; /* address match2 */
87 uint32 PAD;
88 uint32 sbadmatch1; /* address match1 */
89 uint32 PAD[7];
90 uint32 sbimstate; /* initiator agent state */
91 uint32 sbintvec; /* interrupt mask */
92 uint32 sbtmstatelow; /* target state */
93 uint32 sbtmstatehigh; /* target state */
94 uint32 sbbwa0; /* bandwidth allocation table0 */
95 uint32 PAD;
96 uint32 sbimconfiglow; /* initiator configuration */
97 uint32 sbimconfighigh; /* initiator configuration */
98 uint32 sbadmatch0; /* address match0 */
99 uint32 PAD;
100 uint32 sbtmconfiglow; /* target configuration */
101 uint32 sbtmconfighigh; /* target configuration */
102 uint32 sbbconfig; /* broadcast configuration */
103 uint32 PAD;
104 uint32 sbbstate; /* broadcast state */
105 uint32 PAD[3];
106 uint32 sbactcnfg; /* activate configuration */
107 uint32 PAD[3];
108 uint32 sbflagst; /* current sbflags */
109 uint32 PAD[3];
110 uint32 sbidlow; /* identification */
111 uint32 sbidhigh; /* identification */
112 } sbconfig_t;
114 #endif /* _LANGUAGE_ASSEMBLY */
116 /* sbipsflag */
117 #define SBIPS_INT1_MASK 0x3f /* which sbflags get routed to mips interrupt 1 */
118 #define SBIPS_INT1_SHIFT 0
119 #define SBIPS_INT2_MASK 0x3f00 /* which sbflags get routed to mips interrupt 2 */
120 #define SBIPS_INT2_SHIFT 8
121 #define SBIPS_INT3_MASK 0x3f0000 /* which sbflags get routed to mips interrupt 3 */
122 #define SBIPS_INT3_SHIFT 16
123 #define SBIPS_INT4_MASK 0x3f000000 /* which sbflags get routed to mips interrupt 4 */
124 #define SBIPS_INT4_SHIFT 24
126 /* sbtpsflag */
127 #define SBTPS_NUM0_MASK 0x3f /* interrupt sbFlag # generated by this core */
128 #define SBTPS_F0EN0 0x40 /* interrupt is always sent on the backplane */
130 /* sbtmerrlog */
131 #define SBTMEL_CM 0x00000007 /* command */
132 #define SBTMEL_CI 0x0000ff00 /* connection id */
133 #define SBTMEL_EC 0x0f000000 /* error code */
134 #define SBTMEL_ME 0x80000000 /* multiple error */
136 /* sbimstate */
137 #define SBIM_PC 0xf /* pipecount */
138 #define SBIM_AP_MASK 0x30 /* arbitration policy */
139 #define SBIM_AP_BOTH 0x00 /* use both timeslaces and token */
140 #define SBIM_AP_TS 0x10 /* use timesliaces only */
141 #define SBIM_AP_TK 0x20 /* use token only */
142 #define SBIM_AP_RSV 0x30 /* reserved */
143 #define SBIM_IBE 0x20000 /* inbanderror */
144 #define SBIM_TO 0x40000 /* timeout */
145 #define SBIM_BY 0x01800000 /* busy (sonics >= 2.3) */
146 #define SBIM_RJ 0x02000000 /* reject (sonics >= 2.3) */
148 /* sbtmstatelow */
149 #define SBTML_RESET 0x0001 /* reset */
150 #define SBTML_REJ_MASK 0x0006 /* reject field */
151 #define SBTML_REJ 0x0002 /* reject */
152 #define SBTML_TMPREJ 0x0004 /* temporary reject, for error recovery */
154 #define SBTML_SICF_SHIFT 16 /* Shift to locate the SI control flags in sbtml */
156 /* sbtmstatehigh */
157 #define SBTMH_SERR 0x0001 /* serror */
158 #define SBTMH_INT 0x0002 /* interrupt */
159 #define SBTMH_BUSY 0x0004 /* busy */
160 #define SBTMH_TO 0x0020 /* timeout (sonics >= 2.3) */
162 #define SBTMH_SISF_SHIFT 16 /* Shift to locate the SI status flags in sbtmh */
164 /* sbbwa0 */
165 #define SBBWA_TAB0_MASK 0xffff /* lookup table 0 */
166 #define SBBWA_TAB1_MASK 0xffff /* lookup table 1 */
167 #define SBBWA_TAB1_SHIFT 16
169 /* sbimconfiglow */
170 #define SBIMCL_STO_MASK 0x7 /* service timeout */
171 #define SBIMCL_RTO_MASK 0x70 /* request timeout */
172 #define SBIMCL_RTO_SHIFT 4
173 #define SBIMCL_CID_MASK 0xff0000 /* connection id */
174 #define SBIMCL_CID_SHIFT 16
176 /* sbimconfighigh */
177 #define SBIMCH_IEM_MASK 0xc /* inband error mode */
178 #define SBIMCH_TEM_MASK 0x30 /* timeout error mode */
179 #define SBIMCH_TEM_SHIFT 4
180 #define SBIMCH_BEM_MASK 0xc0 /* bus error mode */
181 #define SBIMCH_BEM_SHIFT 6
183 /* sbadmatch0 */
184 #define SBAM_TYPE_MASK 0x3 /* address type */
185 #define SBAM_AD64 0x4 /* reserved */
186 #define SBAM_ADINT0_MASK 0xf8 /* type0 size */
187 #define SBAM_ADINT0_SHIFT 3
188 #define SBAM_ADINT1_MASK 0x1f8 /* type1 size */
189 #define SBAM_ADINT1_SHIFT 3
190 #define SBAM_ADINT2_MASK 0x1f8 /* type2 size */
191 #define SBAM_ADINT2_SHIFT 3
192 #define SBAM_ADEN 0x400 /* enable */
193 #define SBAM_ADNEG 0x800 /* negative decode */
194 #define SBAM_BASE0_MASK 0xffffff00 /* type0 base address */
195 #define SBAM_BASE0_SHIFT 8
196 #define SBAM_BASE1_MASK 0xfffff000 /* type1 base address for the core */
197 #define SBAM_BASE1_SHIFT 12
198 #define SBAM_BASE2_MASK 0xffff0000 /* type2 base address for the core */
199 #define SBAM_BASE2_SHIFT 16
201 /* sbtmconfiglow */
202 #define SBTMCL_CD_MASK 0xff /* clock divide */
203 #define SBTMCL_CO_MASK 0xf800 /* clock offset */
204 #define SBTMCL_CO_SHIFT 11
205 #define SBTMCL_IF_MASK 0xfc0000 /* interrupt flags */
206 #define SBTMCL_IF_SHIFT 18
207 #define SBTMCL_IM_MASK 0x3000000 /* interrupt mode */
208 #define SBTMCL_IM_SHIFT 24
210 /* sbtmconfighigh */
211 #define SBTMCH_BM_MASK 0x3 /* busy mode */
212 #define SBTMCH_RM_MASK 0x3 /* retry mode */
213 #define SBTMCH_RM_SHIFT 2
214 #define SBTMCH_SM_MASK 0x30 /* stop mode */
215 #define SBTMCH_SM_SHIFT 4
216 #define SBTMCH_EM_MASK 0x300 /* sb error mode */
217 #define SBTMCH_EM_SHIFT 8
218 #define SBTMCH_IM_MASK 0xc00 /* int mode */
219 #define SBTMCH_IM_SHIFT 10
221 /* sbbconfig */
222 #define SBBC_LAT_MASK 0x3 /* sb latency */
223 #define SBBC_MAX0_MASK 0xf0000 /* maxccntr0 */
224 #define SBBC_MAX0_SHIFT 16
225 #define SBBC_MAX1_MASK 0xf00000 /* maxccntr1 */
226 #define SBBC_MAX1_SHIFT 20
228 /* sbbstate */
229 #define SBBS_SRD 0x1 /* st reg disable */
230 #define SBBS_HRD 0x2 /* hold reg disable */
232 /* sbidlow */
233 #define SBIDL_CS_MASK 0x3 /* config space */
234 #define SBIDL_AR_MASK 0x38 /* # address ranges supported */
235 #define SBIDL_AR_SHIFT 3
236 #define SBIDL_SYNCH 0x40 /* sync */
237 #define SBIDL_INIT 0x80 /* initiator */
238 #define SBIDL_MINLAT_MASK 0xf00 /* minimum backplane latency */
239 #define SBIDL_MINLAT_SHIFT 8
240 #define SBIDL_MAXLAT 0xf000 /* maximum backplane latency */
241 #define SBIDL_MAXLAT_SHIFT 12
242 #define SBIDL_FIRST 0x10000 /* this initiator is first */
243 #define SBIDL_CW_MASK 0xc0000 /* cycle counter width */
244 #define SBIDL_CW_SHIFT 18
245 #define SBIDL_TP_MASK 0xf00000 /* target ports */
246 #define SBIDL_TP_SHIFT 20
247 #define SBIDL_IP_MASK 0xf000000 /* initiator ports */
248 #define SBIDL_IP_SHIFT 24
249 #define SBIDL_RV_MASK 0xf0000000 /* sonics backplane revision code */
250 #define SBIDL_RV_SHIFT 28
251 #define SBIDL_RV_2_2 0x00000000 /* version 2.2 or earlier */
252 #define SBIDL_RV_2_3 0x10000000 /* version 2.3 */
254 /* sbidhigh */
255 #define SBIDH_RC_MASK 0x000f /* revision code */
256 #define SBIDH_RCE_MASK 0x7000 /* revision code extension field */
257 #define SBIDH_RCE_SHIFT 8
258 #define SBCOREREV(sbidh) \
259 ((((sbidh) & SBIDH_RCE_MASK) >> SBIDH_RCE_SHIFT) | ((sbidh) & SBIDH_RC_MASK))
260 #define SBIDH_CC_MASK 0x8ff0 /* core code */
261 #define SBIDH_CC_SHIFT 4
262 #define SBIDH_VC_MASK 0xffff0000 /* vendor code */
263 #define SBIDH_VC_SHIFT 16
265 #define SB_COMMIT 0xfd8 /* update buffered registers value */
267 /* vendor codes */
268 #define SB_VEND_BCM 0x4243 /* Broadcom's SB vendor code */
270 #endif /* _SBCONFIG_H */