merage qemu master
[qemu/qemu-JZ.git] / hw / dma.c
blobe58ab6dd2382d72fb4b98f4b94f3bf8edf13e971
1 /*
2 * QEMU DMA emulation
4 * Copyright (c) 2003-2004 Vassili Karpov (malc)
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
24 #include "hw.h"
25 #include "isa.h"
27 /* #define DEBUG_DMA */
29 #define dolog(...) fprintf (stderr, "dma: " __VA_ARGS__)
30 #ifdef DEBUG_DMA
31 #define lwarn(...) fprintf (stderr, "dma: " __VA_ARGS__)
32 #define linfo(...) fprintf (stderr, "dma: " __VA_ARGS__)
33 #define ldebug(...) fprintf (stderr, "dma: " __VA_ARGS__)
34 #else
35 #define lwarn(...)
36 #define linfo(...)
37 #define ldebug(...)
38 #endif
40 struct dma_regs {
41 int now[2];
42 uint16_t base[2];
43 uint8_t mode;
44 uint8_t page;
45 uint8_t pageh;
46 uint8_t dack;
47 uint8_t eop;
48 DMA_transfer_handler transfer_handler;
49 void *opaque;
52 #define ADDR 0
53 #define COUNT 1
55 static struct dma_cont {
56 uint8_t status;
57 uint8_t command;
58 uint8_t mask;
59 uint8_t flip_flop;
60 int dshift;
61 struct dma_regs regs[4];
62 } dma_controllers[2];
64 enum {
65 CMD_MEMORY_TO_MEMORY = 0x01,
66 CMD_FIXED_ADDRESS = 0x02,
67 CMD_BLOCK_CONTROLLER = 0x04,
68 CMD_COMPRESSED_TIME = 0x08,
69 CMD_CYCLIC_PRIORITY = 0x10,
70 CMD_EXTENDED_WRITE = 0x20,
71 CMD_LOW_DREQ = 0x40,
72 CMD_LOW_DACK = 0x80,
73 CMD_NOT_SUPPORTED = CMD_MEMORY_TO_MEMORY | CMD_FIXED_ADDRESS
74 | CMD_COMPRESSED_TIME | CMD_CYCLIC_PRIORITY | CMD_EXTENDED_WRITE
75 | CMD_LOW_DREQ | CMD_LOW_DACK
79 static void DMA_run (void);
81 static int channels[8] = {-1, 2, 3, 1, -1, -1, -1, 0};
83 static void write_page (void *opaque, uint32_t nport, uint32_t data)
85 struct dma_cont *d = opaque;
86 int ichan;
88 ichan = channels[nport & 7];
89 if (-1 == ichan) {
90 dolog ("invalid channel %#x %#x\n", nport, data);
91 return;
93 d->regs[ichan].page = data;
96 static void write_pageh (void *opaque, uint32_t nport, uint32_t data)
98 struct dma_cont *d = opaque;
99 int ichan;
101 ichan = channels[nport & 7];
102 if (-1 == ichan) {
103 dolog ("invalid channel %#x %#x\n", nport, data);
104 return;
106 d->regs[ichan].pageh = data;
109 static uint32_t read_page (void *opaque, uint32_t nport)
111 struct dma_cont *d = opaque;
112 int ichan;
114 ichan = channels[nport & 7];
115 if (-1 == ichan) {
116 dolog ("invalid channel read %#x\n", nport);
117 return 0;
119 return d->regs[ichan].page;
122 static uint32_t read_pageh (void *opaque, uint32_t nport)
124 struct dma_cont *d = opaque;
125 int ichan;
127 ichan = channels[nport & 7];
128 if (-1 == ichan) {
129 dolog ("invalid channel read %#x\n", nport);
130 return 0;
132 return d->regs[ichan].pageh;
135 static inline void init_chan (struct dma_cont *d, int ichan)
137 struct dma_regs *r;
139 r = d->regs + ichan;
140 r->now[ADDR] = r->base[ADDR] << d->dshift;
141 r->now[COUNT] = 0;
144 static inline int getff (struct dma_cont *d)
146 int ff;
148 ff = d->flip_flop;
149 d->flip_flop = !ff;
150 return ff;
153 static uint32_t read_chan (void *opaque, uint32_t nport)
155 struct dma_cont *d = opaque;
156 int ichan, nreg, iport, ff, val, dir;
157 struct dma_regs *r;
159 iport = (nport >> d->dshift) & 0x0f;
160 ichan = iport >> 1;
161 nreg = iport & 1;
162 r = d->regs + ichan;
164 dir = ((r->mode >> 5) & 1) ? -1 : 1;
165 ff = getff (d);
166 if (nreg)
167 val = (r->base[COUNT] << d->dshift) - r->now[COUNT];
168 else
169 val = r->now[ADDR] + r->now[COUNT] * dir;
171 ldebug ("read_chan %#x -> %d\n", iport, val);
172 return (val >> (d->dshift + (ff << 3))) & 0xff;
175 static void write_chan (void *opaque, uint32_t nport, uint32_t data)
177 struct dma_cont *d = opaque;
178 int iport, ichan, nreg;
179 struct dma_regs *r;
181 iport = (nport >> d->dshift) & 0x0f;
182 ichan = iport >> 1;
183 nreg = iport & 1;
184 r = d->regs + ichan;
185 if (getff (d)) {
186 r->base[nreg] = (r->base[nreg] & 0xff) | ((data << 8) & 0xff00);
187 init_chan (d, ichan);
188 } else {
189 r->base[nreg] = (r->base[nreg] & 0xff00) | (data & 0xff);
193 static void write_cont (void *opaque, uint32_t nport, uint32_t data)
195 struct dma_cont *d = opaque;
196 int iport, ichan = 0;
198 iport = (nport >> d->dshift) & 0x0f;
199 switch (iport) {
200 case 0x08: /* command */
201 if ((data != 0) && (data & CMD_NOT_SUPPORTED)) {
202 dolog ("command %#x not supported\n", data);
203 return;
205 d->command = data;
206 break;
208 case 0x09:
209 ichan = data & 3;
210 if (data & 4) {
211 d->status |= 1 << (ichan + 4);
213 else {
214 d->status &= ~(1 << (ichan + 4));
216 d->status &= ~(1 << ichan);
217 DMA_run();
218 break;
220 case 0x0a: /* single mask */
221 if (data & 4)
222 d->mask |= 1 << (data & 3);
223 else
224 d->mask &= ~(1 << (data & 3));
225 DMA_run();
226 break;
228 case 0x0b: /* mode */
230 ichan = data & 3;
231 #ifdef DEBUG_DMA
233 int op, ai, dir, opmode;
234 op = (data >> 2) & 3;
235 ai = (data >> 4) & 1;
236 dir = (data >> 5) & 1;
237 opmode = (data >> 6) & 3;
239 linfo ("ichan %d, op %d, ai %d, dir %d, opmode %d\n",
240 ichan, op, ai, dir, opmode);
242 #endif
243 d->regs[ichan].mode = data;
244 break;
247 case 0x0c: /* clear flip flop */
248 d->flip_flop = 0;
249 break;
251 case 0x0d: /* reset */
252 d->flip_flop = 0;
253 d->mask = ~0;
254 d->status = 0;
255 d->command = 0;
256 break;
258 case 0x0e: /* clear mask for all channels */
259 d->mask = 0;
260 DMA_run();
261 break;
263 case 0x0f: /* write mask for all channels */
264 d->mask = data;
265 DMA_run();
266 break;
268 default:
269 dolog ("unknown iport %#x\n", iport);
270 break;
273 #ifdef DEBUG_DMA
274 if (0xc != iport) {
275 linfo ("write_cont: nport %#06x, ichan % 2d, val %#06x\n",
276 nport, ichan, data);
278 #endif
281 static uint32_t read_cont (void *opaque, uint32_t nport)
283 struct dma_cont *d = opaque;
284 int iport, val;
286 iport = (nport >> d->dshift) & 0x0f;
287 switch (iport) {
288 case 0x08: /* status */
289 val = d->status;
290 d->status &= 0xf0;
291 break;
292 case 0x0f: /* mask */
293 val = d->mask;
294 break;
295 default:
296 val = 0;
297 break;
300 ldebug ("read_cont: nport %#06x, iport %#04x val %#x\n", nport, iport, val);
301 return val;
304 int DMA_get_channel_mode (int nchan)
306 return dma_controllers[nchan > 3].regs[nchan & 3].mode;
309 void DMA_hold_DREQ (int nchan)
311 int ncont, ichan;
313 ncont = nchan > 3;
314 ichan = nchan & 3;
315 linfo ("held cont=%d chan=%d\n", ncont, ichan);
316 dma_controllers[ncont].status |= 1 << (ichan + 4);
317 DMA_run();
320 void DMA_release_DREQ (int nchan)
322 int ncont, ichan;
324 ncont = nchan > 3;
325 ichan = nchan & 3;
326 linfo ("released cont=%d chan=%d\n", ncont, ichan);
327 dma_controllers[ncont].status &= ~(1 << (ichan + 4));
328 DMA_run();
331 static void channel_run (int ncont, int ichan)
333 int n;
334 struct dma_regs *r = &dma_controllers[ncont].regs[ichan];
335 #ifdef DEBUG_DMA
336 int dir, opmode;
338 dir = (r->mode >> 5) & 1;
339 opmode = (r->mode >> 6) & 3;
341 if (dir) {
342 dolog ("DMA in address decrement mode\n");
344 if (opmode != 1) {
345 dolog ("DMA not in single mode select %#x\n", opmode);
347 #endif
349 r = dma_controllers[ncont].regs + ichan;
350 n = r->transfer_handler (r->opaque, ichan + (ncont << 2),
351 r->now[COUNT], (r->base[COUNT] + 1) << ncont);
352 r->now[COUNT] = n;
353 ldebug ("dma_pos %d size %d\n", n, (r->base[COUNT] + 1) << ncont);
356 static QEMUBH *dma_bh;
358 static void DMA_run (void)
360 struct dma_cont *d;
361 int icont, ichan;
362 int rearm = 0;
364 d = dma_controllers;
366 for (icont = 0; icont < 2; icont++, d++) {
367 for (ichan = 0; ichan < 4; ichan++) {
368 int mask;
370 mask = 1 << ichan;
372 if ((0 == (d->mask & mask)) && (0 != (d->status & (mask << 4)))) {
373 channel_run (icont, ichan);
374 rearm = 1;
379 if (rearm)
380 qemu_bh_schedule_idle(dma_bh);
383 static void DMA_run_bh(void *unused)
385 DMA_run();
388 void DMA_register_channel (int nchan,
389 DMA_transfer_handler transfer_handler,
390 void *opaque)
392 struct dma_regs *r;
393 int ichan, ncont;
395 ncont = nchan > 3;
396 ichan = nchan & 3;
398 r = dma_controllers[ncont].regs + ichan;
399 r->transfer_handler = transfer_handler;
400 r->opaque = opaque;
403 int DMA_read_memory (int nchan, void *buf, int pos, int len)
405 struct dma_regs *r = &dma_controllers[nchan > 3].regs[nchan & 3];
406 target_phys_addr_t addr = ((r->pageh & 0x7f) << 24) | (r->page << 16) | r->now[ADDR];
408 if (r->mode & 0x20) {
409 int i;
410 uint8_t *p = buf;
412 cpu_physical_memory_read (addr - pos - len, buf, len);
413 /* What about 16bit transfers? */
414 for (i = 0; i < len >> 1; i++) {
415 uint8_t b = p[len - i - 1];
416 p[i] = b;
419 else
420 cpu_physical_memory_read (addr + pos, buf, len);
422 return len;
425 int DMA_write_memory (int nchan, void *buf, int pos, int len)
427 struct dma_regs *r = &dma_controllers[nchan > 3].regs[nchan & 3];
428 target_phys_addr_t addr = ((r->pageh & 0x7f) << 24) | (r->page << 16) | r->now[ADDR];
430 if (r->mode & 0x20) {
431 int i;
432 uint8_t *p = buf;
434 cpu_physical_memory_write (addr - pos - len, buf, len);
435 /* What about 16bit transfers? */
436 for (i = 0; i < len; i++) {
437 uint8_t b = p[len - i - 1];
438 p[i] = b;
441 else
442 cpu_physical_memory_write (addr + pos, buf, len);
444 return len;
447 /* request the emulator to transfer a new DMA memory block ASAP */
448 void DMA_schedule(int nchan)
450 CPUState *env = cpu_single_env;
451 if (env)
452 cpu_interrupt(env, CPU_INTERRUPT_EXIT);
455 static void dma_reset(void *opaque)
457 struct dma_cont *d = opaque;
458 write_cont (d, (0x0d << d->dshift), 0);
461 static int dma_phony_handler (void *opaque, int nchan, int dma_pos, int dma_len)
463 dolog ("unregistered DMA channel used nchan=%d dma_pos=%d dma_len=%d\n",
464 nchan, dma_pos, dma_len);
465 return dma_pos;
468 /* dshift = 0: 8 bit DMA, 1 = 16 bit DMA */
469 static void dma_init2(struct dma_cont *d, int base, int dshift,
470 int page_base, int pageh_base)
472 static const int page_port_list[] = { 0x1, 0x2, 0x3, 0x7 };
473 int i;
475 d->dshift = dshift;
476 for (i = 0; i < 8; i++) {
477 register_ioport_write (base + (i << dshift), 1, 1, write_chan, d);
478 register_ioport_read (base + (i << dshift), 1, 1, read_chan, d);
480 for (i = 0; i < ARRAY_SIZE (page_port_list); i++) {
481 register_ioport_write (page_base + page_port_list[i], 1, 1,
482 write_page, d);
483 register_ioport_read (page_base + page_port_list[i], 1, 1,
484 read_page, d);
485 if (pageh_base >= 0) {
486 register_ioport_write (pageh_base + page_port_list[i], 1, 1,
487 write_pageh, d);
488 register_ioport_read (pageh_base + page_port_list[i], 1, 1,
489 read_pageh, d);
492 for (i = 0; i < 8; i++) {
493 register_ioport_write (base + ((i + 8) << dshift), 1, 1,
494 write_cont, d);
495 register_ioport_read (base + ((i + 8) << dshift), 1, 1,
496 read_cont, d);
498 qemu_register_reset(dma_reset, d);
499 dma_reset(d);
500 for (i = 0; i < ARRAY_SIZE (d->regs); ++i) {
501 d->regs[i].transfer_handler = dma_phony_handler;
505 static void dma_save (QEMUFile *f, void *opaque)
507 struct dma_cont *d = opaque;
508 int i;
510 /* qemu_put_8s (f, &d->status); */
511 qemu_put_8s (f, &d->command);
512 qemu_put_8s (f, &d->mask);
513 qemu_put_8s (f, &d->flip_flop);
514 qemu_put_be32 (f, d->dshift);
516 for (i = 0; i < 4; ++i) {
517 struct dma_regs *r = &d->regs[i];
518 qemu_put_be32 (f, r->now[0]);
519 qemu_put_be32 (f, r->now[1]);
520 qemu_put_be16s (f, &r->base[0]);
521 qemu_put_be16s (f, &r->base[1]);
522 qemu_put_8s (f, &r->mode);
523 qemu_put_8s (f, &r->page);
524 qemu_put_8s (f, &r->pageh);
525 qemu_put_8s (f, &r->dack);
526 qemu_put_8s (f, &r->eop);
530 static int dma_load (QEMUFile *f, void *opaque, int version_id)
532 struct dma_cont *d = opaque;
533 int i;
535 if (version_id != 1)
536 return -EINVAL;
538 /* qemu_get_8s (f, &d->status); */
539 qemu_get_8s (f, &d->command);
540 qemu_get_8s (f, &d->mask);
541 qemu_get_8s (f, &d->flip_flop);
542 d->dshift=qemu_get_be32 (f);
544 for (i = 0; i < 4; ++i) {
545 struct dma_regs *r = &d->regs[i];
546 r->now[0]=qemu_get_be32 (f);
547 r->now[1]=qemu_get_be32 (f);
548 qemu_get_be16s (f, &r->base[0]);
549 qemu_get_be16s (f, &r->base[1]);
550 qemu_get_8s (f, &r->mode);
551 qemu_get_8s (f, &r->page);
552 qemu_get_8s (f, &r->pageh);
553 qemu_get_8s (f, &r->dack);
554 qemu_get_8s (f, &r->eop);
557 DMA_run();
559 return 0;
562 void DMA_init (int high_page_enable)
564 dma_init2(&dma_controllers[0], 0x00, 0, 0x80,
565 high_page_enable ? 0x480 : -1);
566 dma_init2(&dma_controllers[1], 0xc0, 1, 0x88,
567 high_page_enable ? 0x488 : -1);
568 register_savevm ("dma", 0, 1, dma_save, dma_load, &dma_controllers[0]);
569 register_savevm ("dma", 1, 1, dma_save, dma_load, &dma_controllers[1]);
571 dma_bh = qemu_bh_new(DMA_run_bh, NULL);