Immediate versions of ro[lr]
[qemu/mini2440.git] / hw / sun4m.h
blob219aaef2eaf3597ecd5a581f4db7b9a3ec7ea4ff
1 #ifndef SUN4M_H
2 #define SUN4M_H
4 #include "qemu-common.h"
6 /* Devices used by sparc32 system. */
8 /* iommu.c */
9 void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq);
10 void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
11 uint8_t *buf, int len, int is_write);
12 static inline void sparc_iommu_memory_read(void *opaque,
13 target_phys_addr_t addr,
14 uint8_t *buf, int len)
16 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
19 static inline void sparc_iommu_memory_write(void *opaque,
20 target_phys_addr_t addr,
21 uint8_t *buf, int len)
23 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
26 /* tcx.c */
27 void tcx_init(target_phys_addr_t addr, uint8_t *vram_base,
28 unsigned long vram_offset, int vram_size, int width, int height,
29 int depth);
31 /* slavio_intctl.c */
32 void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
33 const uint32_t *intbit_to_level,
34 qemu_irq **irq, qemu_irq **cpu_irq,
35 qemu_irq **parent_irq, unsigned int cputimer);
36 void slavio_pic_info(Monitor *mon, void *opaque);
37 void slavio_irq_info(Monitor *mon, void *opaque);
39 /* sbi.c */
40 void *sbi_init(target_phys_addr_t addr, qemu_irq **irq, qemu_irq **cpu_irq,
41 qemu_irq **parent_irq);
43 /* sun4c_intctl.c */
44 void *sun4c_intctl_init(target_phys_addr_t addr, qemu_irq **irq,
45 qemu_irq *parent_irq);
46 void sun4c_pic_info(Monitor *mon, void *opaque);
47 void sun4c_irq_info(Monitor *mon, void *opaque);
49 /* slavio_timer.c */
50 void slavio_timer_init_all(target_phys_addr_t base, qemu_irq master_irq,
51 qemu_irq *cpu_irqs, unsigned int num_cpus);
53 /* slavio_misc.c */
54 void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
55 target_phys_addr_t aux1_base,
56 target_phys_addr_t aux2_base, qemu_irq irq,
57 qemu_irq cpu_halt, qemu_irq **fdc_tc);
58 void slavio_set_power_fail(void *opaque, int power_failing);
60 /* cs4231.c */
61 void cs_init(target_phys_addr_t base, int irq, void *intctl);
63 /* sparc32_dma.c */
64 #include "sparc32_dma.h"
66 /* pcnet.c */
67 void lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
68 qemu_irq irq, qemu_irq *reset);
70 /* eccmemctl.c */
71 void *ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version);
73 #endif