Unbreak out-of-tree builds
[qemu/mini2440.git] / hw / integratorcp.c
blobee733fbc23005875c5703e82f4258ea3f14e4c61
1 /*
2 * ARM Integrator CP System emulation.
4 * Copyright (c) 2005-2007 CodeSourcery.
5 * Written by Paul Brook
7 * This code is licenced under the GPL
8 */
10 #include "sysbus.h"
11 #include "primecell.h"
12 #include "devices.h"
13 #include "sysemu.h"
14 #include "boards.h"
15 #include "arm-misc.h"
16 #include "net.h"
18 typedef struct {
19 SysBusDevice busdev;
20 uint32_t flash_offset;
21 uint32_t cm_osc;
22 uint32_t cm_ctrl;
23 uint32_t cm_lock;
24 uint32_t cm_auxosc;
25 uint32_t cm_sdram;
26 uint32_t cm_init;
27 uint32_t cm_flags;
28 uint32_t cm_nvflags;
29 uint32_t int_level;
30 uint32_t irq_enabled;
31 uint32_t fiq_enabled;
32 } integratorcm_state;
34 static uint8_t integrator_spd[128] = {
35 128, 8, 4, 11, 9, 1, 64, 0, 2, 0xa0, 0xa0, 0, 0, 8, 0, 1,
36 0xe, 4, 0x1c, 1, 2, 0x20, 0xc0, 0, 0, 0, 0, 0x30, 0x28, 0x30, 0x28, 0x40
39 static uint32_t integratorcm_read(void *opaque, target_phys_addr_t offset)
41 integratorcm_state *s = (integratorcm_state *)opaque;
42 if (offset >= 0x100 && offset < 0x200) {
43 /* CM_SPD */
44 if (offset >= 0x180)
45 return 0;
46 return integrator_spd[offset >> 2];
48 switch (offset >> 2) {
49 case 0: /* CM_ID */
50 return 0x411a3001;
51 case 1: /* CM_PROC */
52 return 0;
53 case 2: /* CM_OSC */
54 return s->cm_osc;
55 case 3: /* CM_CTRL */
56 return s->cm_ctrl;
57 case 4: /* CM_STAT */
58 return 0x00100000;
59 case 5: /* CM_LOCK */
60 if (s->cm_lock == 0xa05f) {
61 return 0x1a05f;
62 } else {
63 return s->cm_lock;
65 case 6: /* CM_LMBUSCNT */
66 /* ??? High frequency timer. */
67 hw_error("integratorcm_read: CM_LMBUSCNT");
68 case 7: /* CM_AUXOSC */
69 return s->cm_auxosc;
70 case 8: /* CM_SDRAM */
71 return s->cm_sdram;
72 case 9: /* CM_INIT */
73 return s->cm_init;
74 case 10: /* CM_REFCT */
75 /* ??? High frequency timer. */
76 hw_error("integratorcm_read: CM_REFCT");
77 case 12: /* CM_FLAGS */
78 return s->cm_flags;
79 case 14: /* CM_NVFLAGS */
80 return s->cm_nvflags;
81 case 16: /* CM_IRQ_STAT */
82 return s->int_level & s->irq_enabled;
83 case 17: /* CM_IRQ_RSTAT */
84 return s->int_level;
85 case 18: /* CM_IRQ_ENSET */
86 return s->irq_enabled;
87 case 20: /* CM_SOFT_INTSET */
88 return s->int_level & 1;
89 case 24: /* CM_FIQ_STAT */
90 return s->int_level & s->fiq_enabled;
91 case 25: /* CM_FIQ_RSTAT */
92 return s->int_level;
93 case 26: /* CM_FIQ_ENSET */
94 return s->fiq_enabled;
95 case 32: /* CM_VOLTAGE_CTL0 */
96 case 33: /* CM_VOLTAGE_CTL1 */
97 case 34: /* CM_VOLTAGE_CTL2 */
98 case 35: /* CM_VOLTAGE_CTL3 */
99 /* ??? Voltage control unimplemented. */
100 return 0;
101 default:
102 hw_error("integratorcm_read: Unimplemented offset 0x%x\n",
103 (int)offset);
104 return 0;
108 static void integratorcm_do_remap(integratorcm_state *s, int flash)
110 if (flash) {
111 cpu_register_physical_memory(0, 0x100000, IO_MEM_RAM);
112 } else {
113 cpu_register_physical_memory(0, 0x100000, s->flash_offset | IO_MEM_RAM);
115 //??? tlb_flush (cpu_single_env, 1);
118 static void integratorcm_set_ctrl(integratorcm_state *s, uint32_t value)
120 if (value & 8) {
121 hw_error("Board reset\n");
123 if ((s->cm_init ^ value) & 4) {
124 integratorcm_do_remap(s, (value & 4) == 0);
126 if ((s->cm_init ^ value) & 1) {
127 printf("Green LED %s\n", (value & 1) ? "on" : "off");
129 s->cm_init = (s->cm_init & ~ 5) | (value ^ 5);
132 static void integratorcm_update(integratorcm_state *s)
134 /* ??? The CPU irq/fiq is raised when either the core module or base PIC
135 are active. */
136 if (s->int_level & (s->irq_enabled | s->fiq_enabled))
137 hw_error("Core module interrupt\n");
140 static void integratorcm_write(void *opaque, target_phys_addr_t offset,
141 uint32_t value)
143 integratorcm_state *s = (integratorcm_state *)opaque;
144 switch (offset >> 2) {
145 case 2: /* CM_OSC */
146 if (s->cm_lock == 0xa05f)
147 s->cm_osc = value;
148 break;
149 case 3: /* CM_CTRL */
150 integratorcm_set_ctrl(s, value);
151 break;
152 case 5: /* CM_LOCK */
153 s->cm_lock = value & 0xffff;
154 break;
155 case 7: /* CM_AUXOSC */
156 if (s->cm_lock == 0xa05f)
157 s->cm_auxosc = value;
158 break;
159 case 8: /* CM_SDRAM */
160 s->cm_sdram = value;
161 break;
162 case 9: /* CM_INIT */
163 /* ??? This can change the memory bus frequency. */
164 s->cm_init = value;
165 break;
166 case 12: /* CM_FLAGSS */
167 s->cm_flags |= value;
168 break;
169 case 13: /* CM_FLAGSC */
170 s->cm_flags &= ~value;
171 break;
172 case 14: /* CM_NVFLAGSS */
173 s->cm_nvflags |= value;
174 break;
175 case 15: /* CM_NVFLAGSS */
176 s->cm_nvflags &= ~value;
177 break;
178 case 18: /* CM_IRQ_ENSET */
179 s->irq_enabled |= value;
180 integratorcm_update(s);
181 break;
182 case 19: /* CM_IRQ_ENCLR */
183 s->irq_enabled &= ~value;
184 integratorcm_update(s);
185 break;
186 case 20: /* CM_SOFT_INTSET */
187 s->int_level |= (value & 1);
188 integratorcm_update(s);
189 break;
190 case 21: /* CM_SOFT_INTCLR */
191 s->int_level &= ~(value & 1);
192 integratorcm_update(s);
193 break;
194 case 26: /* CM_FIQ_ENSET */
195 s->fiq_enabled |= value;
196 integratorcm_update(s);
197 break;
198 case 27: /* CM_FIQ_ENCLR */
199 s->fiq_enabled &= ~value;
200 integratorcm_update(s);
201 break;
202 case 32: /* CM_VOLTAGE_CTL0 */
203 case 33: /* CM_VOLTAGE_CTL1 */
204 case 34: /* CM_VOLTAGE_CTL2 */
205 case 35: /* CM_VOLTAGE_CTL3 */
206 /* ??? Voltage control unimplemented. */
207 break;
208 default:
209 hw_error("integratorcm_write: Unimplemented offset 0x%x\n",
210 (int)offset);
211 break;
215 /* Integrator/CM control registers. */
217 static CPUReadMemoryFunc *integratorcm_readfn[] = {
218 integratorcm_read,
219 integratorcm_read,
220 integratorcm_read
223 static CPUWriteMemoryFunc *integratorcm_writefn[] = {
224 integratorcm_write,
225 integratorcm_write,
226 integratorcm_write
229 static void integratorcm_init(SysBusDevice *dev)
231 int iomemtype;
232 integratorcm_state *s = FROM_SYSBUS(integratorcm_state, dev);
233 int memsz;
235 memsz = qdev_get_prop_int(&dev->qdev, "memsz", 0);
236 s->cm_osc = 0x01000048;
237 /* ??? What should the high bits of this value be? */
238 s->cm_auxosc = 0x0007feff;
239 s->cm_sdram = 0x00011122;
240 if (memsz >= 256) {
241 integrator_spd[31] = 64;
242 s->cm_sdram |= 0x10;
243 } else if (memsz >= 128) {
244 integrator_spd[31] = 32;
245 s->cm_sdram |= 0x0c;
246 } else if (memsz >= 64) {
247 integrator_spd[31] = 16;
248 s->cm_sdram |= 0x08;
249 } else if (memsz >= 32) {
250 integrator_spd[31] = 4;
251 s->cm_sdram |= 0x04;
252 } else {
253 integrator_spd[31] = 2;
255 memcpy(integrator_spd + 73, "QEMU-MEMORY", 11);
256 s->cm_init = 0x00000112;
257 s->flash_offset = qemu_ram_alloc(0x100000);
259 iomemtype = cpu_register_io_memory(0, integratorcm_readfn,
260 integratorcm_writefn, s);
261 sysbus_init_mmio(dev, 0x00800000, iomemtype);
262 integratorcm_do_remap(s, 1);
263 /* ??? Save/restore. */
266 /* Integrator/CP hardware emulation. */
267 /* Primary interrupt controller. */
269 typedef struct icp_pic_state
271 SysBusDevice busdev;
272 uint32_t level;
273 uint32_t irq_enabled;
274 uint32_t fiq_enabled;
275 qemu_irq parent_irq;
276 qemu_irq parent_fiq;
277 } icp_pic_state;
279 static void icp_pic_update(icp_pic_state *s)
281 uint32_t flags;
283 flags = (s->level & s->irq_enabled);
284 qemu_set_irq(s->parent_irq, flags != 0);
285 flags = (s->level & s->fiq_enabled);
286 qemu_set_irq(s->parent_fiq, flags != 0);
289 static void icp_pic_set_irq(void *opaque, int irq, int level)
291 icp_pic_state *s = (icp_pic_state *)opaque;
292 if (level)
293 s->level |= 1 << irq;
294 else
295 s->level &= ~(1 << irq);
296 icp_pic_update(s);
299 static uint32_t icp_pic_read(void *opaque, target_phys_addr_t offset)
301 icp_pic_state *s = (icp_pic_state *)opaque;
303 switch (offset >> 2) {
304 case 0: /* IRQ_STATUS */
305 return s->level & s->irq_enabled;
306 case 1: /* IRQ_RAWSTAT */
307 return s->level;
308 case 2: /* IRQ_ENABLESET */
309 return s->irq_enabled;
310 case 4: /* INT_SOFTSET */
311 return s->level & 1;
312 case 8: /* FRQ_STATUS */
313 return s->level & s->fiq_enabled;
314 case 9: /* FRQ_RAWSTAT */
315 return s->level;
316 case 10: /* FRQ_ENABLESET */
317 return s->fiq_enabled;
318 case 3: /* IRQ_ENABLECLR */
319 case 5: /* INT_SOFTCLR */
320 case 11: /* FRQ_ENABLECLR */
321 default:
322 printf ("icp_pic_read: Bad register offset 0x%x\n", (int)offset);
323 return 0;
327 static void icp_pic_write(void *opaque, target_phys_addr_t offset,
328 uint32_t value)
330 icp_pic_state *s = (icp_pic_state *)opaque;
332 switch (offset >> 2) {
333 case 2: /* IRQ_ENABLESET */
334 s->irq_enabled |= value;
335 break;
336 case 3: /* IRQ_ENABLECLR */
337 s->irq_enabled &= ~value;
338 break;
339 case 4: /* INT_SOFTSET */
340 if (value & 1)
341 icp_pic_set_irq(s, 0, 1);
342 break;
343 case 5: /* INT_SOFTCLR */
344 if (value & 1)
345 icp_pic_set_irq(s, 0, 0);
346 break;
347 case 10: /* FRQ_ENABLESET */
348 s->fiq_enabled |= value;
349 break;
350 case 11: /* FRQ_ENABLECLR */
351 s->fiq_enabled &= ~value;
352 break;
353 case 0: /* IRQ_STATUS */
354 case 1: /* IRQ_RAWSTAT */
355 case 8: /* FRQ_STATUS */
356 case 9: /* FRQ_RAWSTAT */
357 default:
358 printf ("icp_pic_write: Bad register offset 0x%x\n", (int)offset);
359 return;
361 icp_pic_update(s);
364 static CPUReadMemoryFunc *icp_pic_readfn[] = {
365 icp_pic_read,
366 icp_pic_read,
367 icp_pic_read
370 static CPUWriteMemoryFunc *icp_pic_writefn[] = {
371 icp_pic_write,
372 icp_pic_write,
373 icp_pic_write
376 static void icp_pic_init(SysBusDevice *dev)
378 icp_pic_state *s = FROM_SYSBUS(icp_pic_state, dev);
379 int iomemtype;
381 qdev_init_irq_sink(&dev->qdev, icp_pic_set_irq, 32);
382 sysbus_init_irq(dev, &s->parent_irq);
383 sysbus_init_irq(dev, &s->parent_fiq);
384 iomemtype = cpu_register_io_memory(0, icp_pic_readfn,
385 icp_pic_writefn, s);
386 sysbus_init_mmio(dev, 0x00800000, iomemtype);
389 /* CP control registers. */
390 static uint32_t icp_control_read(void *opaque, target_phys_addr_t offset)
392 switch (offset >> 2) {
393 case 0: /* CP_IDFIELD */
394 return 0x41034003;
395 case 1: /* CP_FLASHPROG */
396 return 0;
397 case 2: /* CP_INTREG */
398 return 0;
399 case 3: /* CP_DECODE */
400 return 0x11;
401 default:
402 hw_error("icp_control_read: Bad offset %x\n", (int)offset);
403 return 0;
407 static void icp_control_write(void *opaque, target_phys_addr_t offset,
408 uint32_t value)
410 switch (offset >> 2) {
411 case 1: /* CP_FLASHPROG */
412 case 2: /* CP_INTREG */
413 case 3: /* CP_DECODE */
414 /* Nothing interesting implemented yet. */
415 break;
416 default:
417 hw_error("icp_control_write: Bad offset %x\n", (int)offset);
420 static CPUReadMemoryFunc *icp_control_readfn[] = {
421 icp_control_read,
422 icp_control_read,
423 icp_control_read
426 static CPUWriteMemoryFunc *icp_control_writefn[] = {
427 icp_control_write,
428 icp_control_write,
429 icp_control_write
432 static void icp_control_init(uint32_t base)
434 int iomemtype;
436 iomemtype = cpu_register_io_memory(0, icp_control_readfn,
437 icp_control_writefn, NULL);
438 cpu_register_physical_memory(base, 0x00800000, iomemtype);
439 /* ??? Save/restore. */
443 /* Board init. */
445 static struct arm_boot_info integrator_binfo = {
446 .loader_start = 0x0,
447 .board_id = 0x113,
450 static void integratorcp_init(ram_addr_t ram_size,
451 const char *boot_device,
452 const char *kernel_filename, const char *kernel_cmdline,
453 const char *initrd_filename, const char *cpu_model)
455 CPUState *env;
456 ram_addr_t ram_offset;
457 qemu_irq pic[32];
458 qemu_irq *cpu_pic;
459 DeviceState *dev;
460 int i;
462 if (!cpu_model)
463 cpu_model = "arm926";
464 env = cpu_init(cpu_model);
465 if (!env) {
466 fprintf(stderr, "Unable to find CPU definition\n");
467 exit(1);
469 ram_offset = qemu_ram_alloc(ram_size);
470 /* ??? On a real system the first 1Mb is mapped as SSRAM or boot flash. */
471 /* ??? RAM should repeat to fill physical memory space. */
472 /* SDRAM at address zero*/
473 cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
474 /* And again at address 0x80000000 */
475 cpu_register_physical_memory(0x80000000, ram_size, ram_offset | IO_MEM_RAM);
477 dev = qdev_create(NULL, "integrator_core");
478 qdev_set_prop_int(dev, "memsz", ram_size >> 20);
479 qdev_init(dev);
480 sysbus_mmio_map((SysBusDevice *)dev, 0, 0x10000000);
482 cpu_pic = arm_pic_init_cpu(env);
483 dev = sysbus_create_varargs("integrator_pic", 0x14000000,
484 cpu_pic[ARM_PIC_CPU_IRQ],
485 cpu_pic[ARM_PIC_CPU_FIQ], NULL);
486 for (i = 0; i < 32; i++) {
487 pic[i] = qdev_get_irq_sink(dev, i);
489 sysbus_create_simple("integrator_pic", 0xca000000, pic[26]);
490 sysbus_create_varargs("integrator_pit", 0x13000000,
491 pic[5], pic[6], pic[7], NULL);
492 sysbus_create_simple("pl031", 0x15000000, pic[8]);
493 sysbus_create_simple("pl011", 0x16000000, pic[1]);
494 sysbus_create_simple("pl011", 0x17000000, pic[2]);
495 icp_control_init(0xcb000000);
496 sysbus_create_simple("pl050_keyboard", 0x18000000, pic[3]);
497 sysbus_create_simple("pl050_mouse", 0x19000000, pic[4]);
498 sysbus_create_varargs("pl181", 0x1c000000, pic[23], pic[24], NULL);
499 if (nd_table[0].vlan)
500 smc91c111_init(&nd_table[0], 0xc8000000, pic[27]);
502 sysbus_create_simple("pl110", 0xc0000000, pic[22]);
504 integrator_binfo.ram_size = ram_size;
505 integrator_binfo.kernel_filename = kernel_filename;
506 integrator_binfo.kernel_cmdline = kernel_cmdline;
507 integrator_binfo.initrd_filename = initrd_filename;
508 arm_load_kernel(env, &integrator_binfo);
511 QEMUMachine integratorcp_machine = {
512 .name = "integratorcp",
513 .desc = "ARM Integrator/CP (ARM926EJ-S)",
514 .init = integratorcp_init,
517 static void integratorcp_register_devices(void)
519 sysbus_register_dev("integrator_pic", sizeof(icp_pic_state), icp_pic_init);
520 sysbus_register_dev("integrator_core", sizeof(integratorcm_state),
521 integratorcm_init);
524 device_init(integratorcp_register_devices)