Add missing GCC_FMT_ATTR
[qemu/ar7.git] / exec.c
blobad629bd3624478c3f2a80dcd47895b5f374d1560
1 /*
2 * Virtual page mapping
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #include "qemu/osdep.h"
20 #include "qapi/error.h"
21 #ifndef _WIN32
22 #endif
24 #include "qemu/cutils.h"
25 #include "cpu.h"
26 #include "exec/exec-all.h"
27 #include "tcg.h"
28 #include "hw/qdev-core.h"
29 #if !defined(CONFIG_USER_ONLY)
30 #include "hw/boards.h"
31 #include "hw/xen/xen.h"
32 #endif
33 #include "sysemu/kvm.h"
34 #include "sysemu/sysemu.h"
35 #include "qemu/timer.h"
36 #include "qemu/config-file.h"
37 #include "qemu/error-report.h"
38 #if defined(CONFIG_USER_ONLY)
39 #include "qemu.h"
40 #else /* !CONFIG_USER_ONLY */
41 #include "hw/hw.h"
42 #include "exec/memory.h"
43 #include "exec/ioport.h"
44 #include "sysemu/dma.h"
45 #include "sysemu/numa.h"
46 #include "exec/address-spaces.h"
47 #include "sysemu/xen-mapcache.h"
48 #include "trace-root.h"
50 #ifdef CONFIG_FALLOCATE_PUNCH_HOLE
51 #include <fcntl.h>
52 #include <linux/falloc.h>
53 #endif
55 #endif
56 #include "exec/cpu-all.h"
57 #include "qemu/rcu_queue.h"
58 #include "qemu/main-loop.h"
59 #include "translate-all.h"
60 #include "sysemu/replay.h"
62 #include "exec/memory-internal.h"
63 #include "exec/ram_addr.h"
64 #include "exec/log.h"
66 #include "migration/vmstate.h"
68 #include "qemu/range.h"
69 #ifndef _WIN32
70 #include "qemu/mmap-alloc.h"
71 #endif
73 //#define DEBUG_SUBPAGE
75 #if !defined(CONFIG_USER_ONLY)
76 /* ram_list is read under rcu_read_lock()/rcu_read_unlock(). Writes
77 * are protected by the ramlist lock.
79 RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
81 static MemoryRegion *system_memory;
82 static MemoryRegion *system_io;
84 AddressSpace address_space_io;
85 AddressSpace address_space_memory;
87 MemoryRegion io_mem_rom, io_mem_notdirty;
88 static MemoryRegion io_mem_unassigned;
90 /* RAM is pre-allocated and passed into qemu_ram_alloc_from_ptr */
91 #define RAM_PREALLOC (1 << 0)
93 /* RAM is mmap-ed with MAP_SHARED */
94 #define RAM_SHARED (1 << 1)
96 /* Only a portion of RAM (used_length) is actually used, and migrated.
97 * This used_length size can change across reboots.
99 #define RAM_RESIZEABLE (1 << 2)
101 #endif
103 #ifdef TARGET_PAGE_BITS_VARY
104 int target_page_bits;
105 bool target_page_bits_decided;
106 #endif
108 struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
109 /* current CPU in the current thread. It is only valid inside
110 cpu_exec() */
111 __thread CPUState *current_cpu;
112 /* 0 = Do not count executed instructions.
113 1 = Precise instruction counting.
114 2 = Adaptive rate instruction counting. */
115 int use_icount;
117 bool set_preferred_target_page_bits(int bits)
119 /* The target page size is the lowest common denominator for all
120 * the CPUs in the system, so we can only make it smaller, never
121 * larger. And we can't make it smaller once we've committed to
122 * a particular size.
124 #ifdef TARGET_PAGE_BITS_VARY
125 assert(bits >= TARGET_PAGE_BITS_MIN);
126 if (target_page_bits == 0 || target_page_bits > bits) {
127 if (target_page_bits_decided) {
128 return false;
130 target_page_bits = bits;
132 #endif
133 return true;
136 #if !defined(CONFIG_USER_ONLY)
138 static void finalize_target_page_bits(void)
140 #ifdef TARGET_PAGE_BITS_VARY
141 if (target_page_bits == 0) {
142 target_page_bits = TARGET_PAGE_BITS_MIN;
144 target_page_bits_decided = true;
145 #endif
148 typedef struct PhysPageEntry PhysPageEntry;
150 struct PhysPageEntry {
151 /* How many bits skip to next level (in units of L2_SIZE). 0 for a leaf. */
152 uint32_t skip : 6;
153 /* index into phys_sections (!skip) or phys_map_nodes (skip) */
154 uint32_t ptr : 26;
157 #define PHYS_MAP_NODE_NIL (((uint32_t)~0) >> 6)
159 /* Size of the L2 (and L3, etc) page tables. */
160 #define ADDR_SPACE_BITS 64
162 #define P_L2_BITS 9
163 #define P_L2_SIZE (1 << P_L2_BITS)
165 #define P_L2_LEVELS (((ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / P_L2_BITS) + 1)
167 typedef PhysPageEntry Node[P_L2_SIZE];
169 typedef struct PhysPageMap {
170 struct rcu_head rcu;
172 unsigned sections_nb;
173 unsigned sections_nb_alloc;
174 unsigned nodes_nb;
175 unsigned nodes_nb_alloc;
176 Node *nodes;
177 MemoryRegionSection *sections;
178 } PhysPageMap;
180 struct AddressSpaceDispatch {
181 struct rcu_head rcu;
183 MemoryRegionSection *mru_section;
184 /* This is a multi-level map on the physical address space.
185 * The bottom level has pointers to MemoryRegionSections.
187 PhysPageEntry phys_map;
188 PhysPageMap map;
189 AddressSpace *as;
192 #define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
193 typedef struct subpage_t {
194 MemoryRegion iomem;
195 AddressSpace *as;
196 hwaddr base;
197 uint16_t sub_section[];
198 } subpage_t;
200 #define PHYS_SECTION_UNASSIGNED 0
201 #define PHYS_SECTION_NOTDIRTY 1
202 #define PHYS_SECTION_ROM 2
203 #define PHYS_SECTION_WATCH 3
205 static void io_mem_init(void);
206 static void memory_map_init(void);
207 static void tcg_commit(MemoryListener *listener);
209 static MemoryRegion io_mem_watch;
212 * CPUAddressSpace: all the information a CPU needs about an AddressSpace
213 * @cpu: the CPU whose AddressSpace this is
214 * @as: the AddressSpace itself
215 * @memory_dispatch: its dispatch pointer (cached, RCU protected)
216 * @tcg_as_listener: listener for tracking changes to the AddressSpace
218 struct CPUAddressSpace {
219 CPUState *cpu;
220 AddressSpace *as;
221 struct AddressSpaceDispatch *memory_dispatch;
222 MemoryListener tcg_as_listener;
225 #endif
227 #if !defined(CONFIG_USER_ONLY)
229 static void phys_map_node_reserve(PhysPageMap *map, unsigned nodes)
231 static unsigned alloc_hint = 16;
232 if (map->nodes_nb + nodes > map->nodes_nb_alloc) {
233 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, alloc_hint);
234 map->nodes_nb_alloc = MAX(map->nodes_nb_alloc, map->nodes_nb + nodes);
235 map->nodes = g_renew(Node, map->nodes, map->nodes_nb_alloc);
236 alloc_hint = map->nodes_nb_alloc;
240 static uint32_t phys_map_node_alloc(PhysPageMap *map, bool leaf)
242 unsigned i;
243 uint32_t ret;
244 PhysPageEntry e;
245 PhysPageEntry *p;
247 ret = map->nodes_nb++;
248 p = map->nodes[ret];
249 assert(ret != PHYS_MAP_NODE_NIL);
250 assert(ret != map->nodes_nb_alloc);
252 e.skip = leaf ? 0 : 1;
253 e.ptr = leaf ? PHYS_SECTION_UNASSIGNED : PHYS_MAP_NODE_NIL;
254 for (i = 0; i < P_L2_SIZE; ++i) {
255 memcpy(&p[i], &e, sizeof(e));
257 return ret;
260 static void phys_page_set_level(PhysPageMap *map, PhysPageEntry *lp,
261 hwaddr *index, hwaddr *nb, uint16_t leaf,
262 int level)
264 PhysPageEntry *p;
265 hwaddr step = (hwaddr)1 << (level * P_L2_BITS);
267 if (lp->skip && lp->ptr == PHYS_MAP_NODE_NIL) {
268 lp->ptr = phys_map_node_alloc(map, level == 0);
270 p = map->nodes[lp->ptr];
271 lp = &p[(*index >> (level * P_L2_BITS)) & (P_L2_SIZE - 1)];
273 while (*nb && lp < &p[P_L2_SIZE]) {
274 if ((*index & (step - 1)) == 0 && *nb >= step) {
275 lp->skip = 0;
276 lp->ptr = leaf;
277 *index += step;
278 *nb -= step;
279 } else {
280 phys_page_set_level(map, lp, index, nb, leaf, level - 1);
282 ++lp;
286 static void phys_page_set(AddressSpaceDispatch *d,
287 hwaddr index, hwaddr nb,
288 uint16_t leaf)
290 /* Wildly overreserve - it doesn't matter much. */
291 phys_map_node_reserve(&d->map, 3 * P_L2_LEVELS);
293 phys_page_set_level(&d->map, &d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
296 /* Compact a non leaf page entry. Simply detect that the entry has a single child,
297 * and update our entry so we can skip it and go directly to the destination.
299 static void phys_page_compact(PhysPageEntry *lp, Node *nodes)
301 unsigned valid_ptr = P_L2_SIZE;
302 int valid = 0;
303 PhysPageEntry *p;
304 int i;
306 if (lp->ptr == PHYS_MAP_NODE_NIL) {
307 return;
310 p = nodes[lp->ptr];
311 for (i = 0; i < P_L2_SIZE; i++) {
312 if (p[i].ptr == PHYS_MAP_NODE_NIL) {
313 continue;
316 valid_ptr = i;
317 valid++;
318 if (p[i].skip) {
319 phys_page_compact(&p[i], nodes);
323 /* We can only compress if there's only one child. */
324 if (valid != 1) {
325 return;
328 assert(valid_ptr < P_L2_SIZE);
330 /* Don't compress if it won't fit in the # of bits we have. */
331 if (lp->skip + p[valid_ptr].skip >= (1 << 3)) {
332 return;
335 lp->ptr = p[valid_ptr].ptr;
336 if (!p[valid_ptr].skip) {
337 /* If our only child is a leaf, make this a leaf. */
338 /* By design, we should have made this node a leaf to begin with so we
339 * should never reach here.
340 * But since it's so simple to handle this, let's do it just in case we
341 * change this rule.
343 lp->skip = 0;
344 } else {
345 lp->skip += p[valid_ptr].skip;
349 static void phys_page_compact_all(AddressSpaceDispatch *d, int nodes_nb)
351 if (d->phys_map.skip) {
352 phys_page_compact(&d->phys_map, d->map.nodes);
356 static inline bool section_covers_addr(const MemoryRegionSection *section,
357 hwaddr addr)
359 /* Memory topology clips a memory region to [0, 2^64); size.hi > 0 means
360 * the section must cover the entire address space.
362 return int128_gethi(section->size) ||
363 range_covers_byte(section->offset_within_address_space,
364 int128_getlo(section->size), addr);
367 static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr addr,
368 Node *nodes, MemoryRegionSection *sections)
370 PhysPageEntry *p;
371 hwaddr index = addr >> TARGET_PAGE_BITS;
372 int i;
374 for (i = P_L2_LEVELS; lp.skip && (i -= lp.skip) >= 0;) {
375 if (lp.ptr == PHYS_MAP_NODE_NIL) {
376 return &sections[PHYS_SECTION_UNASSIGNED];
378 p = nodes[lp.ptr];
379 lp = p[(index >> (i * P_L2_BITS)) & (P_L2_SIZE - 1)];
382 if (section_covers_addr(&sections[lp.ptr], addr)) {
383 return &sections[lp.ptr];
384 } else {
385 return &sections[PHYS_SECTION_UNASSIGNED];
389 bool memory_region_is_unassigned(MemoryRegion *mr)
391 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
392 && mr != &io_mem_watch;
395 /* Called from RCU critical section */
396 static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
397 hwaddr addr,
398 bool resolve_subpage)
400 MemoryRegionSection *section = atomic_read(&d->mru_section);
401 subpage_t *subpage;
402 bool update;
404 if (section && section != &d->map.sections[PHYS_SECTION_UNASSIGNED] &&
405 section_covers_addr(section, addr)) {
406 update = false;
407 } else {
408 section = phys_page_find(d->phys_map, addr, d->map.nodes,
409 d->map.sections);
410 update = true;
412 if (resolve_subpage && section->mr->subpage) {
413 subpage = container_of(section->mr, subpage_t, iomem);
414 section = &d->map.sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
416 if (update) {
417 atomic_set(&d->mru_section, section);
419 return section;
422 /* Called from RCU critical section */
423 static MemoryRegionSection *
424 address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
425 hwaddr *plen, bool resolve_subpage)
427 MemoryRegionSection *section;
428 MemoryRegion *mr;
429 Int128 diff;
431 section = address_space_lookup_region(d, addr, resolve_subpage);
432 /* Compute offset within MemoryRegionSection */
433 addr -= section->offset_within_address_space;
435 /* Compute offset within MemoryRegion */
436 *xlat = addr + section->offset_within_region;
438 mr = section->mr;
440 /* MMIO registers can be expected to perform full-width accesses based only
441 * on their address, without considering adjacent registers that could
442 * decode to completely different MemoryRegions. When such registers
443 * exist (e.g. I/O ports 0xcf8 and 0xcf9 on most PC chipsets), MMIO
444 * regions overlap wildly. For this reason we cannot clamp the accesses
445 * here.
447 * If the length is small (as is the case for address_space_ldl/stl),
448 * everything works fine. If the incoming length is large, however,
449 * the caller really has to do the clamping through memory_access_size.
451 if (memory_region_is_ram(mr)) {
452 diff = int128_sub(section->size, int128_make64(addr));
453 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
455 return section;
458 /* Called from RCU critical section */
459 IOMMUTLBEntry address_space_get_iotlb_entry(AddressSpace *as, hwaddr addr,
460 bool is_write)
462 IOMMUTLBEntry iotlb = {0};
463 MemoryRegionSection *section;
464 MemoryRegion *mr;
466 for (;;) {
467 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
468 section = address_space_lookup_region(d, addr, false);
469 addr = addr - section->offset_within_address_space
470 + section->offset_within_region;
471 mr = section->mr;
473 if (!mr->iommu_ops) {
474 break;
477 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
478 if (!(iotlb.perm & (1 << is_write))) {
479 iotlb.target_as = NULL;
480 break;
483 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
484 | (addr & iotlb.addr_mask));
485 as = iotlb.target_as;
488 return iotlb;
491 /* Called from RCU critical section */
492 MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
493 hwaddr *xlat, hwaddr *plen,
494 bool is_write)
496 IOMMUTLBEntry iotlb;
497 MemoryRegionSection *section;
498 MemoryRegion *mr;
500 for (;;) {
501 AddressSpaceDispatch *d = atomic_rcu_read(&as->dispatch);
502 section = address_space_translate_internal(d, addr, &addr, plen, true);
503 mr = section->mr;
505 if (!mr->iommu_ops) {
506 break;
509 iotlb = mr->iommu_ops->translate(mr, addr, is_write);
510 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
511 | (addr & iotlb.addr_mask));
512 *plen = MIN(*plen, (addr | iotlb.addr_mask) - addr + 1);
513 if (!(iotlb.perm & (1 << is_write))) {
514 mr = &io_mem_unassigned;
515 break;
518 as = iotlb.target_as;
521 if (xen_enabled() && memory_access_is_direct(mr, is_write)) {
522 hwaddr page = ((addr & TARGET_PAGE_MASK) + TARGET_PAGE_SIZE) - addr;
523 *plen = MIN(page, *plen);
526 *xlat = addr;
527 return mr;
530 /* Called from RCU critical section */
531 MemoryRegionSection *
532 address_space_translate_for_iotlb(CPUState *cpu, int asidx, hwaddr addr,
533 hwaddr *xlat, hwaddr *plen)
535 MemoryRegionSection *section;
536 AddressSpaceDispatch *d = atomic_rcu_read(&cpu->cpu_ases[asidx].memory_dispatch);
538 section = address_space_translate_internal(d, addr, xlat, plen, false);
540 assert(!section->mr->iommu_ops);
541 return section;
543 #endif
545 #if !defined(CONFIG_USER_ONLY)
547 static int cpu_common_post_load(void *opaque, int version_id)
549 CPUState *cpu = opaque;
551 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
552 version_id is increased. */
553 cpu->interrupt_request &= ~0x01;
554 tlb_flush(cpu);
556 return 0;
559 static int cpu_common_pre_load(void *opaque)
561 CPUState *cpu = opaque;
563 cpu->exception_index = -1;
565 return 0;
568 static bool cpu_common_exception_index_needed(void *opaque)
570 CPUState *cpu = opaque;
572 return tcg_enabled() && cpu->exception_index != -1;
575 static const VMStateDescription vmstate_cpu_common_exception_index = {
576 .name = "cpu_common/exception_index",
577 .version_id = 1,
578 .minimum_version_id = 1,
579 .needed = cpu_common_exception_index_needed,
580 .fields = (VMStateField[]) {
581 VMSTATE_INT32(exception_index, CPUState),
582 VMSTATE_END_OF_LIST()
586 static bool cpu_common_crash_occurred_needed(void *opaque)
588 CPUState *cpu = opaque;
590 return cpu->crash_occurred;
593 static const VMStateDescription vmstate_cpu_common_crash_occurred = {
594 .name = "cpu_common/crash_occurred",
595 .version_id = 1,
596 .minimum_version_id = 1,
597 .needed = cpu_common_crash_occurred_needed,
598 .fields = (VMStateField[]) {
599 VMSTATE_BOOL(crash_occurred, CPUState),
600 VMSTATE_END_OF_LIST()
604 const VMStateDescription vmstate_cpu_common = {
605 .name = "cpu_common",
606 .version_id = 1,
607 .minimum_version_id = 1,
608 .pre_load = cpu_common_pre_load,
609 .post_load = cpu_common_post_load,
610 .fields = (VMStateField[]) {
611 VMSTATE_UINT32(halted, CPUState),
612 VMSTATE_UINT32(interrupt_request, CPUState),
613 VMSTATE_END_OF_LIST()
615 .subsections = (const VMStateDescription*[]) {
616 &vmstate_cpu_common_exception_index,
617 &vmstate_cpu_common_crash_occurred,
618 NULL
622 #endif
624 CPUState *qemu_get_cpu(int index)
626 CPUState *cpu;
628 CPU_FOREACH(cpu) {
629 if (cpu->cpu_index == index) {
630 return cpu;
634 return NULL;
637 #if !defined(CONFIG_USER_ONLY)
638 void cpu_address_space_init(CPUState *cpu, AddressSpace *as, int asidx)
640 CPUAddressSpace *newas;
642 /* Target code should have set num_ases before calling us */
643 assert(asidx < cpu->num_ases);
645 if (asidx == 0) {
646 /* address space 0 gets the convenience alias */
647 cpu->as = as;
650 /* KVM cannot currently support multiple address spaces. */
651 assert(asidx == 0 || !kvm_enabled());
653 if (!cpu->cpu_ases) {
654 cpu->cpu_ases = g_new0(CPUAddressSpace, cpu->num_ases);
657 newas = &cpu->cpu_ases[asidx];
658 newas->cpu = cpu;
659 newas->as = as;
660 if (tcg_enabled()) {
661 newas->tcg_as_listener.commit = tcg_commit;
662 memory_listener_register(&newas->tcg_as_listener, as);
666 AddressSpace *cpu_get_address_space(CPUState *cpu, int asidx)
668 /* Return the AddressSpace corresponding to the specified index */
669 return cpu->cpu_ases[asidx].as;
671 #endif
673 void cpu_exec_unrealizefn(CPUState *cpu)
675 CPUClass *cc = CPU_GET_CLASS(cpu);
677 cpu_list_remove(cpu);
679 if (cc->vmsd != NULL) {
680 vmstate_unregister(NULL, cc->vmsd, cpu);
682 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
683 vmstate_unregister(NULL, &vmstate_cpu_common, cpu);
687 void cpu_exec_initfn(CPUState *cpu)
689 #ifdef TARGET_WORDS_BIGENDIAN
690 cpu->bigendian = true;
691 #else
692 cpu->bigendian = false;
693 #endif
694 cpu->as = NULL;
695 cpu->num_ases = 0;
697 #ifndef CONFIG_USER_ONLY
698 cpu->thread_id = qemu_get_thread_id();
700 /* This is a softmmu CPU object, so create a property for it
701 * so users can wire up its memory. (This can't go in qom/cpu.c
702 * because that file is compiled only once for both user-mode
703 * and system builds.) The default if no link is set up is to use
704 * the system address space.
706 object_property_add_link(OBJECT(cpu), "memory", TYPE_MEMORY_REGION,
707 (Object **)&cpu->memory,
708 qdev_prop_allow_set_link_before_realize,
709 OBJ_PROP_LINK_UNREF_ON_RELEASE,
710 &error_abort);
711 cpu->memory = system_memory;
712 object_ref(OBJECT(cpu->memory));
713 #endif
716 void cpu_exec_realizefn(CPUState *cpu, Error **errp)
718 CPUClass *cc ATTRIBUTE_UNUSED = CPU_GET_CLASS(cpu);
720 cpu_list_add(cpu);
722 #ifndef CONFIG_USER_ONLY
723 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
724 vmstate_register(NULL, cpu->cpu_index, &vmstate_cpu_common, cpu);
726 if (cc->vmsd != NULL) {
727 vmstate_register(NULL, cpu->cpu_index, cc->vmsd, cpu);
729 #endif
732 static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
734 /* Flush the whole TB as this will not have race conditions
735 * even if we don't have proper locking yet.
736 * Ideally we would just invalidate the TBs for the
737 * specified PC.
739 tb_flush(cpu);
742 #if defined(CONFIG_USER_ONLY)
743 void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
748 int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
749 int flags)
751 return -ENOSYS;
754 void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
758 int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
759 int flags, CPUWatchpoint **watchpoint)
761 return -ENOSYS;
763 #else
764 /* Add a watchpoint. */
765 int cpu_watchpoint_insert(CPUState *cpu, vaddr addr, vaddr len,
766 int flags, CPUWatchpoint **watchpoint)
768 CPUWatchpoint *wp;
770 /* forbid ranges which are empty or run off the end of the address space */
771 if (len == 0 || (addr + len - 1) < addr) {
772 error_report("tried to set invalid watchpoint at %"
773 VADDR_PRIx ", len=%" VADDR_PRIu, addr, len);
774 return -EINVAL;
776 wp = g_malloc(sizeof(*wp));
778 wp->vaddr = addr;
779 wp->len = len;
780 wp->flags = flags;
782 /* keep all GDB-injected watchpoints in front */
783 if (flags & BP_GDB) {
784 QTAILQ_INSERT_HEAD(&cpu->watchpoints, wp, entry);
785 } else {
786 QTAILQ_INSERT_TAIL(&cpu->watchpoints, wp, entry);
789 tlb_flush_page(cpu, addr);
791 if (watchpoint)
792 *watchpoint = wp;
793 return 0;
796 /* Remove a specific watchpoint. */
797 int cpu_watchpoint_remove(CPUState *cpu, vaddr addr, vaddr len,
798 int flags)
800 CPUWatchpoint *wp;
802 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
803 if (addr == wp->vaddr && len == wp->len
804 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
805 cpu_watchpoint_remove_by_ref(cpu, wp);
806 return 0;
809 return -ENOENT;
812 /* Remove a specific watchpoint by reference. */
813 void cpu_watchpoint_remove_by_ref(CPUState *cpu, CPUWatchpoint *watchpoint)
815 QTAILQ_REMOVE(&cpu->watchpoints, watchpoint, entry);
817 tlb_flush_page(cpu, watchpoint->vaddr);
819 g_free(watchpoint);
822 /* Remove all matching watchpoints. */
823 void cpu_watchpoint_remove_all(CPUState *cpu, int mask)
825 CPUWatchpoint *wp, *next;
827 QTAILQ_FOREACH_SAFE(wp, &cpu->watchpoints, entry, next) {
828 if (wp->flags & mask) {
829 cpu_watchpoint_remove_by_ref(cpu, wp);
834 /* Return true if this watchpoint address matches the specified
835 * access (ie the address range covered by the watchpoint overlaps
836 * partially or completely with the address range covered by the
837 * access).
839 static inline bool cpu_watchpoint_address_matches(CPUWatchpoint *wp,
840 vaddr addr,
841 vaddr len)
843 /* We know the lengths are non-zero, but a little caution is
844 * required to avoid errors in the case where the range ends
845 * exactly at the top of the address space and so addr + len
846 * wraps round to zero.
848 vaddr wpend = wp->vaddr + wp->len - 1;
849 vaddr addrend = addr + len - 1;
851 return !(addr > wpend || wp->vaddr > addrend);
854 #endif
856 /* Add a breakpoint. */
857 int cpu_breakpoint_insert(CPUState *cpu, vaddr pc, int flags,
858 CPUBreakpoint **breakpoint)
860 CPUBreakpoint *bp;
862 bp = g_malloc(sizeof(*bp));
864 bp->pc = pc;
865 bp->flags = flags;
867 /* keep all GDB-injected breakpoints in front */
868 if (flags & BP_GDB) {
869 QTAILQ_INSERT_HEAD(&cpu->breakpoints, bp, entry);
870 } else {
871 QTAILQ_INSERT_TAIL(&cpu->breakpoints, bp, entry);
874 breakpoint_invalidate(cpu, pc);
876 if (breakpoint) {
877 *breakpoint = bp;
879 return 0;
882 /* Remove a specific breakpoint. */
883 int cpu_breakpoint_remove(CPUState *cpu, vaddr pc, int flags)
885 CPUBreakpoint *bp;
887 QTAILQ_FOREACH(bp, &cpu->breakpoints, entry) {
888 if (bp->pc == pc && bp->flags == flags) {
889 cpu_breakpoint_remove_by_ref(cpu, bp);
890 return 0;
893 return -ENOENT;
896 /* Remove a specific breakpoint by reference. */
897 void cpu_breakpoint_remove_by_ref(CPUState *cpu, CPUBreakpoint *breakpoint)
899 QTAILQ_REMOVE(&cpu->breakpoints, breakpoint, entry);
901 breakpoint_invalidate(cpu, breakpoint->pc);
903 g_free(breakpoint);
906 /* Remove all matching breakpoints. */
907 void cpu_breakpoint_remove_all(CPUState *cpu, int mask)
909 CPUBreakpoint *bp, *next;
911 QTAILQ_FOREACH_SAFE(bp, &cpu->breakpoints, entry, next) {
912 if (bp->flags & mask) {
913 cpu_breakpoint_remove_by_ref(cpu, bp);
918 /* enable or disable single step mode. EXCP_DEBUG is returned by the
919 CPU loop after each instruction */
920 void cpu_single_step(CPUState *cpu, int enabled)
922 if (cpu->singlestep_enabled != enabled) {
923 cpu->singlestep_enabled = enabled;
924 if (kvm_enabled()) {
925 kvm_update_guest_debug(cpu, 0);
926 } else {
927 /* must flush all the translated code to avoid inconsistencies */
928 /* XXX: only flush what is necessary */
929 tb_flush(cpu);
934 void QEMU_NORETURN cpu_abort(CPUState *cpu, const char *fmt, ...)
936 va_list ap;
937 va_list ap2;
939 va_start(ap, fmt);
940 va_copy(ap2, ap);
941 fprintf(stderr, "qemu: fatal: ");
942 vfprintf(stderr, fmt, ap);
943 fprintf(stderr, "\n");
944 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
945 if (qemu_log_separate()) {
946 qemu_log_lock();
947 qemu_log("qemu: fatal: ");
948 qemu_log_vprintf(fmt, ap2);
949 qemu_log("\n");
950 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
951 qemu_log_flush();
952 qemu_log_unlock();
953 qemu_log_close();
955 va_end(ap2);
956 va_end(ap);
957 replay_finish();
958 #if defined(CONFIG_USER_ONLY)
960 struct sigaction act;
961 sigfillset(&act.sa_mask);
962 act.sa_handler = SIG_DFL;
963 sigaction(SIGABRT, &act, NULL);
965 #endif
966 abort();
969 #if !defined(CONFIG_USER_ONLY)
970 /* Called from RCU critical section */
971 static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
973 RAMBlock *block;
975 block = atomic_rcu_read(&ram_list.mru_block);
976 if (block && addr - block->offset < block->max_length) {
977 return block;
979 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
980 if (addr - block->offset < block->max_length) {
981 goto found;
985 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
986 abort();
988 found:
989 /* It is safe to write mru_block outside the iothread lock. This
990 * is what happens:
992 * mru_block = xxx
993 * rcu_read_unlock()
994 * xxx removed from list
995 * rcu_read_lock()
996 * read mru_block
997 * mru_block = NULL;
998 * call_rcu(reclaim_ramblock, xxx);
999 * rcu_read_unlock()
1001 * atomic_rcu_set is not needed here. The block was already published
1002 * when it was placed into the list. Here we're just making an extra
1003 * copy of the pointer.
1005 ram_list.mru_block = block;
1006 return block;
1009 static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t length)
1011 CPUState *cpu;
1012 ram_addr_t start1;
1013 RAMBlock *block;
1014 ram_addr_t end;
1016 end = TARGET_PAGE_ALIGN(start + length);
1017 start &= TARGET_PAGE_MASK;
1019 rcu_read_lock();
1020 block = qemu_get_ram_block(start);
1021 assert(block == qemu_get_ram_block(end - 1));
1022 start1 = (uintptr_t)ramblock_ptr(block, start - block->offset);
1023 CPU_FOREACH(cpu) {
1024 tlb_reset_dirty(cpu, start1, length);
1026 rcu_read_unlock();
1029 /* Note: start and end must be within the same ram block. */
1030 bool cpu_physical_memory_test_and_clear_dirty(ram_addr_t start,
1031 ram_addr_t length,
1032 unsigned client)
1034 DirtyMemoryBlocks *blocks;
1035 unsigned long end, page;
1036 bool dirty = false;
1038 if (length == 0) {
1039 return false;
1042 end = TARGET_PAGE_ALIGN(start + length) >> TARGET_PAGE_BITS;
1043 page = start >> TARGET_PAGE_BITS;
1045 rcu_read_lock();
1047 blocks = atomic_rcu_read(&ram_list.dirty_memory[client]);
1049 while (page < end) {
1050 unsigned long idx = page / DIRTY_MEMORY_BLOCK_SIZE;
1051 unsigned long offset = page % DIRTY_MEMORY_BLOCK_SIZE;
1052 unsigned long num = MIN(end - page, DIRTY_MEMORY_BLOCK_SIZE - offset);
1054 dirty |= bitmap_test_and_clear_atomic(blocks->blocks[idx],
1055 offset, num);
1056 page += num;
1059 rcu_read_unlock();
1061 if (dirty && tcg_enabled()) {
1062 tlb_reset_dirty_range_all(start, length);
1065 return dirty;
1068 /* Called from RCU critical section */
1069 hwaddr memory_region_section_get_iotlb(CPUState *cpu,
1070 MemoryRegionSection *section,
1071 target_ulong vaddr,
1072 hwaddr paddr, hwaddr xlat,
1073 int prot,
1074 target_ulong *address)
1076 hwaddr iotlb;
1077 CPUWatchpoint *wp;
1079 if (memory_region_is_ram(section->mr)) {
1080 /* Normal RAM. */
1081 iotlb = memory_region_get_ram_addr(section->mr) + xlat;
1082 if (!section->readonly) {
1083 iotlb |= PHYS_SECTION_NOTDIRTY;
1084 } else {
1085 iotlb |= PHYS_SECTION_ROM;
1087 } else {
1088 AddressSpaceDispatch *d;
1090 d = atomic_rcu_read(&section->address_space->dispatch);
1091 iotlb = section - d->map.sections;
1092 iotlb += xlat;
1095 /* Make accesses to pages with watchpoints go via the
1096 watchpoint trap routines. */
1097 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
1098 if (cpu_watchpoint_address_matches(wp, vaddr, TARGET_PAGE_SIZE)) {
1099 /* Avoid trapping reads of pages with a write breakpoint. */
1100 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
1101 iotlb = PHYS_SECTION_WATCH + paddr;
1102 *address |= TLB_MMIO;
1103 break;
1108 return iotlb;
1110 #endif /* defined(CONFIG_USER_ONLY) */
1112 #if !defined(CONFIG_USER_ONLY)
1114 static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
1115 uint16_t section);
1116 static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
1118 static void *(*phys_mem_alloc)(size_t size, uint64_t *align) =
1119 qemu_anon_ram_alloc;
1122 * Set a custom physical guest memory alloator.
1123 * Accelerators with unusual needs may need this. Hopefully, we can
1124 * get rid of it eventually.
1126 void phys_mem_set_alloc(void *(*alloc)(size_t, uint64_t *align))
1128 phys_mem_alloc = alloc;
1131 static uint16_t phys_section_add(PhysPageMap *map,
1132 MemoryRegionSection *section)
1134 /* The physical section number is ORed with a page-aligned
1135 * pointer to produce the iotlb entries. Thus it should
1136 * never overflow into the page-aligned value.
1138 assert(map->sections_nb < TARGET_PAGE_SIZE);
1140 if (map->sections_nb == map->sections_nb_alloc) {
1141 map->sections_nb_alloc = MAX(map->sections_nb_alloc * 2, 16);
1142 map->sections = g_renew(MemoryRegionSection, map->sections,
1143 map->sections_nb_alloc);
1145 map->sections[map->sections_nb] = *section;
1146 memory_region_ref(section->mr);
1147 return map->sections_nb++;
1150 static void phys_section_destroy(MemoryRegion *mr)
1152 bool have_sub_page = mr->subpage;
1154 memory_region_unref(mr);
1156 if (have_sub_page) {
1157 subpage_t *subpage = container_of(mr, subpage_t, iomem);
1158 object_unref(OBJECT(&subpage->iomem));
1159 g_free(subpage);
1163 static void phys_sections_free(PhysPageMap *map)
1165 while (map->sections_nb > 0) {
1166 MemoryRegionSection *section = &map->sections[--map->sections_nb];
1167 phys_section_destroy(section->mr);
1169 g_free(map->sections);
1170 g_free(map->nodes);
1173 static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
1175 subpage_t *subpage;
1176 hwaddr base = section->offset_within_address_space
1177 & TARGET_PAGE_MASK;
1178 MemoryRegionSection *existing = phys_page_find(d->phys_map, base,
1179 d->map.nodes, d->map.sections);
1180 MemoryRegionSection subsection = {
1181 .offset_within_address_space = base,
1182 .size = int128_make64(TARGET_PAGE_SIZE),
1184 hwaddr start, end;
1186 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
1188 if (!(existing->mr->subpage)) {
1189 subpage = subpage_init(d->as, base);
1190 subsection.address_space = d->as;
1191 subsection.mr = &subpage->iomem;
1192 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
1193 phys_section_add(&d->map, &subsection));
1194 } else {
1195 subpage = container_of(existing->mr, subpage_t, iomem);
1197 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
1198 end = start + int128_get64(section->size) - 1;
1199 subpage_register(subpage, start, end,
1200 phys_section_add(&d->map, section));
1204 static void register_multipage(AddressSpaceDispatch *d,
1205 MemoryRegionSection *section)
1207 hwaddr start_addr = section->offset_within_address_space;
1208 uint16_t section_index = phys_section_add(&d->map, section);
1209 uint64_t num_pages = int128_get64(int128_rshift(section->size,
1210 TARGET_PAGE_BITS));
1212 assert(num_pages);
1213 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
1216 static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
1218 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
1219 AddressSpaceDispatch *d = as->next_dispatch;
1220 MemoryRegionSection now = *section, remain = *section;
1221 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
1223 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
1224 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
1225 - now.offset_within_address_space;
1227 now.size = int128_min(int128_make64(left), now.size);
1228 register_subpage(d, &now);
1229 } else {
1230 now.size = int128_zero();
1232 while (int128_ne(remain.size, now.size)) {
1233 remain.size = int128_sub(remain.size, now.size);
1234 remain.offset_within_address_space += int128_get64(now.size);
1235 remain.offset_within_region += int128_get64(now.size);
1236 now = remain;
1237 if (int128_lt(remain.size, page_size)) {
1238 register_subpage(d, &now);
1239 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
1240 now.size = page_size;
1241 register_subpage(d, &now);
1242 } else {
1243 now.size = int128_and(now.size, int128_neg(page_size));
1244 register_multipage(d, &now);
1249 void qemu_flush_coalesced_mmio_buffer(void)
1251 if (kvm_enabled())
1252 kvm_flush_coalesced_mmio_buffer();
1255 void qemu_mutex_lock_ramlist(void)
1257 qemu_mutex_lock(&ram_list.mutex);
1260 void qemu_mutex_unlock_ramlist(void)
1262 qemu_mutex_unlock(&ram_list.mutex);
1265 #ifdef __linux__
1267 * FIXME TOCTTOU: this iterates over memory backends' mem-path, which
1268 * may or may not name the same files / on the same filesystem now as
1269 * when we actually open and map them. Iterate over the file
1270 * descriptors instead, and use qemu_fd_getpagesize().
1272 static int find_max_supported_pagesize(Object *obj, void *opaque)
1274 char *mem_path;
1275 long *hpsize_min = opaque;
1277 if (object_dynamic_cast(obj, TYPE_MEMORY_BACKEND)) {
1278 mem_path = object_property_get_str(obj, "mem-path", NULL);
1279 if (mem_path) {
1280 long hpsize = qemu_mempath_getpagesize(mem_path);
1281 if (hpsize < *hpsize_min) {
1282 *hpsize_min = hpsize;
1284 } else {
1285 *hpsize_min = getpagesize();
1289 return 0;
1292 long qemu_getrampagesize(void)
1294 long hpsize = LONG_MAX;
1295 long mainrampagesize;
1296 Object *memdev_root;
1298 if (mem_path) {
1299 mainrampagesize = qemu_mempath_getpagesize(mem_path);
1300 } else {
1301 mainrampagesize = getpagesize();
1304 /* it's possible we have memory-backend objects with
1305 * hugepage-backed RAM. these may get mapped into system
1306 * address space via -numa parameters or memory hotplug
1307 * hooks. we want to take these into account, but we
1308 * also want to make sure these supported hugepage
1309 * sizes are applicable across the entire range of memory
1310 * we may boot from, so we take the min across all
1311 * backends, and assume normal pages in cases where a
1312 * backend isn't backed by hugepages.
1314 memdev_root = object_resolve_path("/objects", NULL);
1315 if (memdev_root) {
1316 object_child_foreach(memdev_root, find_max_supported_pagesize, &hpsize);
1318 if (hpsize == LONG_MAX) {
1319 /* No additional memory regions found ==> Report main RAM page size */
1320 return mainrampagesize;
1323 /* If NUMA is disabled or the NUMA nodes are not backed with a
1324 * memory-backend, then there is at least one node using "normal" RAM,
1325 * so if its page size is smaller we have got to report that size instead.
1327 if (hpsize > mainrampagesize &&
1328 (nb_numa_nodes == 0 || numa_info[0].node_memdev == NULL)) {
1329 static bool warned;
1330 if (!warned) {
1331 error_report("Huge page support disabled (n/a for main memory).");
1332 warned = true;
1334 return mainrampagesize;
1337 return hpsize;
1339 #else
1340 long qemu_getrampagesize(void)
1342 return getpagesize();
1344 #endif
1346 #ifdef __linux__
1347 static int64_t get_file_size(int fd)
1349 int64_t size = lseek(fd, 0, SEEK_END);
1350 if (size < 0) {
1351 return -errno;
1353 return size;
1356 static void *file_ram_alloc(RAMBlock *block,
1357 ram_addr_t memory,
1358 const char *path,
1359 Error **errp)
1361 bool unlink_on_error = false;
1362 char *filename;
1363 char *sanitized_name;
1364 char *c;
1365 void * volatile area = MAP_FAILED;
1366 int fd = -1;
1367 int64_t file_size;
1369 if (kvm_enabled() && !kvm_has_sync_mmu()) {
1370 error_setg(errp,
1371 "host lacks kvm mmu notifiers, -mem-path unsupported");
1372 return NULL;
1375 for (;;) {
1376 fd = open(path, O_RDWR);
1377 if (fd >= 0) {
1378 /* @path names an existing file, use it */
1379 break;
1381 if (errno == ENOENT) {
1382 /* @path names a file that doesn't exist, create it */
1383 fd = open(path, O_RDWR | O_CREAT | O_EXCL, 0644);
1384 if (fd >= 0) {
1385 unlink_on_error = true;
1386 break;
1388 } else if (errno == EISDIR) {
1389 /* @path names a directory, create a file there */
1390 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
1391 sanitized_name = g_strdup(memory_region_name(block->mr));
1392 for (c = sanitized_name; *c != '\0'; c++) {
1393 if (*c == '/') {
1394 *c = '_';
1398 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
1399 sanitized_name);
1400 g_free(sanitized_name);
1402 fd = mkstemp(filename);
1403 if (fd >= 0) {
1404 unlink(filename);
1405 g_free(filename);
1406 break;
1408 g_free(filename);
1410 if (errno != EEXIST && errno != EINTR) {
1411 error_setg_errno(errp, errno,
1412 "can't open backing store %s for guest RAM",
1413 path);
1414 goto error;
1417 * Try again on EINTR and EEXIST. The latter happens when
1418 * something else creates the file between our two open().
1422 block->page_size = qemu_fd_getpagesize(fd);
1423 block->mr->align = block->page_size;
1424 #if defined(__s390x__)
1425 if (kvm_enabled()) {
1426 block->mr->align = MAX(block->mr->align, QEMU_VMALLOC_ALIGN);
1428 #endif
1430 file_size = get_file_size(fd);
1432 if (memory < block->page_size) {
1433 error_setg(errp, "memory size 0x" RAM_ADDR_FMT " must be equal to "
1434 "or larger than page size 0x%zx",
1435 memory, block->page_size);
1436 goto error;
1439 if (file_size > 0 && file_size < memory) {
1440 error_setg(errp, "backing store %s size 0x%" PRIx64
1441 " does not match 'size' option 0x" RAM_ADDR_FMT,
1442 path, file_size, memory);
1443 goto error;
1446 memory = ROUND_UP(memory, block->page_size);
1449 * ftruncate is not supported by hugetlbfs in older
1450 * hosts, so don't bother bailing out on errors.
1451 * If anything goes wrong with it under other filesystems,
1452 * mmap will fail.
1454 * Do not truncate the non-empty backend file to avoid corrupting
1455 * the existing data in the file. Disabling shrinking is not
1456 * enough. For example, the current vNVDIMM implementation stores
1457 * the guest NVDIMM labels at the end of the backend file. If the
1458 * backend file is later extended, QEMU will not be able to find
1459 * those labels. Therefore, extending the non-empty backend file
1460 * is disabled as well.
1462 if (!file_size && ftruncate(fd, memory)) {
1463 perror("ftruncate");
1466 area = qemu_ram_mmap(fd, memory, block->mr->align,
1467 block->flags & RAM_SHARED);
1468 if (area == MAP_FAILED) {
1469 error_setg_errno(errp, errno,
1470 "unable to map backing store for guest RAM");
1471 goto error;
1474 if (mem_prealloc) {
1475 os_mem_prealloc(fd, area, memory, errp);
1476 if (errp && *errp) {
1477 goto error;
1481 block->fd = fd;
1482 return area;
1484 error:
1485 if (area != MAP_FAILED) {
1486 qemu_ram_munmap(area, memory);
1488 if (unlink_on_error) {
1489 unlink(path);
1491 if (fd != -1) {
1492 close(fd);
1494 return NULL;
1496 #endif
1498 /* Called with the ramlist lock held. */
1499 static ram_addr_t find_ram_offset(ram_addr_t size)
1501 RAMBlock *block, *next_block;
1502 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
1504 assert(size != 0); /* it would hand out same offset multiple times */
1506 if (QLIST_EMPTY_RCU(&ram_list.blocks)) {
1507 return 0;
1510 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1511 ram_addr_t end, next = RAM_ADDR_MAX;
1513 end = block->offset + block->max_length;
1515 QLIST_FOREACH_RCU(next_block, &ram_list.blocks, next) {
1516 if (next_block->offset >= end) {
1517 next = MIN(next, next_block->offset);
1520 if (next - end >= size && next - end < mingap) {
1521 offset = end;
1522 mingap = next - end;
1526 if (offset == RAM_ADDR_MAX) {
1527 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1528 (uint64_t)size);
1529 abort();
1532 return offset;
1535 ram_addr_t last_ram_offset(void)
1537 RAMBlock *block;
1538 ram_addr_t last = 0;
1540 rcu_read_lock();
1541 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1542 last = MAX(last, block->offset + block->max_length);
1544 rcu_read_unlock();
1545 return last;
1548 static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1550 int ret;
1552 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
1553 if (!machine_dump_guest_core(current_machine)) {
1554 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1555 if (ret) {
1556 perror("qemu_madvise");
1557 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1558 "but dump_guest_core=off specified\n");
1563 const char *qemu_ram_get_idstr(RAMBlock *rb)
1565 return rb->idstr;
1568 /* Called with iothread lock held. */
1569 void qemu_ram_set_idstr(RAMBlock *new_block, const char *name, DeviceState *dev)
1571 RAMBlock *block;
1573 assert(new_block);
1574 assert(!new_block->idstr[0]);
1576 if (dev) {
1577 char *id = qdev_get_dev_path(dev);
1578 if (id) {
1579 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
1580 g_free(id);
1583 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1585 rcu_read_lock();
1586 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1587 if (block != new_block &&
1588 !strcmp(block->idstr, new_block->idstr)) {
1589 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1590 new_block->idstr);
1591 abort();
1594 rcu_read_unlock();
1597 /* Called with iothread lock held. */
1598 void qemu_ram_unset_idstr(RAMBlock *block)
1600 /* FIXME: arch_init.c assumes that this is not called throughout
1601 * migration. Ignore the problem since hot-unplug during migration
1602 * does not work anyway.
1604 if (block) {
1605 memset(block->idstr, 0, sizeof(block->idstr));
1609 size_t qemu_ram_pagesize(RAMBlock *rb)
1611 return rb->page_size;
1614 /* Returns the largest size of page in use */
1615 size_t qemu_ram_pagesize_largest(void)
1617 RAMBlock *block;
1618 size_t largest = 0;
1620 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1621 largest = MAX(largest, qemu_ram_pagesize(block));
1624 return largest;
1627 static int memory_try_enable_merging(void *addr, size_t len)
1629 if (!machine_mem_merge(current_machine)) {
1630 /* disabled by the user */
1631 return 0;
1634 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1637 /* Only legal before guest might have detected the memory size: e.g. on
1638 * incoming migration, or right after reset.
1640 * As memory core doesn't know how is memory accessed, it is up to
1641 * resize callback to update device state and/or add assertions to detect
1642 * misuse, if necessary.
1644 int qemu_ram_resize(RAMBlock *block, ram_addr_t newsize, Error **errp)
1646 assert(block);
1648 newsize = HOST_PAGE_ALIGN(newsize);
1650 if (block->used_length == newsize) {
1651 return 0;
1654 if (!(block->flags & RAM_RESIZEABLE)) {
1655 error_setg_errno(errp, EINVAL,
1656 "Length mismatch: %s: 0x" RAM_ADDR_FMT
1657 " in != 0x" RAM_ADDR_FMT, block->idstr,
1658 newsize, block->used_length);
1659 return -EINVAL;
1662 if (block->max_length < newsize) {
1663 error_setg_errno(errp, EINVAL,
1664 "Length too large: %s: 0x" RAM_ADDR_FMT
1665 " > 0x" RAM_ADDR_FMT, block->idstr,
1666 newsize, block->max_length);
1667 return -EINVAL;
1670 cpu_physical_memory_clear_dirty_range(block->offset, block->used_length);
1671 block->used_length = newsize;
1672 cpu_physical_memory_set_dirty_range(block->offset, block->used_length,
1673 DIRTY_CLIENTS_ALL);
1674 memory_region_set_size(block->mr, newsize);
1675 if (block->resized) {
1676 block->resized(block->idstr, newsize, block->host);
1678 return 0;
1681 /* Called with ram_list.mutex held */
1682 static void dirty_memory_extend(ram_addr_t old_ram_size,
1683 ram_addr_t new_ram_size)
1685 ram_addr_t old_num_blocks = DIV_ROUND_UP(old_ram_size,
1686 DIRTY_MEMORY_BLOCK_SIZE);
1687 ram_addr_t new_num_blocks = DIV_ROUND_UP(new_ram_size,
1688 DIRTY_MEMORY_BLOCK_SIZE);
1689 int i;
1691 /* Only need to extend if block count increased */
1692 if (new_num_blocks <= old_num_blocks) {
1693 return;
1696 for (i = 0; i < DIRTY_MEMORY_NUM; i++) {
1697 DirtyMemoryBlocks *old_blocks;
1698 DirtyMemoryBlocks *new_blocks;
1699 int j;
1701 old_blocks = atomic_rcu_read(&ram_list.dirty_memory[i]);
1702 new_blocks = g_malloc(sizeof(*new_blocks) +
1703 sizeof(new_blocks->blocks[0]) * new_num_blocks);
1705 if (old_num_blocks) {
1706 memcpy(new_blocks->blocks, old_blocks->blocks,
1707 old_num_blocks * sizeof(old_blocks->blocks[0]));
1710 for (j = old_num_blocks; j < new_num_blocks; j++) {
1711 new_blocks->blocks[j] = bitmap_new(DIRTY_MEMORY_BLOCK_SIZE);
1714 atomic_rcu_set(&ram_list.dirty_memory[i], new_blocks);
1716 if (old_blocks) {
1717 g_free_rcu(old_blocks, rcu);
1722 static void ram_block_add(RAMBlock *new_block, Error **errp)
1724 RAMBlock *block;
1725 RAMBlock *last_block = NULL;
1726 ram_addr_t old_ram_size, new_ram_size;
1727 Error *err = NULL;
1729 old_ram_size = last_ram_offset() >> TARGET_PAGE_BITS;
1731 qemu_mutex_lock_ramlist();
1732 new_block->offset = find_ram_offset(new_block->max_length);
1734 if (!new_block->host) {
1735 if (xen_enabled()) {
1736 xen_ram_alloc(new_block->offset, new_block->max_length,
1737 new_block->mr, &err);
1738 if (err) {
1739 error_propagate(errp, err);
1740 qemu_mutex_unlock_ramlist();
1741 return;
1743 } else {
1744 new_block->host = phys_mem_alloc(new_block->max_length,
1745 &new_block->mr->align);
1746 if (!new_block->host) {
1747 error_setg_errno(errp, errno,
1748 "cannot set up guest memory '%s'",
1749 memory_region_name(new_block->mr));
1750 qemu_mutex_unlock_ramlist();
1751 return;
1753 memory_try_enable_merging(new_block->host, new_block->max_length);
1757 new_ram_size = MAX(old_ram_size,
1758 (new_block->offset + new_block->max_length) >> TARGET_PAGE_BITS);
1759 if (new_ram_size > old_ram_size) {
1760 migration_bitmap_extend(old_ram_size, new_ram_size);
1761 dirty_memory_extend(old_ram_size, new_ram_size);
1763 /* Keep the list sorted from biggest to smallest block. Unlike QTAILQ,
1764 * QLIST (which has an RCU-friendly variant) does not have insertion at
1765 * tail, so save the last element in last_block.
1767 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1768 last_block = block;
1769 if (block->max_length < new_block->max_length) {
1770 break;
1773 if (block) {
1774 QLIST_INSERT_BEFORE_RCU(block, new_block, next);
1775 } else if (last_block) {
1776 QLIST_INSERT_AFTER_RCU(last_block, new_block, next);
1777 } else { /* list is empty */
1778 QLIST_INSERT_HEAD_RCU(&ram_list.blocks, new_block, next);
1780 ram_list.mru_block = NULL;
1782 /* Write list before version */
1783 smp_wmb();
1784 ram_list.version++;
1785 qemu_mutex_unlock_ramlist();
1787 cpu_physical_memory_set_dirty_range(new_block->offset,
1788 new_block->used_length,
1789 DIRTY_CLIENTS_ALL);
1791 if (new_block->host) {
1792 qemu_ram_setup_dump(new_block->host, new_block->max_length);
1793 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_HUGEPAGE);
1794 /* MADV_DONTFORK is also needed by KVM in absence of synchronous MMU */
1795 qemu_madvise(new_block->host, new_block->max_length, QEMU_MADV_DONTFORK);
1796 ram_block_notify_add(new_block->host, new_block->max_length);
1800 #ifdef __linux__
1801 RAMBlock *qemu_ram_alloc_from_file(ram_addr_t size, MemoryRegion *mr,
1802 bool share, const char *mem_path,
1803 Error **errp)
1805 RAMBlock *new_block;
1806 Error *local_err = NULL;
1808 if (xen_enabled()) {
1809 error_setg(errp, "-mem-path not supported with Xen");
1810 return NULL;
1813 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1815 * file_ram_alloc() needs to allocate just like
1816 * phys_mem_alloc, but we haven't bothered to provide
1817 * a hook there.
1819 error_setg(errp,
1820 "-mem-path not supported with this accelerator");
1821 return NULL;
1824 size = HOST_PAGE_ALIGN(size);
1825 new_block = g_malloc0(sizeof(*new_block));
1826 new_block->mr = mr;
1827 new_block->used_length = size;
1828 new_block->max_length = size;
1829 new_block->flags = share ? RAM_SHARED : 0;
1830 new_block->host = file_ram_alloc(new_block, size,
1831 mem_path, errp);
1832 if (!new_block->host) {
1833 g_free(new_block);
1834 return NULL;
1837 ram_block_add(new_block, &local_err);
1838 if (local_err) {
1839 g_free(new_block);
1840 error_propagate(errp, local_err);
1841 return NULL;
1843 return new_block;
1845 #endif
1847 static
1848 RAMBlock *qemu_ram_alloc_internal(ram_addr_t size, ram_addr_t max_size,
1849 void (*resized)(const char*,
1850 uint64_t length,
1851 void *host),
1852 void *host, bool resizeable,
1853 MemoryRegion *mr, Error **errp)
1855 RAMBlock *new_block;
1856 Error *local_err = NULL;
1858 size = HOST_PAGE_ALIGN(size);
1859 max_size = HOST_PAGE_ALIGN(max_size);
1860 new_block = g_malloc0(sizeof(*new_block));
1861 new_block->mr = mr;
1862 new_block->resized = resized;
1863 new_block->used_length = size;
1864 new_block->max_length = max_size;
1865 assert(max_size >= size);
1866 new_block->fd = -1;
1867 new_block->page_size = getpagesize();
1868 new_block->host = host;
1869 if (host) {
1870 new_block->flags |= RAM_PREALLOC;
1872 if (resizeable) {
1873 new_block->flags |= RAM_RESIZEABLE;
1875 ram_block_add(new_block, &local_err);
1876 if (local_err) {
1877 g_free(new_block);
1878 error_propagate(errp, local_err);
1879 return NULL;
1881 return new_block;
1884 RAMBlock *qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1885 MemoryRegion *mr, Error **errp)
1887 return qemu_ram_alloc_internal(size, size, NULL, host, false, mr, errp);
1890 RAMBlock *qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr, Error **errp)
1892 return qemu_ram_alloc_internal(size, size, NULL, NULL, false, mr, errp);
1895 RAMBlock *qemu_ram_alloc_resizeable(ram_addr_t size, ram_addr_t maxsz,
1896 void (*resized)(const char*,
1897 uint64_t length,
1898 void *host),
1899 MemoryRegion *mr, Error **errp)
1901 return qemu_ram_alloc_internal(size, maxsz, resized, NULL, true, mr, errp);
1904 static void reclaim_ramblock(RAMBlock *block)
1906 if (block->flags & RAM_PREALLOC) {
1908 } else if (xen_enabled()) {
1909 xen_invalidate_map_cache_entry(block->host);
1910 #ifndef _WIN32
1911 } else if (block->fd >= 0) {
1912 qemu_ram_munmap(block->host, block->max_length);
1913 close(block->fd);
1914 #endif
1915 } else {
1916 qemu_anon_ram_free(block->host, block->max_length);
1918 g_free(block);
1921 void qemu_ram_free(RAMBlock *block)
1923 if (!block) {
1924 return;
1927 if (block->host) {
1928 ram_block_notify_remove(block->host, block->max_length);
1931 qemu_mutex_lock_ramlist();
1932 QLIST_REMOVE_RCU(block, next);
1933 ram_list.mru_block = NULL;
1934 /* Write list before version */
1935 smp_wmb();
1936 ram_list.version++;
1937 call_rcu(block, reclaim_ramblock, rcu);
1938 qemu_mutex_unlock_ramlist();
1941 #ifndef _WIN32
1942 void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1944 RAMBlock *block;
1945 ram_addr_t offset;
1946 int flags;
1947 void *area, *vaddr;
1949 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
1950 offset = addr - block->offset;
1951 if (offset < block->max_length) {
1952 vaddr = ramblock_ptr(block, offset);
1953 if (block->flags & RAM_PREALLOC) {
1955 } else if (xen_enabled()) {
1956 abort();
1957 } else {
1958 flags = MAP_FIXED;
1959 if (block->fd >= 0) {
1960 flags |= (block->flags & RAM_SHARED ?
1961 MAP_SHARED : MAP_PRIVATE);
1962 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1963 flags, block->fd, offset);
1964 } else {
1966 * Remap needs to match alloc. Accelerators that
1967 * set phys_mem_alloc never remap. If they did,
1968 * we'd need a remap hook here.
1970 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1972 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1973 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1974 flags, -1, 0);
1976 if (area != vaddr) {
1977 fprintf(stderr, "Could not remap addr: "
1978 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
1979 length, addr);
1980 exit(1);
1982 memory_try_enable_merging(vaddr, length);
1983 qemu_ram_setup_dump(vaddr, length);
1988 #endif /* !_WIN32 */
1990 /* Return a host pointer to ram allocated with qemu_ram_alloc.
1991 * This should not be used for general purpose DMA. Use address_space_map
1992 * or address_space_rw instead. For local memory (e.g. video ram) that the
1993 * device owns, use memory_region_get_ram_ptr.
1995 * Called within RCU critical section.
1997 void *qemu_map_ram_ptr(RAMBlock *ram_block, ram_addr_t addr)
1999 RAMBlock *block = ram_block;
2001 if (block == NULL) {
2002 block = qemu_get_ram_block(addr);
2003 addr -= block->offset;
2006 if (xen_enabled() && block->host == NULL) {
2007 /* We need to check if the requested address is in the RAM
2008 * because we don't want to map the entire memory in QEMU.
2009 * In that case just map until the end of the page.
2011 if (block->offset == 0) {
2012 return xen_map_cache(addr, 0, 0);
2015 block->host = xen_map_cache(block->offset, block->max_length, 1);
2017 return ramblock_ptr(block, addr);
2020 /* Return a host pointer to guest's ram. Similar to qemu_map_ram_ptr
2021 * but takes a size argument.
2023 * Called within RCU critical section.
2025 static void *qemu_ram_ptr_length(RAMBlock *ram_block, ram_addr_t addr,
2026 hwaddr *size)
2028 RAMBlock *block = ram_block;
2029 if (*size == 0) {
2030 return NULL;
2033 if (block == NULL) {
2034 block = qemu_get_ram_block(addr);
2035 addr -= block->offset;
2037 *size = MIN(*size, block->max_length - addr);
2039 if (xen_enabled() && block->host == NULL) {
2040 /* We need to check if the requested address is in the RAM
2041 * because we don't want to map the entire memory in QEMU.
2042 * In that case just map the requested area.
2044 if (block->offset == 0) {
2045 return xen_map_cache(addr, *size, 1);
2048 block->host = xen_map_cache(block->offset, block->max_length, 1);
2051 return ramblock_ptr(block, addr);
2055 * Translates a host ptr back to a RAMBlock, a ram_addr and an offset
2056 * in that RAMBlock.
2058 * ptr: Host pointer to look up
2059 * round_offset: If true round the result offset down to a page boundary
2060 * *ram_addr: set to result ram_addr
2061 * *offset: set to result offset within the RAMBlock
2063 * Returns: RAMBlock (or NULL if not found)
2065 * By the time this function returns, the returned pointer is not protected
2066 * by RCU anymore. If the caller is not within an RCU critical section and
2067 * does not hold the iothread lock, it must have other means of protecting the
2068 * pointer, such as a reference to the region that includes the incoming
2069 * ram_addr_t.
2071 RAMBlock *qemu_ram_block_from_host(void *ptr, bool round_offset,
2072 ram_addr_t *offset)
2074 RAMBlock *block;
2075 uint8_t *host = ptr;
2077 if (xen_enabled()) {
2078 ram_addr_t ram_addr;
2079 rcu_read_lock();
2080 ram_addr = xen_ram_addr_from_mapcache(ptr);
2081 block = qemu_get_ram_block(ram_addr);
2082 if (block) {
2083 *offset = ram_addr - block->offset;
2085 rcu_read_unlock();
2086 return block;
2089 rcu_read_lock();
2090 block = atomic_rcu_read(&ram_list.mru_block);
2091 if (block && block->host && host - block->host < block->max_length) {
2092 goto found;
2095 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
2096 /* This case append when the block is not mapped. */
2097 if (block->host == NULL) {
2098 continue;
2100 if (host - block->host < block->max_length) {
2101 goto found;
2105 rcu_read_unlock();
2106 return NULL;
2108 found:
2109 *offset = (host - block->host);
2110 if (round_offset) {
2111 *offset &= TARGET_PAGE_MASK;
2113 rcu_read_unlock();
2114 return block;
2118 * Finds the named RAMBlock
2120 * name: The name of RAMBlock to find
2122 * Returns: RAMBlock (or NULL if not found)
2124 RAMBlock *qemu_ram_block_by_name(const char *name)
2126 RAMBlock *block;
2128 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
2129 if (!strcmp(name, block->idstr)) {
2130 return block;
2134 return NULL;
2137 /* Some of the softmmu routines need to translate from a host pointer
2138 (typically a TLB entry) back to a ram offset. */
2139 ram_addr_t qemu_ram_addr_from_host(void *ptr)
2141 RAMBlock *block;
2142 ram_addr_t offset;
2144 block = qemu_ram_block_from_host(ptr, false, &offset);
2145 if (!block) {
2146 return RAM_ADDR_INVALID;
2149 return block->offset + offset;
2152 /* Called within RCU critical section. */
2153 static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
2154 uint64_t val, unsigned size)
2156 bool locked = false;
2158 if (!cpu_physical_memory_get_dirty_flag(ram_addr, DIRTY_MEMORY_CODE)) {
2159 locked = true;
2160 tb_lock();
2161 tb_invalidate_phys_page_fast(ram_addr, size);
2163 switch (size) {
2164 case 1:
2165 stb_p(qemu_map_ram_ptr(NULL, ram_addr), val);
2166 break;
2167 case 2:
2168 stw_p(qemu_map_ram_ptr(NULL, ram_addr), val);
2169 break;
2170 case 4:
2171 stl_p(qemu_map_ram_ptr(NULL, ram_addr), val);
2172 break;
2173 default:
2174 abort();
2177 if (locked) {
2178 tb_unlock();
2181 /* Set both VGA and migration bits for simplicity and to remove
2182 * the notdirty callback faster.
2184 cpu_physical_memory_set_dirty_range(ram_addr, size,
2185 DIRTY_CLIENTS_NOCODE);
2186 /* we remove the notdirty callback only if the code has been
2187 flushed */
2188 if (!cpu_physical_memory_is_clean(ram_addr)) {
2189 tlb_set_dirty(current_cpu, current_cpu->mem_io_vaddr);
2193 static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
2194 unsigned size, bool is_write)
2196 return is_write;
2199 static const MemoryRegionOps notdirty_mem_ops = {
2200 .write = notdirty_mem_write,
2201 .valid.accepts = notdirty_mem_accepts,
2202 .endianness = DEVICE_NATIVE_ENDIAN,
2205 /* Generate a debug exception if a watchpoint has been hit. */
2206 static void check_watchpoint(int offset, int len, MemTxAttrs attrs, int flags)
2208 CPUState *cpu = current_cpu;
2209 CPUClass *cc = CPU_GET_CLASS(cpu);
2210 CPUArchState *env = cpu->env_ptr;
2211 target_ulong pc, cs_base;
2212 target_ulong vaddr;
2213 CPUWatchpoint *wp;
2214 uint32_t cpu_flags;
2216 if (cpu->watchpoint_hit) {
2217 /* We re-entered the check after replacing the TB. Now raise
2218 * the debug interrupt so that is will trigger after the
2219 * current instruction. */
2220 cpu_interrupt(cpu, CPU_INTERRUPT_DEBUG);
2221 return;
2223 vaddr = (cpu->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
2224 vaddr = cc->adjust_watchpoint_address(cpu, vaddr, len);
2225 QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) {
2226 if (cpu_watchpoint_address_matches(wp, vaddr, len)
2227 && (wp->flags & flags)) {
2228 if (flags == BP_MEM_READ) {
2229 wp->flags |= BP_WATCHPOINT_HIT_READ;
2230 } else {
2231 wp->flags |= BP_WATCHPOINT_HIT_WRITE;
2233 wp->hitaddr = vaddr;
2234 wp->hitattrs = attrs;
2235 if (!cpu->watchpoint_hit) {
2236 if (wp->flags & BP_CPU &&
2237 !cc->debug_check_watchpoint(cpu, wp)) {
2238 wp->flags &= ~BP_WATCHPOINT_HIT;
2239 continue;
2241 cpu->watchpoint_hit = wp;
2243 /* Both tb_lock and iothread_mutex will be reset when
2244 * cpu_loop_exit or cpu_loop_exit_noexc longjmp
2245 * back into the cpu_exec main loop.
2247 tb_lock();
2248 tb_check_watchpoint(cpu);
2249 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2250 cpu->exception_index = EXCP_DEBUG;
2251 cpu_loop_exit(cpu);
2252 } else {
2253 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2254 tb_gen_code(cpu, pc, cs_base, cpu_flags, 1);
2255 cpu_loop_exit_noexc(cpu);
2258 } else {
2259 wp->flags &= ~BP_WATCHPOINT_HIT;
2264 /* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2265 so these check for a hit then pass through to the normal out-of-line
2266 phys routines. */
2267 static MemTxResult watch_mem_read(void *opaque, hwaddr addr, uint64_t *pdata,
2268 unsigned size, MemTxAttrs attrs)
2270 MemTxResult res;
2271 uint64_t data;
2272 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2273 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
2275 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_READ);
2276 switch (size) {
2277 case 1:
2278 data = address_space_ldub(as, addr, attrs, &res);
2279 break;
2280 case 2:
2281 data = address_space_lduw(as, addr, attrs, &res);
2282 break;
2283 case 4:
2284 data = address_space_ldl(as, addr, attrs, &res);
2285 break;
2286 default: abort();
2288 *pdata = data;
2289 return res;
2292 static MemTxResult watch_mem_write(void *opaque, hwaddr addr,
2293 uint64_t val, unsigned size,
2294 MemTxAttrs attrs)
2296 MemTxResult res;
2297 int asidx = cpu_asidx_from_attrs(current_cpu, attrs);
2298 AddressSpace *as = current_cpu->cpu_ases[asidx].as;
2300 check_watchpoint(addr & ~TARGET_PAGE_MASK, size, attrs, BP_MEM_WRITE);
2301 switch (size) {
2302 case 1:
2303 address_space_stb(as, addr, val, attrs, &res);
2304 break;
2305 case 2:
2306 address_space_stw(as, addr, val, attrs, &res);
2307 break;
2308 case 4:
2309 address_space_stl(as, addr, val, attrs, &res);
2310 break;
2311 default: abort();
2313 return res;
2316 static const MemoryRegionOps watch_mem_ops = {
2317 .read_with_attrs = watch_mem_read,
2318 .write_with_attrs = watch_mem_write,
2319 .endianness = DEVICE_NATIVE_ENDIAN,
2322 static MemTxResult subpage_read(void *opaque, hwaddr addr, uint64_t *data,
2323 unsigned len, MemTxAttrs attrs)
2325 subpage_t *subpage = opaque;
2326 uint8_t buf[8];
2327 MemTxResult res;
2329 #if defined(DEBUG_SUBPAGE)
2330 printf("%s: subpage %p len %u addr " TARGET_FMT_plx "\n", __func__,
2331 subpage, len, addr);
2332 #endif
2333 res = address_space_read(subpage->as, addr + subpage->base,
2334 attrs, buf, len);
2335 if (res) {
2336 return res;
2338 switch (len) {
2339 case 1:
2340 *data = ldub_p(buf);
2341 return MEMTX_OK;
2342 case 2:
2343 *data = lduw_p(buf);
2344 return MEMTX_OK;
2345 case 4:
2346 *data = ldl_p(buf);
2347 return MEMTX_OK;
2348 case 8:
2349 *data = ldq_p(buf);
2350 return MEMTX_OK;
2351 default:
2352 abort();
2356 static MemTxResult subpage_write(void *opaque, hwaddr addr,
2357 uint64_t value, unsigned len, MemTxAttrs attrs)
2359 subpage_t *subpage = opaque;
2360 uint8_t buf[8];
2362 #if defined(DEBUG_SUBPAGE)
2363 printf("%s: subpage %p len %u addr " TARGET_FMT_plx
2364 " value %"PRIx64"\n",
2365 __func__, subpage, len, addr, value);
2366 #endif
2367 switch (len) {
2368 case 1:
2369 stb_p(buf, value);
2370 break;
2371 case 2:
2372 stw_p(buf, value);
2373 break;
2374 case 4:
2375 stl_p(buf, value);
2376 break;
2377 case 8:
2378 stq_p(buf, value);
2379 break;
2380 default:
2381 abort();
2383 return address_space_write(subpage->as, addr + subpage->base,
2384 attrs, buf, len);
2387 static bool subpage_accepts(void *opaque, hwaddr addr,
2388 unsigned len, bool is_write)
2390 subpage_t *subpage = opaque;
2391 #if defined(DEBUG_SUBPAGE)
2392 printf("%s: subpage %p %c len %u addr " TARGET_FMT_plx "\n",
2393 __func__, subpage, is_write ? 'w' : 'r', len, addr);
2394 #endif
2396 return address_space_access_valid(subpage->as, addr + subpage->base,
2397 len, is_write);
2400 static const MemoryRegionOps subpage_ops = {
2401 .read_with_attrs = subpage_read,
2402 .write_with_attrs = subpage_write,
2403 .impl.min_access_size = 1,
2404 .impl.max_access_size = 8,
2405 .valid.min_access_size = 1,
2406 .valid.max_access_size = 8,
2407 .valid.accepts = subpage_accepts,
2408 .endianness = DEVICE_NATIVE_ENDIAN,
2411 static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2412 uint16_t section)
2414 int idx, eidx;
2416 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2417 return -1;
2418 idx = SUBPAGE_IDX(start);
2419 eidx = SUBPAGE_IDX(end);
2420 #if defined(DEBUG_SUBPAGE)
2421 printf("%s: %p start %08x end %08x idx %08x eidx %08x section %d\n",
2422 __func__, mmio, start, end, idx, eidx, section);
2423 #endif
2424 for (; idx <= eidx; idx++) {
2425 mmio->sub_section[idx] = section;
2428 return 0;
2431 static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
2433 subpage_t *mmio;
2435 mmio = g_malloc0(sizeof(subpage_t) + TARGET_PAGE_SIZE * sizeof(uint16_t));
2436 mmio->as = as;
2437 mmio->base = base;
2438 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
2439 NULL, TARGET_PAGE_SIZE);
2440 mmio->iomem.subpage = true;
2441 #if defined(DEBUG_SUBPAGE)
2442 printf("%s: %p base " TARGET_FMT_plx " len %08x\n", __func__,
2443 mmio, base, TARGET_PAGE_SIZE);
2444 #endif
2445 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
2447 return mmio;
2450 static uint16_t dummy_section(PhysPageMap *map, AddressSpace *as,
2451 MemoryRegion *mr)
2453 assert(as);
2454 MemoryRegionSection section = {
2455 .address_space = as,
2456 .mr = mr,
2457 .offset_within_address_space = 0,
2458 .offset_within_region = 0,
2459 .size = int128_2_64(),
2462 return phys_section_add(map, &section);
2465 MemoryRegion *iotlb_to_region(CPUState *cpu, hwaddr index, MemTxAttrs attrs)
2467 int asidx = cpu_asidx_from_attrs(cpu, attrs);
2468 CPUAddressSpace *cpuas = &cpu->cpu_ases[asidx];
2469 AddressSpaceDispatch *d = atomic_rcu_read(&cpuas->memory_dispatch);
2470 MemoryRegionSection *sections = d->map.sections;
2472 return sections[index & ~TARGET_PAGE_MASK].mr;
2475 static void io_mem_init(void)
2477 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, NULL, UINT64_MAX);
2478 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
2479 NULL, UINT64_MAX);
2481 /* io_mem_notdirty calls tb_invalidate_phys_page_fast,
2482 * which can be called without the iothread mutex.
2484 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
2485 NULL, UINT64_MAX);
2486 memory_region_clear_global_locking(&io_mem_notdirty);
2488 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
2489 NULL, UINT64_MAX);
2492 static void mem_begin(MemoryListener *listener)
2494 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
2495 AddressSpaceDispatch *d = g_new0(AddressSpaceDispatch, 1);
2496 uint16_t n;
2498 n = dummy_section(&d->map, as, &io_mem_unassigned);
2499 assert(n == PHYS_SECTION_UNASSIGNED);
2500 n = dummy_section(&d->map, as, &io_mem_notdirty);
2501 assert(n == PHYS_SECTION_NOTDIRTY);
2502 n = dummy_section(&d->map, as, &io_mem_rom);
2503 assert(n == PHYS_SECTION_ROM);
2504 n = dummy_section(&d->map, as, &io_mem_watch);
2505 assert(n == PHYS_SECTION_WATCH);
2507 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .skip = 1 };
2508 d->as = as;
2509 as->next_dispatch = d;
2512 static void address_space_dispatch_free(AddressSpaceDispatch *d)
2514 phys_sections_free(&d->map);
2515 g_free(d);
2518 static void mem_commit(MemoryListener *listener)
2520 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
2521 AddressSpaceDispatch *cur = as->dispatch;
2522 AddressSpaceDispatch *next = as->next_dispatch;
2524 phys_page_compact_all(next, next->map.nodes_nb);
2526 atomic_rcu_set(&as->dispatch, next);
2527 if (cur) {
2528 call_rcu(cur, address_space_dispatch_free, rcu);
2532 static void tcg_commit(MemoryListener *listener)
2534 CPUAddressSpace *cpuas;
2535 AddressSpaceDispatch *d;
2537 /* since each CPU stores ram addresses in its TLB cache, we must
2538 reset the modified entries */
2539 cpuas = container_of(listener, CPUAddressSpace, tcg_as_listener);
2540 cpu_reloading_memory_map();
2541 /* The CPU and TLB are protected by the iothread lock.
2542 * We reload the dispatch pointer now because cpu_reloading_memory_map()
2543 * may have split the RCU critical section.
2545 d = atomic_rcu_read(&cpuas->as->dispatch);
2546 atomic_rcu_set(&cpuas->memory_dispatch, d);
2547 tlb_flush(cpuas->cpu);
2550 void address_space_init_dispatch(AddressSpace *as)
2552 as->dispatch = NULL;
2553 as->dispatch_listener = (MemoryListener) {
2554 .begin = mem_begin,
2555 .commit = mem_commit,
2556 .region_add = mem_add,
2557 .region_nop = mem_add,
2558 .priority = 0,
2560 memory_listener_register(&as->dispatch_listener, as);
2563 void address_space_unregister(AddressSpace *as)
2565 memory_listener_unregister(&as->dispatch_listener);
2568 void address_space_destroy_dispatch(AddressSpace *as)
2570 AddressSpaceDispatch *d = as->dispatch;
2572 atomic_rcu_set(&as->dispatch, NULL);
2573 if (d) {
2574 call_rcu(d, address_space_dispatch_free, rcu);
2578 static void memory_map_init(void)
2580 system_memory = g_malloc(sizeof(*system_memory));
2582 memory_region_init(system_memory, NULL, "system", UINT64_MAX);
2583 address_space_init(&address_space_memory, system_memory, "memory");
2585 system_io = g_malloc(sizeof(*system_io));
2586 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
2587 65536);
2588 address_space_init(&address_space_io, system_io, "I/O");
2591 MemoryRegion *get_system_memory(void)
2593 return system_memory;
2596 MemoryRegion *get_system_io(void)
2598 return system_io;
2601 #endif /* !defined(CONFIG_USER_ONLY) */
2603 /* physical memory access (slow version, mainly for debug) */
2604 #if defined(CONFIG_USER_ONLY)
2605 int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
2606 uint8_t *buf, int len, int is_write)
2608 int l, flags;
2609 target_ulong page;
2610 void * p;
2612 while (len > 0) {
2613 page = addr & TARGET_PAGE_MASK;
2614 l = (page + TARGET_PAGE_SIZE) - addr;
2615 if (l > len)
2616 l = len;
2617 flags = page_get_flags(page);
2618 if (!(flags & PAGE_VALID))
2619 return -1;
2620 if (is_write) {
2621 if (!(flags & PAGE_WRITE))
2622 return -1;
2623 /* XXX: this code should not depend on lock_user */
2624 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
2625 return -1;
2626 memcpy(p, buf, l);
2627 unlock_user(p, addr, l);
2628 } else {
2629 if (!(flags & PAGE_READ))
2630 return -1;
2631 /* XXX: this code should not depend on lock_user */
2632 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
2633 return -1;
2634 memcpy(buf, p, l);
2635 unlock_user(p, addr, 0);
2637 len -= l;
2638 buf += l;
2639 addr += l;
2641 return 0;
2644 #else
2646 static void invalidate_and_set_dirty(MemoryRegion *mr, hwaddr addr,
2647 hwaddr length)
2649 uint8_t dirty_log_mask = memory_region_get_dirty_log_mask(mr);
2650 addr += memory_region_get_ram_addr(mr);
2652 /* No early return if dirty_log_mask is or becomes 0, because
2653 * cpu_physical_memory_set_dirty_range will still call
2654 * xen_modified_memory.
2656 if (dirty_log_mask) {
2657 dirty_log_mask =
2658 cpu_physical_memory_range_includes_clean(addr, length, dirty_log_mask);
2660 if (dirty_log_mask & (1 << DIRTY_MEMORY_CODE)) {
2661 tb_lock();
2662 tb_invalidate_phys_range(addr, addr + length);
2663 tb_unlock();
2664 dirty_log_mask &= ~(1 << DIRTY_MEMORY_CODE);
2666 cpu_physical_memory_set_dirty_range(addr, length, dirty_log_mask);
2669 static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
2671 unsigned access_size_max = mr->ops->valid.max_access_size;
2673 /* Regions are assumed to support 1-4 byte accesses unless
2674 otherwise specified. */
2675 if (access_size_max == 0) {
2676 access_size_max = 4;
2679 /* Bound the maximum access by the alignment of the address. */
2680 if (!mr->ops->impl.unaligned) {
2681 unsigned align_size_max = addr & -addr;
2682 if (align_size_max != 0 && align_size_max < access_size_max) {
2683 access_size_max = align_size_max;
2687 /* Don't attempt accesses larger than the maximum. */
2688 if (l > access_size_max) {
2689 l = access_size_max;
2691 l = pow2floor(l);
2693 return l;
2696 static bool prepare_mmio_access(MemoryRegion *mr)
2698 bool unlocked = !qemu_mutex_iothread_locked();
2699 bool release_lock = false;
2701 if (unlocked && mr->global_locking) {
2702 qemu_mutex_lock_iothread();
2703 unlocked = false;
2704 release_lock = true;
2706 if (mr->flush_coalesced_mmio) {
2707 if (unlocked) {
2708 qemu_mutex_lock_iothread();
2710 qemu_flush_coalesced_mmio_buffer();
2711 if (unlocked) {
2712 qemu_mutex_unlock_iothread();
2716 return release_lock;
2719 /* Called within RCU critical section. */
2720 static MemTxResult address_space_write_continue(AddressSpace *as, hwaddr addr,
2721 MemTxAttrs attrs,
2722 const uint8_t *buf,
2723 int len, hwaddr addr1,
2724 hwaddr l, MemoryRegion *mr)
2726 uint8_t *ptr;
2727 uint64_t val;
2728 MemTxResult result = MEMTX_OK;
2729 bool release_lock = false;
2731 for (;;) {
2732 if (!memory_access_is_direct(mr, true)) {
2733 release_lock |= prepare_mmio_access(mr);
2734 l = memory_access_size(mr, l, addr1);
2735 /* XXX: could force current_cpu to NULL to avoid
2736 potential bugs */
2737 switch (l) {
2738 case 8:
2739 /* 64 bit write access */
2740 val = ldq_p(buf);
2741 result |= memory_region_dispatch_write(mr, addr1, val, 8,
2742 attrs);
2743 break;
2744 case 4:
2745 /* 32 bit write access */
2746 val = (uint32_t)ldl_p(buf);
2747 result |= memory_region_dispatch_write(mr, addr1, val, 4,
2748 attrs);
2749 break;
2750 case 2:
2751 /* 16 bit write access */
2752 val = lduw_p(buf);
2753 result |= memory_region_dispatch_write(mr, addr1, val, 2,
2754 attrs);
2755 break;
2756 case 1:
2757 /* 8 bit write access */
2758 val = ldub_p(buf);
2759 result |= memory_region_dispatch_write(mr, addr1, val, 1,
2760 attrs);
2761 break;
2762 default:
2763 abort();
2765 } else {
2766 /* RAM case */
2767 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
2768 memcpy(ptr, buf, l);
2769 invalidate_and_set_dirty(mr, addr1, l);
2772 if (release_lock) {
2773 qemu_mutex_unlock_iothread();
2774 release_lock = false;
2777 len -= l;
2778 buf += l;
2779 addr += l;
2781 if (!len) {
2782 break;
2785 l = len;
2786 mr = address_space_translate(as, addr, &addr1, &l, true);
2789 return result;
2792 MemTxResult address_space_write(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2793 const uint8_t *buf, int len)
2795 hwaddr l;
2796 hwaddr addr1;
2797 MemoryRegion *mr;
2798 MemTxResult result = MEMTX_OK;
2800 if (len > 0) {
2801 rcu_read_lock();
2802 l = len;
2803 mr = address_space_translate(as, addr, &addr1, &l, true);
2804 result = address_space_write_continue(as, addr, attrs, buf, len,
2805 addr1, l, mr);
2806 rcu_read_unlock();
2809 return result;
2812 /* Called within RCU critical section. */
2813 MemTxResult address_space_read_continue(AddressSpace *as, hwaddr addr,
2814 MemTxAttrs attrs, uint8_t *buf,
2815 int len, hwaddr addr1, hwaddr l,
2816 MemoryRegion *mr)
2818 uint8_t *ptr;
2819 uint64_t val;
2820 MemTxResult result = MEMTX_OK;
2821 bool release_lock = false;
2823 for (;;) {
2824 if (!memory_access_is_direct(mr, false)) {
2825 /* I/O case */
2826 release_lock |= prepare_mmio_access(mr);
2827 l = memory_access_size(mr, l, addr1);
2828 switch (l) {
2829 case 8:
2830 /* 64 bit read access */
2831 result |= memory_region_dispatch_read(mr, addr1, &val, 8,
2832 attrs);
2833 stq_p(buf, val);
2834 break;
2835 case 4:
2836 /* 32 bit read access */
2837 result |= memory_region_dispatch_read(mr, addr1, &val, 4,
2838 attrs);
2839 stl_p(buf, val);
2840 break;
2841 case 2:
2842 /* 16 bit read access */
2843 result |= memory_region_dispatch_read(mr, addr1, &val, 2,
2844 attrs);
2845 stw_p(buf, val);
2846 break;
2847 case 1:
2848 /* 8 bit read access */
2849 result |= memory_region_dispatch_read(mr, addr1, &val, 1,
2850 attrs);
2851 stb_p(buf, val);
2852 break;
2853 default:
2854 abort();
2856 } else {
2857 /* RAM case */
2858 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
2859 memcpy(buf, ptr, l);
2862 if (release_lock) {
2863 qemu_mutex_unlock_iothread();
2864 release_lock = false;
2867 len -= l;
2868 buf += l;
2869 addr += l;
2871 if (!len) {
2872 break;
2875 l = len;
2876 mr = address_space_translate(as, addr, &addr1, &l, false);
2879 return result;
2882 MemTxResult address_space_read_full(AddressSpace *as, hwaddr addr,
2883 MemTxAttrs attrs, uint8_t *buf, int len)
2885 hwaddr l;
2886 hwaddr addr1;
2887 MemoryRegion *mr;
2888 MemTxResult result = MEMTX_OK;
2890 if (len > 0) {
2891 rcu_read_lock();
2892 l = len;
2893 mr = address_space_translate(as, addr, &addr1, &l, false);
2894 result = address_space_read_continue(as, addr, attrs, buf, len,
2895 addr1, l, mr);
2896 rcu_read_unlock();
2899 return result;
2902 MemTxResult address_space_rw(AddressSpace *as, hwaddr addr, MemTxAttrs attrs,
2903 uint8_t *buf, int len, bool is_write)
2905 if (is_write) {
2906 return address_space_write(as, addr, attrs, (uint8_t *)buf, len);
2907 } else {
2908 return address_space_read(as, addr, attrs, (uint8_t *)buf, len);
2912 void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
2913 int len, int is_write)
2915 address_space_rw(&address_space_memory, addr, MEMTXATTRS_UNSPECIFIED,
2916 buf, len, is_write);
2919 enum write_rom_type {
2920 WRITE_DATA,
2921 FLUSH_CACHE,
2924 static inline void cpu_physical_memory_write_rom_internal(AddressSpace *as,
2925 hwaddr addr, const uint8_t *buf, int len, enum write_rom_type type)
2927 hwaddr l;
2928 uint8_t *ptr;
2929 hwaddr addr1;
2930 MemoryRegion *mr;
2932 rcu_read_lock();
2933 while (len > 0) {
2934 l = len;
2935 mr = address_space_translate(as, addr, &addr1, &l, true);
2937 if (!(memory_region_is_ram(mr) ||
2938 memory_region_is_romd(mr))) {
2939 l = memory_access_size(mr, l, addr1);
2940 } else {
2941 /* ROM/RAM case */
2942 ptr = qemu_map_ram_ptr(mr->ram_block, addr1);
2943 switch (type) {
2944 case WRITE_DATA:
2945 memcpy(ptr, buf, l);
2946 invalidate_and_set_dirty(mr, addr1, l);
2947 break;
2948 case FLUSH_CACHE:
2949 flush_icache_range((uintptr_t)ptr, (uintptr_t)ptr + l);
2950 break;
2953 len -= l;
2954 buf += l;
2955 addr += l;
2957 rcu_read_unlock();
2960 /* used for ROM loading : can write in RAM and ROM */
2961 void cpu_physical_memory_write_rom(AddressSpace *as, hwaddr addr,
2962 const uint8_t *buf, int len)
2964 cpu_physical_memory_write_rom_internal(as, addr, buf, len, WRITE_DATA);
2967 void cpu_flush_icache_range(hwaddr start, int len)
2970 * This function should do the same thing as an icache flush that was
2971 * triggered from within the guest. For TCG we are always cache coherent,
2972 * so there is no need to flush anything. For KVM / Xen we need to flush
2973 * the host's instruction cache at least.
2975 if (tcg_enabled()) {
2976 return;
2979 cpu_physical_memory_write_rom_internal(&address_space_memory,
2980 start, NULL, len, FLUSH_CACHE);
2983 typedef struct {
2984 MemoryRegion *mr;
2985 void *buffer;
2986 hwaddr addr;
2987 hwaddr len;
2988 bool in_use;
2989 } BounceBuffer;
2991 static BounceBuffer bounce;
2993 typedef struct MapClient {
2994 QEMUBH *bh;
2995 QLIST_ENTRY(MapClient) link;
2996 } MapClient;
2998 QemuMutex map_client_list_lock;
2999 static QLIST_HEAD(map_client_list, MapClient) map_client_list
3000 = QLIST_HEAD_INITIALIZER(map_client_list);
3002 static void cpu_unregister_map_client_do(MapClient *client)
3004 QLIST_REMOVE(client, link);
3005 g_free(client);
3008 static void cpu_notify_map_clients_locked(void)
3010 MapClient *client;
3012 while (!QLIST_EMPTY(&map_client_list)) {
3013 client = QLIST_FIRST(&map_client_list);
3014 qemu_bh_schedule(client->bh);
3015 cpu_unregister_map_client_do(client);
3019 void cpu_register_map_client(QEMUBH *bh)
3021 MapClient *client = g_malloc(sizeof(*client));
3023 qemu_mutex_lock(&map_client_list_lock);
3024 client->bh = bh;
3025 QLIST_INSERT_HEAD(&map_client_list, client, link);
3026 if (!atomic_read(&bounce.in_use)) {
3027 cpu_notify_map_clients_locked();
3029 qemu_mutex_unlock(&map_client_list_lock);
3032 void cpu_exec_init_all(void)
3034 qemu_mutex_init(&ram_list.mutex);
3035 /* The data structures we set up here depend on knowing the page size,
3036 * so no more changes can be made after this point.
3037 * In an ideal world, nothing we did before we had finished the
3038 * machine setup would care about the target page size, and we could
3039 * do this much later, rather than requiring board models to state
3040 * up front what their requirements are.
3042 finalize_target_page_bits();
3043 io_mem_init();
3044 memory_map_init();
3045 qemu_mutex_init(&map_client_list_lock);
3048 void cpu_unregister_map_client(QEMUBH *bh)
3050 MapClient *client;
3052 qemu_mutex_lock(&map_client_list_lock);
3053 QLIST_FOREACH(client, &map_client_list, link) {
3054 if (client->bh == bh) {
3055 cpu_unregister_map_client_do(client);
3056 break;
3059 qemu_mutex_unlock(&map_client_list_lock);
3062 static void cpu_notify_map_clients(void)
3064 qemu_mutex_lock(&map_client_list_lock);
3065 cpu_notify_map_clients_locked();
3066 qemu_mutex_unlock(&map_client_list_lock);
3069 bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
3071 MemoryRegion *mr;
3072 hwaddr l, xlat;
3074 rcu_read_lock();
3075 while (len > 0) {
3076 l = len;
3077 mr = address_space_translate(as, addr, &xlat, &l, is_write);
3078 if (!memory_access_is_direct(mr, is_write)) {
3079 l = memory_access_size(mr, l, addr);
3080 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
3081 rcu_read_unlock();
3082 return false;
3086 len -= l;
3087 addr += l;
3089 rcu_read_unlock();
3090 return true;
3093 static hwaddr
3094 address_space_extend_translation(AddressSpace *as, hwaddr addr, hwaddr target_len,
3095 MemoryRegion *mr, hwaddr base, hwaddr len,
3096 bool is_write)
3098 hwaddr done = 0;
3099 hwaddr xlat;
3100 MemoryRegion *this_mr;
3102 for (;;) {
3103 target_len -= len;
3104 addr += len;
3105 done += len;
3106 if (target_len == 0) {
3107 return done;
3110 len = target_len;
3111 this_mr = address_space_translate(as, addr, &xlat, &len, is_write);
3112 if (this_mr != mr || xlat != base + done) {
3113 return done;
3118 /* Map a physical memory region into a host virtual address.
3119 * May map a subset of the requested range, given by and returned in *plen.
3120 * May return NULL if resources needed to perform the mapping are exhausted.
3121 * Use only for reads OR writes - not for read-modify-write operations.
3122 * Use cpu_register_map_client() to know when retrying the map operation is
3123 * likely to succeed.
3125 void *address_space_map(AddressSpace *as,
3126 hwaddr addr,
3127 hwaddr *plen,
3128 bool is_write)
3130 hwaddr len = *plen;
3131 hwaddr l, xlat;
3132 MemoryRegion *mr;
3133 void *ptr;
3135 if (len == 0) {
3136 return NULL;
3139 l = len;
3140 rcu_read_lock();
3141 mr = address_space_translate(as, addr, &xlat, &l, is_write);
3143 if (!memory_access_is_direct(mr, is_write)) {
3144 if (atomic_xchg(&bounce.in_use, true)) {
3145 rcu_read_unlock();
3146 return NULL;
3148 /* Avoid unbounded allocations */
3149 l = MIN(l, TARGET_PAGE_SIZE);
3150 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, l);
3151 bounce.addr = addr;
3152 bounce.len = l;
3154 memory_region_ref(mr);
3155 bounce.mr = mr;
3156 if (!is_write) {
3157 address_space_read(as, addr, MEMTXATTRS_UNSPECIFIED,
3158 bounce.buffer, l);
3161 rcu_read_unlock();
3162 *plen = l;
3163 return bounce.buffer;
3167 memory_region_ref(mr);
3168 *plen = address_space_extend_translation(as, addr, len, mr, xlat, l, is_write);
3169 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, plen);
3170 rcu_read_unlock();
3172 return ptr;
3175 /* Unmaps a memory region previously mapped by address_space_map().
3176 * Will also mark the memory as dirty if is_write == 1. access_len gives
3177 * the amount of memory that was actually read or written by the caller.
3179 void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
3180 int is_write, hwaddr access_len)
3182 if (buffer != bounce.buffer) {
3183 MemoryRegion *mr;
3184 ram_addr_t addr1;
3186 mr = memory_region_from_host(buffer, &addr1);
3187 assert(mr != NULL);
3188 if (is_write) {
3189 invalidate_and_set_dirty(mr, addr1, access_len);
3191 if (xen_enabled()) {
3192 xen_invalidate_map_cache_entry(buffer);
3194 memory_region_unref(mr);
3195 return;
3197 if (is_write) {
3198 address_space_write(as, bounce.addr, MEMTXATTRS_UNSPECIFIED,
3199 bounce.buffer, access_len);
3201 qemu_vfree(bounce.buffer);
3202 bounce.buffer = NULL;
3203 memory_region_unref(bounce.mr);
3204 atomic_mb_set(&bounce.in_use, false);
3205 cpu_notify_map_clients();
3208 void *cpu_physical_memory_map(hwaddr addr,
3209 hwaddr *plen,
3210 int is_write)
3212 return address_space_map(&address_space_memory, addr, plen, is_write);
3215 void cpu_physical_memory_unmap(void *buffer, hwaddr len,
3216 int is_write, hwaddr access_len)
3218 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
3221 #define ARG1_DECL AddressSpace *as
3222 #define ARG1 as
3223 #define SUFFIX
3224 #define TRANSLATE(...) address_space_translate(as, __VA_ARGS__)
3225 #define IS_DIRECT(mr, is_write) memory_access_is_direct(mr, is_write)
3226 #define MAP_RAM(mr, ofs) qemu_map_ram_ptr((mr)->ram_block, ofs)
3227 #define INVALIDATE(mr, ofs, len) invalidate_and_set_dirty(mr, ofs, len)
3228 #define RCU_READ_LOCK(...) rcu_read_lock()
3229 #define RCU_READ_UNLOCK(...) rcu_read_unlock()
3230 #include "memory_ldst.inc.c"
3232 int64_t address_space_cache_init(MemoryRegionCache *cache,
3233 AddressSpace *as,
3234 hwaddr addr,
3235 hwaddr len,
3236 bool is_write)
3238 hwaddr l, xlat;
3239 MemoryRegion *mr;
3240 void *ptr;
3242 assert(len > 0);
3244 l = len;
3245 mr = address_space_translate(as, addr, &xlat, &l, is_write);
3246 if (!memory_access_is_direct(mr, is_write)) {
3247 return -EINVAL;
3250 l = address_space_extend_translation(as, addr, len, mr, xlat, l, is_write);
3251 ptr = qemu_ram_ptr_length(mr->ram_block, xlat, &l);
3253 cache->xlat = xlat;
3254 cache->is_write = is_write;
3255 cache->mr = mr;
3256 cache->ptr = ptr;
3257 cache->len = l;
3258 memory_region_ref(cache->mr);
3260 return l;
3263 void address_space_cache_invalidate(MemoryRegionCache *cache,
3264 hwaddr addr,
3265 hwaddr access_len)
3267 assert(cache->is_write);
3268 invalidate_and_set_dirty(cache->mr, addr + cache->xlat, access_len);
3271 void address_space_cache_destroy(MemoryRegionCache *cache)
3273 if (!cache->mr) {
3274 return;
3277 if (xen_enabled()) {
3278 xen_invalidate_map_cache_entry(cache->ptr);
3280 memory_region_unref(cache->mr);
3281 cache->mr = NULL;
3284 /* Called from RCU critical section. This function has the same
3285 * semantics as address_space_translate, but it only works on a
3286 * predefined range of a MemoryRegion that was mapped with
3287 * address_space_cache_init.
3289 static inline MemoryRegion *address_space_translate_cached(
3290 MemoryRegionCache *cache, hwaddr addr, hwaddr *xlat,
3291 hwaddr *plen, bool is_write)
3293 assert(addr < cache->len && *plen <= cache->len - addr);
3294 *xlat = addr + cache->xlat;
3295 return cache->mr;
3298 #define ARG1_DECL MemoryRegionCache *cache
3299 #define ARG1 cache
3300 #define SUFFIX _cached
3301 #define TRANSLATE(...) address_space_translate_cached(cache, __VA_ARGS__)
3302 #define IS_DIRECT(mr, is_write) true
3303 #define MAP_RAM(mr, ofs) (cache->ptr + (ofs - cache->xlat))
3304 #define INVALIDATE(mr, ofs, len) ((void)0)
3305 #define RCU_READ_LOCK() ((void)0)
3306 #define RCU_READ_UNLOCK() ((void)0)
3307 #include "memory_ldst.inc.c"
3309 /* virtual memory access for debug (includes writing to ROM) */
3310 int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
3311 uint8_t *buf, int len, int is_write)
3313 int l;
3314 hwaddr phys_addr;
3315 target_ulong page;
3317 while (len > 0) {
3318 int asidx;
3319 MemTxAttrs attrs;
3321 page = addr & TARGET_PAGE_MASK;
3322 phys_addr = cpu_get_phys_page_attrs_debug(cpu, page, &attrs);
3323 asidx = cpu_asidx_from_attrs(cpu, attrs);
3324 /* if no physical page mapped, return an error */
3325 if (phys_addr == -1)
3326 return -1;
3327 l = (page + TARGET_PAGE_SIZE) - addr;
3328 if (l > len)
3329 l = len;
3330 phys_addr += (addr & ~TARGET_PAGE_MASK);
3331 if (is_write) {
3332 cpu_physical_memory_write_rom(cpu->cpu_ases[asidx].as,
3333 phys_addr, buf, l);
3334 } else {
3335 address_space_rw(cpu->cpu_ases[asidx].as, phys_addr,
3336 MEMTXATTRS_UNSPECIFIED,
3337 buf, l, 0);
3339 len -= l;
3340 buf += l;
3341 addr += l;
3343 return 0;
3347 * Allows code that needs to deal with migration bitmaps etc to still be built
3348 * target independent.
3350 size_t qemu_target_page_bits(void)
3352 return TARGET_PAGE_BITS;
3355 #endif
3358 * A helper function for the _utterly broken_ virtio device model to find out if
3359 * it's running on a big endian machine. Don't do this at home kids!
3361 bool target_words_bigendian(void);
3362 bool target_words_bigendian(void)
3364 #if defined(TARGET_WORDS_BIGENDIAN)
3365 return true;
3366 #else
3367 return false;
3368 #endif
3371 #ifndef CONFIG_USER_ONLY
3372 bool cpu_physical_memory_is_io(hwaddr phys_addr)
3374 MemoryRegion*mr;
3375 hwaddr l = 1;
3376 bool res;
3378 rcu_read_lock();
3379 mr = address_space_translate(&address_space_memory,
3380 phys_addr, &phys_addr, &l, false);
3382 res = !(memory_region_is_ram(mr) || memory_region_is_romd(mr));
3383 rcu_read_unlock();
3384 return res;
3387 int qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
3389 RAMBlock *block;
3390 int ret = 0;
3392 rcu_read_lock();
3393 QLIST_FOREACH_RCU(block, &ram_list.blocks, next) {
3394 ret = func(block->idstr, block->host, block->offset,
3395 block->used_length, opaque);
3396 if (ret) {
3397 break;
3400 rcu_read_unlock();
3401 return ret;
3405 * Unmap pages of memory from start to start+length such that
3406 * they a) read as 0, b) Trigger whatever fault mechanism
3407 * the OS provides for postcopy.
3408 * The pages must be unmapped by the end of the function.
3409 * Returns: 0 on success, none-0 on failure
3412 int ram_block_discard_range(RAMBlock *rb, uint64_t start, size_t length)
3414 int ret = -1;
3416 uint8_t *host_startaddr = rb->host + start;
3418 if ((uintptr_t)host_startaddr & (rb->page_size - 1)) {
3419 error_report("ram_block_discard_range: Unaligned start address: %p",
3420 host_startaddr);
3421 goto err;
3424 if ((start + length) <= rb->used_length) {
3425 uint8_t *host_endaddr = host_startaddr + length;
3426 if ((uintptr_t)host_endaddr & (rb->page_size - 1)) {
3427 error_report("ram_block_discard_range: Unaligned end address: %p",
3428 host_endaddr);
3429 goto err;
3432 errno = ENOTSUP; /* If we are missing MADVISE etc */
3434 if (rb->page_size == qemu_host_page_size) {
3435 #if defined(CONFIG_MADVISE)
3436 /* Note: We need the madvise MADV_DONTNEED behaviour of definitely
3437 * freeing the page.
3439 ret = madvise(host_startaddr, length, MADV_DONTNEED);
3440 #endif
3441 } else {
3442 /* Huge page case - unfortunately it can't do DONTNEED, but
3443 * it can do the equivalent by FALLOC_FL_PUNCH_HOLE in the
3444 * huge page file.
3446 #ifdef CONFIG_FALLOCATE_PUNCH_HOLE
3447 ret = fallocate(rb->fd, FALLOC_FL_PUNCH_HOLE | FALLOC_FL_KEEP_SIZE,
3448 start, length);
3449 #endif
3451 if (ret) {
3452 ret = -errno;
3453 error_report("ram_block_discard_range: Failed to discard range "
3454 "%s:%" PRIx64 " +%zx (%d)",
3455 rb->idstr, start, length, ret);
3457 } else {
3458 error_report("ram_block_discard_range: Overrun block '%s' (%" PRIu64
3459 "/%zx/" RAM_ADDR_FMT")",
3460 rb->idstr, start, length, rb->used_length);
3463 err:
3464 return ret;
3467 #endif