mptsas: Fix a migration compatible issue
[qemu/ar7.git] / target-s390x / cpu.h
blobc216bdacef4fad2b45b0d958c4c146eb1fd74fa8
1 /*
2 * S/390 virtual CPU header
4 * Copyright (c) 2009 Ulrich Hecht
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * Contributions after 2012-10-29 are licensed under the terms of the
17 * GNU GPL, version 2 or (at your option) any later version.
19 * You should have received a copy of the GNU (Lesser) General Public
20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
23 #ifndef S390X_CPU_H
24 #define S390X_CPU_H
26 #include "qemu-common.h"
27 #include "cpu-qom.h"
29 #define TARGET_LONG_BITS 64
31 #define ELF_MACHINE_UNAME "S390X"
33 #define CPUArchState struct CPUS390XState
35 #include "exec/cpu-defs.h"
36 #define TARGET_PAGE_BITS 12
38 #define TARGET_PHYS_ADDR_SPACE_BITS 64
39 #define TARGET_VIRT_ADDR_SPACE_BITS 64
41 #include "exec/cpu-all.h"
43 #include "fpu/softfloat.h"
45 #define NB_MMU_MODES 3
46 #define TARGET_INSN_START_EXTRA_WORDS 1
48 #define MMU_MODE0_SUFFIX _primary
49 #define MMU_MODE1_SUFFIX _secondary
50 #define MMU_MODE2_SUFFIX _home
52 #define MMU_USER_IDX 0
54 #define MAX_EXT_QUEUE 16
55 #define MAX_IO_QUEUE 16
56 #define MAX_MCHK_QUEUE 16
58 #define PSW_MCHK_MASK 0x0004000000000000
59 #define PSW_IO_MASK 0x0200000000000000
61 typedef struct PSW {
62 uint64_t mask;
63 uint64_t addr;
64 } PSW;
66 typedef struct ExtQueue {
67 uint32_t code;
68 uint32_t param;
69 uint32_t param64;
70 } ExtQueue;
72 typedef struct IOIntQueue {
73 uint16_t id;
74 uint16_t nr;
75 uint32_t parm;
76 uint32_t word;
77 } IOIntQueue;
79 typedef struct MchkQueue {
80 uint16_t type;
81 } MchkQueue;
83 typedef struct CPUS390XState {
84 uint64_t regs[16]; /* GP registers */
86 * The floating point registers are part of the vector registers.
87 * vregs[0][0] -> vregs[15][0] are 16 floating point registers
89 CPU_DoubleU vregs[32][2]; /* vector registers */
90 uint32_t aregs[16]; /* access registers */
92 uint32_t fpc; /* floating-point control register */
93 uint32_t cc_op;
95 float_status fpu_status; /* passed to softfloat lib */
97 /* The low part of a 128-bit return, or remainder of a divide. */
98 uint64_t retxl;
100 PSW psw;
102 uint64_t cc_src;
103 uint64_t cc_dst;
104 uint64_t cc_vr;
106 uint64_t __excp_addr;
107 uint64_t psa;
109 uint32_t int_pgm_code;
110 uint32_t int_pgm_ilen;
112 uint32_t int_svc_code;
113 uint32_t int_svc_ilen;
115 uint64_t per_address;
116 uint16_t per_perc_atmid;
118 uint64_t cregs[16]; /* control registers */
120 ExtQueue ext_queue[MAX_EXT_QUEUE];
121 IOIntQueue io_queue[MAX_IO_QUEUE][8];
122 MchkQueue mchk_queue[MAX_MCHK_QUEUE];
124 int pending_int;
125 int ext_index;
126 int io_index[8];
127 int mchk_index;
129 uint64_t ckc;
130 uint64_t cputm;
131 uint32_t todpr;
133 uint64_t pfault_token;
134 uint64_t pfault_compare;
135 uint64_t pfault_select;
137 uint64_t gbea;
138 uint64_t pp;
140 uint8_t riccb[64];
142 CPU_COMMON
144 /* reset does memset(0) up to here */
146 uint32_t cpu_num;
147 uint32_t machine_type;
149 uint64_t tod_offset;
150 uint64_t tod_basetime;
151 QEMUTimer *tod_timer;
153 QEMUTimer *cpu_timer;
156 * The cpu state represents the logical state of a cpu. In contrast to other
157 * architectures, there is a difference between a halt and a stop on s390.
158 * If all cpus are either stopped (including check stop) or in the disabled
159 * wait state, the vm can be shut down.
161 #define CPU_STATE_UNINITIALIZED 0x00
162 #define CPU_STATE_STOPPED 0x01
163 #define CPU_STATE_CHECK_STOP 0x02
164 #define CPU_STATE_OPERATING 0x03
165 #define CPU_STATE_LOAD 0x04
166 uint8_t cpu_state;
168 /* currently processed sigp order */
169 uint8_t sigp_order;
171 } CPUS390XState;
173 static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr)
175 return &cs->vregs[nr][0];
179 * S390CPU:
180 * @env: #CPUS390XState.
182 * An S/390 CPU.
184 struct S390CPU {
185 /*< private >*/
186 CPUState parent_obj;
187 /*< public >*/
189 CPUS390XState env;
190 int64_t id;
191 /* needed for live migration */
192 void *irqstate;
193 uint32_t irqstate_saved_size;
196 static inline S390CPU *s390_env_get_cpu(CPUS390XState *env)
198 return container_of(env, S390CPU, env);
201 #define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e))
203 #define ENV_OFFSET offsetof(S390CPU, env)
205 #ifndef CONFIG_USER_ONLY
206 extern const struct VMStateDescription vmstate_s390_cpu;
207 #endif
209 void s390_cpu_do_interrupt(CPUState *cpu);
210 bool s390_cpu_exec_interrupt(CPUState *cpu, int int_req);
211 void s390_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
212 int flags);
213 int s390_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
214 int cpuid, void *opaque);
216 hwaddr s390_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
217 hwaddr s390_cpu_get_phys_addr_debug(CPUState *cpu, vaddr addr);
218 int s390_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
219 int s390_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
220 void s390_cpu_gdb_init(CPUState *cs);
221 void s390x_cpu_debug_excp_handler(CPUState *cs);
223 #include "sysemu/kvm.h"
225 /* distinguish between 24 bit and 31 bit addressing */
226 #define HIGH_ORDER_BIT 0x80000000
228 /* Interrupt Codes */
229 /* Program Interrupts */
230 #define PGM_OPERATION 0x0001
231 #define PGM_PRIVILEGED 0x0002
232 #define PGM_EXECUTE 0x0003
233 #define PGM_PROTECTION 0x0004
234 #define PGM_ADDRESSING 0x0005
235 #define PGM_SPECIFICATION 0x0006
236 #define PGM_DATA 0x0007
237 #define PGM_FIXPT_OVERFLOW 0x0008
238 #define PGM_FIXPT_DIVIDE 0x0009
239 #define PGM_DEC_OVERFLOW 0x000a
240 #define PGM_DEC_DIVIDE 0x000b
241 #define PGM_HFP_EXP_OVERFLOW 0x000c
242 #define PGM_HFP_EXP_UNDERFLOW 0x000d
243 #define PGM_HFP_SIGNIFICANCE 0x000e
244 #define PGM_HFP_DIVIDE 0x000f
245 #define PGM_SEGMENT_TRANS 0x0010
246 #define PGM_PAGE_TRANS 0x0011
247 #define PGM_TRANS_SPEC 0x0012
248 #define PGM_SPECIAL_OP 0x0013
249 #define PGM_OPERAND 0x0015
250 #define PGM_TRACE_TABLE 0x0016
251 #define PGM_SPACE_SWITCH 0x001c
252 #define PGM_HFP_SQRT 0x001d
253 #define PGM_PC_TRANS_SPEC 0x001f
254 #define PGM_AFX_TRANS 0x0020
255 #define PGM_ASX_TRANS 0x0021
256 #define PGM_LX_TRANS 0x0022
257 #define PGM_EX_TRANS 0x0023
258 #define PGM_PRIM_AUTH 0x0024
259 #define PGM_SEC_AUTH 0x0025
260 #define PGM_ALET_SPEC 0x0028
261 #define PGM_ALEN_SPEC 0x0029
262 #define PGM_ALE_SEQ 0x002a
263 #define PGM_ASTE_VALID 0x002b
264 #define PGM_ASTE_SEQ 0x002c
265 #define PGM_EXT_AUTH 0x002d
266 #define PGM_STACK_FULL 0x0030
267 #define PGM_STACK_EMPTY 0x0031
268 #define PGM_STACK_SPEC 0x0032
269 #define PGM_STACK_TYPE 0x0033
270 #define PGM_STACK_OP 0x0034
271 #define PGM_ASCE_TYPE 0x0038
272 #define PGM_REG_FIRST_TRANS 0x0039
273 #define PGM_REG_SEC_TRANS 0x003a
274 #define PGM_REG_THIRD_TRANS 0x003b
275 #define PGM_MONITOR 0x0040
276 #define PGM_PER 0x0080
277 #define PGM_CRYPTO 0x0119
279 /* External Interrupts */
280 #define EXT_INTERRUPT_KEY 0x0040
281 #define EXT_CLOCK_COMP 0x1004
282 #define EXT_CPU_TIMER 0x1005
283 #define EXT_MALFUNCTION 0x1200
284 #define EXT_EMERGENCY 0x1201
285 #define EXT_EXTERNAL_CALL 0x1202
286 #define EXT_ETR 0x1406
287 #define EXT_SERVICE 0x2401
288 #define EXT_VIRTIO 0x2603
290 /* PSW defines */
291 #undef PSW_MASK_PER
292 #undef PSW_MASK_DAT
293 #undef PSW_MASK_IO
294 #undef PSW_MASK_EXT
295 #undef PSW_MASK_KEY
296 #undef PSW_SHIFT_KEY
297 #undef PSW_MASK_MCHECK
298 #undef PSW_MASK_WAIT
299 #undef PSW_MASK_PSTATE
300 #undef PSW_MASK_ASC
301 #undef PSW_MASK_CC
302 #undef PSW_MASK_PM
303 #undef PSW_MASK_64
304 #undef PSW_MASK_32
305 #undef PSW_MASK_ESA_ADDR
307 #define PSW_MASK_PER 0x4000000000000000ULL
308 #define PSW_MASK_DAT 0x0400000000000000ULL
309 #define PSW_MASK_IO 0x0200000000000000ULL
310 #define PSW_MASK_EXT 0x0100000000000000ULL
311 #define PSW_MASK_KEY 0x00F0000000000000ULL
312 #define PSW_SHIFT_KEY 56
313 #define PSW_MASK_MCHECK 0x0004000000000000ULL
314 #define PSW_MASK_WAIT 0x0002000000000000ULL
315 #define PSW_MASK_PSTATE 0x0001000000000000ULL
316 #define PSW_MASK_ASC 0x0000C00000000000ULL
317 #define PSW_MASK_CC 0x0000300000000000ULL
318 #define PSW_MASK_PM 0x00000F0000000000ULL
319 #define PSW_MASK_64 0x0000000100000000ULL
320 #define PSW_MASK_32 0x0000000080000000ULL
321 #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL
323 #undef PSW_ASC_PRIMARY
324 #undef PSW_ASC_ACCREG
325 #undef PSW_ASC_SECONDARY
326 #undef PSW_ASC_HOME
328 #define PSW_ASC_PRIMARY 0x0000000000000000ULL
329 #define PSW_ASC_ACCREG 0x0000400000000000ULL
330 #define PSW_ASC_SECONDARY 0x0000800000000000ULL
331 #define PSW_ASC_HOME 0x0000C00000000000ULL
333 /* tb flags */
335 #define FLAG_MASK_PER (PSW_MASK_PER >> 32)
336 #define FLAG_MASK_DAT (PSW_MASK_DAT >> 32)
337 #define FLAG_MASK_IO (PSW_MASK_IO >> 32)
338 #define FLAG_MASK_EXT (PSW_MASK_EXT >> 32)
339 #define FLAG_MASK_KEY (PSW_MASK_KEY >> 32)
340 #define FLAG_MASK_MCHECK (PSW_MASK_MCHECK >> 32)
341 #define FLAG_MASK_WAIT (PSW_MASK_WAIT >> 32)
342 #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> 32)
343 #define FLAG_MASK_ASC (PSW_MASK_ASC >> 32)
344 #define FLAG_MASK_CC (PSW_MASK_CC >> 32)
345 #define FLAG_MASK_PM (PSW_MASK_PM >> 32)
346 #define FLAG_MASK_64 (PSW_MASK_64 >> 32)
347 #define FLAG_MASK_32 0x00001000
349 /* Control register 0 bits */
350 #define CR0_LOWPROT 0x0000000010000000ULL
351 #define CR0_EDAT 0x0000000000800000ULL
353 /* MMU */
354 #define MMU_PRIMARY_IDX 0
355 #define MMU_SECONDARY_IDX 1
356 #define MMU_HOME_IDX 2
358 static inline int cpu_mmu_index (CPUS390XState *env, bool ifetch)
360 switch (env->psw.mask & PSW_MASK_ASC) {
361 case PSW_ASC_PRIMARY:
362 return MMU_PRIMARY_IDX;
363 case PSW_ASC_SECONDARY:
364 return MMU_SECONDARY_IDX;
365 case PSW_ASC_HOME:
366 return MMU_HOME_IDX;
367 case PSW_ASC_ACCREG:
368 /* Fallthrough: access register mode is not yet supported */
369 default:
370 abort();
374 static inline uint64_t cpu_mmu_idx_to_asc(int mmu_idx)
376 switch (mmu_idx) {
377 case MMU_PRIMARY_IDX:
378 return PSW_ASC_PRIMARY;
379 case MMU_SECONDARY_IDX:
380 return PSW_ASC_SECONDARY;
381 case MMU_HOME_IDX:
382 return PSW_ASC_HOME;
383 default:
384 abort();
388 static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc,
389 target_ulong *cs_base, uint32_t *flags)
391 *pc = env->psw.addr;
392 *cs_base = 0;
393 *flags = ((env->psw.mask >> 32) & ~FLAG_MASK_CC) |
394 ((env->psw.mask & PSW_MASK_32) ? FLAG_MASK_32 : 0);
397 /* While the PoO talks about ILC (a number between 1-3) what is actually
398 stored in LowCore is shifted left one bit (an even between 2-6). As
399 this is the actual length of the insn and therefore more useful, that
400 is what we want to pass around and manipulate. To make sure that we
401 have applied this distinction universally, rename the "ILC" to "ILEN". */
402 static inline int get_ilen(uint8_t opc)
404 switch (opc >> 6) {
405 case 0:
406 return 2;
407 case 1:
408 case 2:
409 return 4;
410 default:
411 return 6;
415 /* PER bits from control register 9 */
416 #define PER_CR9_EVENT_BRANCH 0x80000000
417 #define PER_CR9_EVENT_IFETCH 0x40000000
418 #define PER_CR9_EVENT_STORE 0x20000000
419 #define PER_CR9_EVENT_STORE_REAL 0x08000000
420 #define PER_CR9_EVENT_NULLIFICATION 0x01000000
421 #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000
422 #define PER_CR9_CONTROL_ALTERATION 0x00200000
424 /* PER bits from the PER CODE/ATMID/AI in lowcore */
425 #define PER_CODE_EVENT_BRANCH 0x8000
426 #define PER_CODE_EVENT_IFETCH 0x4000
427 #define PER_CODE_EVENT_STORE 0x2000
428 #define PER_CODE_EVENT_STORE_REAL 0x0800
429 #define PER_CODE_EVENT_NULLIFICATION 0x0100
431 /* Compute the ATMID field that is stored in the per_perc_atmid lowcore
432 entry when a PER exception is triggered. */
433 static inline uint8_t get_per_atmid(CPUS390XState *env)
435 return ((env->psw.mask & PSW_MASK_64) ? (1 << 7) : 0) |
436 ( (1 << 6) ) |
437 ((env->psw.mask & PSW_MASK_32) ? (1 << 5) : 0) |
438 ((env->psw.mask & PSW_MASK_DAT)? (1 << 4) : 0) |
439 ((env->psw.mask & PSW_ASC_SECONDARY)? (1 << 3) : 0) |
440 ((env->psw.mask & PSW_ASC_ACCREG)? (1 << 2) : 0);
443 /* Check if an address is within the PER starting address and the PER
444 ending address. The address range might loop. */
445 static inline bool get_per_in_range(CPUS390XState *env, uint64_t addr)
447 if (env->cregs[10] <= env->cregs[11]) {
448 return env->cregs[10] <= addr && addr <= env->cregs[11];
449 } else {
450 return env->cregs[10] <= addr || addr <= env->cregs[11];
454 #ifndef CONFIG_USER_ONLY
455 /* In several cases of runtime exceptions, we havn't recorded the true
456 instruction length. Use these codes when raising exceptions in order
457 to re-compute the length by examining the insn in memory. */
458 #define ILEN_LATER 0x20
459 #define ILEN_LATER_INC 0x21
460 void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilen);
461 #endif
463 S390CPU *cpu_s390x_init(const char *cpu_model);
464 S390CPU *s390x_new_cpu(const char *cpu_model, int64_t id, Error **errp);
465 S390CPU *cpu_s390x_create(const char *cpu_model, Error **errp);
466 void s390x_translate_init(void);
468 /* you can call this signal handler from your SIGBUS and SIGSEGV
469 signal handlers to inform the virtual CPU of exceptions. non zero
470 is returned if the signal was handled by the virtual CPU. */
471 int cpu_s390x_signal_handler(int host_signum, void *pinfo,
472 void *puc);
473 int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
474 int mmu_idx);
477 #ifndef CONFIG_USER_ONLY
478 void do_restart_interrupt(CPUS390XState *env);
480 static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb,
481 uint8_t *ar)
483 hwaddr addr = 0;
484 uint8_t reg;
486 reg = ipb >> 28;
487 if (reg > 0) {
488 addr = env->regs[reg];
490 addr += (ipb >> 16) & 0xfff;
491 if (ar) {
492 *ar = reg;
495 return addr;
498 /* Base/displacement are at the same locations. */
499 #define decode_basedisp_rs decode_basedisp_s
501 /* helper functions for run_on_cpu() */
502 static inline void s390_do_cpu_reset(void *arg)
504 CPUState *cs = arg;
505 S390CPUClass *scc = S390_CPU_GET_CLASS(cs);
507 scc->cpu_reset(cs);
509 static inline void s390_do_cpu_full_reset(void *arg)
511 CPUState *cs = arg;
513 cpu_reset(cs);
516 void s390x_tod_timer(void *opaque);
517 void s390x_cpu_timer(void *opaque);
519 int s390_virtio_hypercall(CPUS390XState *env);
521 #ifdef CONFIG_KVM
522 void kvm_s390_service_interrupt(uint32_t parm);
523 void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq);
524 void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq);
525 int kvm_s390_inject_flic(struct kvm_s390_irq *irq);
526 void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, uint64_t te_code);
527 int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar, void *hostbuf,
528 int len, bool is_write);
529 int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_clock);
530 int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_clock);
531 #else
532 static inline void kvm_s390_service_interrupt(uint32_t parm)
535 static inline int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
537 return -ENOSYS;
539 static inline int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
541 return -ENOSYS;
543 static inline int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar,
544 void *hostbuf, int len, bool is_write)
546 return -ENOSYS;
548 static inline void kvm_s390_access_exception(S390CPU *cpu, uint16_t code,
549 uint64_t te_code)
552 #endif
554 static inline int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low)
556 if (kvm_enabled()) {
557 return kvm_s390_get_clock(tod_high, tod_low);
559 /* Fixme TCG */
560 *tod_high = 0;
561 *tod_low = 0;
562 return 0;
565 static inline int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low)
567 if (kvm_enabled()) {
568 return kvm_s390_set_clock(tod_high, tod_low);
570 /* Fixme TCG */
571 return 0;
574 S390CPU *s390_cpu_addr2state(uint16_t cpu_addr);
575 unsigned int s390_cpu_halt(S390CPU *cpu);
576 void s390_cpu_unhalt(S390CPU *cpu);
577 unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu);
578 static inline uint8_t s390_cpu_get_state(S390CPU *cpu)
580 return cpu->env.cpu_state;
583 void gtod_save(QEMUFile *f, void *opaque);
584 int gtod_load(QEMUFile *f, void *opaque, int version_id);
586 void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param,
587 uint64_t param64);
589 /* ioinst.c */
590 void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1);
591 void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1);
592 void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1);
593 void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
594 void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
595 void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb);
596 void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
597 int ioinst_handle_tsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb);
598 void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb);
599 int ioinst_handle_tpi(S390CPU *cpu, uint32_t ipb);
600 void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2,
601 uint32_t ipb);
602 void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1);
603 void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1);
604 void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1);
606 /* service interrupts are floating therefore we must not pass an cpustate */
607 void s390_sclp_extint(uint32_t parm);
609 #else
610 static inline unsigned int s390_cpu_halt(S390CPU *cpu)
612 return 0;
615 static inline void s390_cpu_unhalt(S390CPU *cpu)
619 static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu)
621 return 0;
623 #endif
624 void cpu_lock(void);
625 void cpu_unlock(void);
627 extern void subsystem_reset(void);
629 #define cpu_init(model) CPU(cpu_s390x_init(model))
630 #define cpu_signal_handler cpu_s390x_signal_handler
632 void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf);
633 #define cpu_list s390_cpu_list
635 #define EXCP_EXT 1 /* external interrupt */
636 #define EXCP_SVC 2 /* supervisor call (syscall) */
637 #define EXCP_PGM 3 /* program interruption */
638 #define EXCP_IO 7 /* I/O interrupt */
639 #define EXCP_MCHK 8 /* machine check */
641 #define INTERRUPT_EXT (1 << 0)
642 #define INTERRUPT_TOD (1 << 1)
643 #define INTERRUPT_CPUTIMER (1 << 2)
644 #define INTERRUPT_IO (1 << 3)
645 #define INTERRUPT_MCHK (1 << 4)
647 /* Program Status Word. */
648 #define S390_PSWM_REGNUM 0
649 #define S390_PSWA_REGNUM 1
650 /* General Purpose Registers. */
651 #define S390_R0_REGNUM 2
652 #define S390_R1_REGNUM 3
653 #define S390_R2_REGNUM 4
654 #define S390_R3_REGNUM 5
655 #define S390_R4_REGNUM 6
656 #define S390_R5_REGNUM 7
657 #define S390_R6_REGNUM 8
658 #define S390_R7_REGNUM 9
659 #define S390_R8_REGNUM 10
660 #define S390_R9_REGNUM 11
661 #define S390_R10_REGNUM 12
662 #define S390_R11_REGNUM 13
663 #define S390_R12_REGNUM 14
664 #define S390_R13_REGNUM 15
665 #define S390_R14_REGNUM 16
666 #define S390_R15_REGNUM 17
667 /* Total Core Registers. */
668 #define S390_NUM_CORE_REGS 18
670 /* CC optimization */
672 enum cc_op {
673 CC_OP_CONST0 = 0, /* CC is 0 */
674 CC_OP_CONST1, /* CC is 1 */
675 CC_OP_CONST2, /* CC is 2 */
676 CC_OP_CONST3, /* CC is 3 */
678 CC_OP_DYNAMIC, /* CC calculation defined by env->cc_op */
679 CC_OP_STATIC, /* CC value is env->cc_op */
681 CC_OP_NZ, /* env->cc_dst != 0 */
682 CC_OP_LTGT_32, /* signed less/greater than (32bit) */
683 CC_OP_LTGT_64, /* signed less/greater than (64bit) */
684 CC_OP_LTUGTU_32, /* unsigned less/greater than (32bit) */
685 CC_OP_LTUGTU_64, /* unsigned less/greater than (64bit) */
686 CC_OP_LTGT0_32, /* signed less/greater than 0 (32bit) */
687 CC_OP_LTGT0_64, /* signed less/greater than 0 (64bit) */
689 CC_OP_ADD_64, /* overflow on add (64bit) */
690 CC_OP_ADDU_64, /* overflow on unsigned add (64bit) */
691 CC_OP_ADDC_64, /* overflow on unsigned add-carry (64bit) */
692 CC_OP_SUB_64, /* overflow on subtraction (64bit) */
693 CC_OP_SUBU_64, /* overflow on unsigned subtraction (64bit) */
694 CC_OP_SUBB_64, /* overflow on unsigned sub-borrow (64bit) */
695 CC_OP_ABS_64, /* sign eval on abs (64bit) */
696 CC_OP_NABS_64, /* sign eval on nabs (64bit) */
698 CC_OP_ADD_32, /* overflow on add (32bit) */
699 CC_OP_ADDU_32, /* overflow on unsigned add (32bit) */
700 CC_OP_ADDC_32, /* overflow on unsigned add-carry (32bit) */
701 CC_OP_SUB_32, /* overflow on subtraction (32bit) */
702 CC_OP_SUBU_32, /* overflow on unsigned subtraction (32bit) */
703 CC_OP_SUBB_32, /* overflow on unsigned sub-borrow (32bit) */
704 CC_OP_ABS_32, /* sign eval on abs (64bit) */
705 CC_OP_NABS_32, /* sign eval on nabs (64bit) */
707 CC_OP_COMP_32, /* complement */
708 CC_OP_COMP_64, /* complement */
710 CC_OP_TM_32, /* test under mask (32bit) */
711 CC_OP_TM_64, /* test under mask (64bit) */
713 CC_OP_NZ_F32, /* FP dst != 0 (32bit) */
714 CC_OP_NZ_F64, /* FP dst != 0 (64bit) */
715 CC_OP_NZ_F128, /* FP dst != 0 (128bit) */
717 CC_OP_ICM, /* insert characters under mask */
718 CC_OP_SLA_32, /* Calculate shift left signed (32bit) */
719 CC_OP_SLA_64, /* Calculate shift left signed (64bit) */
720 CC_OP_FLOGR, /* find leftmost one */
721 CC_OP_MAX
724 static const char *cc_names[] = {
725 [CC_OP_CONST0] = "CC_OP_CONST0",
726 [CC_OP_CONST1] = "CC_OP_CONST1",
727 [CC_OP_CONST2] = "CC_OP_CONST2",
728 [CC_OP_CONST3] = "CC_OP_CONST3",
729 [CC_OP_DYNAMIC] = "CC_OP_DYNAMIC",
730 [CC_OP_STATIC] = "CC_OP_STATIC",
731 [CC_OP_NZ] = "CC_OP_NZ",
732 [CC_OP_LTGT_32] = "CC_OP_LTGT_32",
733 [CC_OP_LTGT_64] = "CC_OP_LTGT_64",
734 [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32",
735 [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64",
736 [CC_OP_LTGT0_32] = "CC_OP_LTGT0_32",
737 [CC_OP_LTGT0_64] = "CC_OP_LTGT0_64",
738 [CC_OP_ADD_64] = "CC_OP_ADD_64",
739 [CC_OP_ADDU_64] = "CC_OP_ADDU_64",
740 [CC_OP_ADDC_64] = "CC_OP_ADDC_64",
741 [CC_OP_SUB_64] = "CC_OP_SUB_64",
742 [CC_OP_SUBU_64] = "CC_OP_SUBU_64",
743 [CC_OP_SUBB_64] = "CC_OP_SUBB_64",
744 [CC_OP_ABS_64] = "CC_OP_ABS_64",
745 [CC_OP_NABS_64] = "CC_OP_NABS_64",
746 [CC_OP_ADD_32] = "CC_OP_ADD_32",
747 [CC_OP_ADDU_32] = "CC_OP_ADDU_32",
748 [CC_OP_ADDC_32] = "CC_OP_ADDC_32",
749 [CC_OP_SUB_32] = "CC_OP_SUB_32",
750 [CC_OP_SUBU_32] = "CC_OP_SUBU_32",
751 [CC_OP_SUBB_32] = "CC_OP_SUBB_32",
752 [CC_OP_ABS_32] = "CC_OP_ABS_32",
753 [CC_OP_NABS_32] = "CC_OP_NABS_32",
754 [CC_OP_COMP_32] = "CC_OP_COMP_32",
755 [CC_OP_COMP_64] = "CC_OP_COMP_64",
756 [CC_OP_TM_32] = "CC_OP_TM_32",
757 [CC_OP_TM_64] = "CC_OP_TM_64",
758 [CC_OP_NZ_F32] = "CC_OP_NZ_F32",
759 [CC_OP_NZ_F64] = "CC_OP_NZ_F64",
760 [CC_OP_NZ_F128] = "CC_OP_NZ_F128",
761 [CC_OP_ICM] = "CC_OP_ICM",
762 [CC_OP_SLA_32] = "CC_OP_SLA_32",
763 [CC_OP_SLA_64] = "CC_OP_SLA_64",
764 [CC_OP_FLOGR] = "CC_OP_FLOGR",
767 static inline const char *cc_name(int cc_op)
769 return cc_names[cc_op];
772 static inline void setcc(S390CPU *cpu, uint64_t cc)
774 CPUS390XState *env = &cpu->env;
776 env->psw.mask &= ~(3ull << 44);
777 env->psw.mask |= (cc & 3) << 44;
778 env->cc_op = cc;
781 typedef struct LowCore
783 /* prefix area: defined by architecture */
784 uint32_t ccw1[2]; /* 0x000 */
785 uint32_t ccw2[4]; /* 0x008 */
786 uint8_t pad1[0x80-0x18]; /* 0x018 */
787 uint32_t ext_params; /* 0x080 */
788 uint16_t cpu_addr; /* 0x084 */
789 uint16_t ext_int_code; /* 0x086 */
790 uint16_t svc_ilen; /* 0x088 */
791 uint16_t svc_code; /* 0x08a */
792 uint16_t pgm_ilen; /* 0x08c */
793 uint16_t pgm_code; /* 0x08e */
794 uint32_t data_exc_code; /* 0x090 */
795 uint16_t mon_class_num; /* 0x094 */
796 uint16_t per_perc_atmid; /* 0x096 */
797 uint64_t per_address; /* 0x098 */
798 uint8_t exc_access_id; /* 0x0a0 */
799 uint8_t per_access_id; /* 0x0a1 */
800 uint8_t op_access_id; /* 0x0a2 */
801 uint8_t ar_access_id; /* 0x0a3 */
802 uint8_t pad2[0xA8-0xA4]; /* 0x0a4 */
803 uint64_t trans_exc_code; /* 0x0a8 */
804 uint64_t monitor_code; /* 0x0b0 */
805 uint16_t subchannel_id; /* 0x0b8 */
806 uint16_t subchannel_nr; /* 0x0ba */
807 uint32_t io_int_parm; /* 0x0bc */
808 uint32_t io_int_word; /* 0x0c0 */
809 uint8_t pad3[0xc8-0xc4]; /* 0x0c4 */
810 uint32_t stfl_fac_list; /* 0x0c8 */
811 uint8_t pad4[0xe8-0xcc]; /* 0x0cc */
812 uint32_t mcck_interruption_code[2]; /* 0x0e8 */
813 uint8_t pad5[0xf4-0xf0]; /* 0x0f0 */
814 uint32_t external_damage_code; /* 0x0f4 */
815 uint64_t failing_storage_address; /* 0x0f8 */
816 uint8_t pad6[0x110-0x100]; /* 0x100 */
817 uint64_t per_breaking_event_addr; /* 0x110 */
818 uint8_t pad7[0x120-0x118]; /* 0x118 */
819 PSW restart_old_psw; /* 0x120 */
820 PSW external_old_psw; /* 0x130 */
821 PSW svc_old_psw; /* 0x140 */
822 PSW program_old_psw; /* 0x150 */
823 PSW mcck_old_psw; /* 0x160 */
824 PSW io_old_psw; /* 0x170 */
825 uint8_t pad8[0x1a0-0x180]; /* 0x180 */
826 PSW restart_new_psw; /* 0x1a0 */
827 PSW external_new_psw; /* 0x1b0 */
828 PSW svc_new_psw; /* 0x1c0 */
829 PSW program_new_psw; /* 0x1d0 */
830 PSW mcck_new_psw; /* 0x1e0 */
831 PSW io_new_psw; /* 0x1f0 */
832 PSW return_psw; /* 0x200 */
833 uint8_t irb[64]; /* 0x210 */
834 uint64_t sync_enter_timer; /* 0x250 */
835 uint64_t async_enter_timer; /* 0x258 */
836 uint64_t exit_timer; /* 0x260 */
837 uint64_t last_update_timer; /* 0x268 */
838 uint64_t user_timer; /* 0x270 */
839 uint64_t system_timer; /* 0x278 */
840 uint64_t last_update_clock; /* 0x280 */
841 uint64_t steal_clock; /* 0x288 */
842 PSW return_mcck_psw; /* 0x290 */
843 uint8_t pad9[0xc00-0x2a0]; /* 0x2a0 */
844 /* System info area */
845 uint64_t save_area[16]; /* 0xc00 */
846 uint8_t pad10[0xd40-0xc80]; /* 0xc80 */
847 uint64_t kernel_stack; /* 0xd40 */
848 uint64_t thread_info; /* 0xd48 */
849 uint64_t async_stack; /* 0xd50 */
850 uint64_t kernel_asce; /* 0xd58 */
851 uint64_t user_asce; /* 0xd60 */
852 uint64_t panic_stack; /* 0xd68 */
853 uint64_t user_exec_asce; /* 0xd70 */
854 uint8_t pad11[0xdc0-0xd78]; /* 0xd78 */
856 /* SMP info area: defined by DJB */
857 uint64_t clock_comparator; /* 0xdc0 */
858 uint64_t ext_call_fast; /* 0xdc8 */
859 uint64_t percpu_offset; /* 0xdd0 */
860 uint64_t current_task; /* 0xdd8 */
861 uint32_t softirq_pending; /* 0xde0 */
862 uint32_t pad_0x0de4; /* 0xde4 */
863 uint64_t int_clock; /* 0xde8 */
864 uint8_t pad12[0xe00-0xdf0]; /* 0xdf0 */
866 /* 0xe00 is used as indicator for dump tools */
867 /* whether the kernel died with panic() or not */
868 uint32_t panic_magic; /* 0xe00 */
870 uint8_t pad13[0x11b8-0xe04]; /* 0xe04 */
872 /* 64 bit extparam used for pfault, diag 250 etc */
873 uint64_t ext_params2; /* 0x11B8 */
875 uint8_t pad14[0x1200-0x11C0]; /* 0x11C0 */
877 /* System info area */
879 uint64_t floating_pt_save_area[16]; /* 0x1200 */
880 uint64_t gpregs_save_area[16]; /* 0x1280 */
881 uint32_t st_status_fixed_logout[4]; /* 0x1300 */
882 uint8_t pad15[0x1318-0x1310]; /* 0x1310 */
883 uint32_t prefixreg_save_area; /* 0x1318 */
884 uint32_t fpt_creg_save_area; /* 0x131c */
885 uint8_t pad16[0x1324-0x1320]; /* 0x1320 */
886 uint32_t tod_progreg_save_area; /* 0x1324 */
887 uint32_t cpu_timer_save_area[2]; /* 0x1328 */
888 uint32_t clock_comp_save_area[2]; /* 0x1330 */
889 uint8_t pad17[0x1340-0x1338]; /* 0x1338 */
890 uint32_t access_regs_save_area[16]; /* 0x1340 */
891 uint64_t cregs_save_area[16]; /* 0x1380 */
893 /* align to the top of the prefix area */
895 uint8_t pad18[0x2000-0x1400]; /* 0x1400 */
896 } QEMU_PACKED LowCore;
898 /* STSI */
899 #define STSI_LEVEL_MASK 0x00000000f0000000ULL
900 #define STSI_LEVEL_CURRENT 0x0000000000000000ULL
901 #define STSI_LEVEL_1 0x0000000010000000ULL
902 #define STSI_LEVEL_2 0x0000000020000000ULL
903 #define STSI_LEVEL_3 0x0000000030000000ULL
904 #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL
905 #define STSI_R0_SEL1_MASK 0x00000000000000ffULL
906 #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL
907 #define STSI_R1_SEL2_MASK 0x000000000000ffffULL
909 /* Basic Machine Configuration */
910 struct sysib_111 {
911 uint32_t res1[8];
912 uint8_t manuf[16];
913 uint8_t type[4];
914 uint8_t res2[12];
915 uint8_t model[16];
916 uint8_t sequence[16];
917 uint8_t plant[4];
918 uint8_t res3[156];
921 /* Basic Machine CPU */
922 struct sysib_121 {
923 uint32_t res1[80];
924 uint8_t sequence[16];
925 uint8_t plant[4];
926 uint8_t res2[2];
927 uint16_t cpu_addr;
928 uint8_t res3[152];
931 /* Basic Machine CPUs */
932 struct sysib_122 {
933 uint8_t res1[32];
934 uint32_t capability;
935 uint16_t total_cpus;
936 uint16_t active_cpus;
937 uint16_t standby_cpus;
938 uint16_t reserved_cpus;
939 uint16_t adjustments[2026];
942 /* LPAR CPU */
943 struct sysib_221 {
944 uint32_t res1[80];
945 uint8_t sequence[16];
946 uint8_t plant[4];
947 uint16_t cpu_id;
948 uint16_t cpu_addr;
949 uint8_t res3[152];
952 /* LPAR CPUs */
953 struct sysib_222 {
954 uint32_t res1[32];
955 uint16_t lpar_num;
956 uint8_t res2;
957 uint8_t lcpuc;
958 uint16_t total_cpus;
959 uint16_t conf_cpus;
960 uint16_t standby_cpus;
961 uint16_t reserved_cpus;
962 uint8_t name[8];
963 uint32_t caf;
964 uint8_t res3[16];
965 uint16_t dedicated_cpus;
966 uint16_t shared_cpus;
967 uint8_t res4[180];
970 /* VM CPUs */
971 struct sysib_322 {
972 uint8_t res1[31];
973 uint8_t count;
974 struct {
975 uint8_t res2[4];
976 uint16_t total_cpus;
977 uint16_t conf_cpus;
978 uint16_t standby_cpus;
979 uint16_t reserved_cpus;
980 uint8_t name[8];
981 uint32_t caf;
982 uint8_t cpi[16];
983 uint8_t res5[3];
984 uint8_t ext_name_encoding;
985 uint32_t res3;
986 uint8_t uuid[16];
987 } vm[8];
988 uint8_t res4[1504];
989 uint8_t ext_names[8][256];
992 /* MMU defines */
993 #define _ASCE_ORIGIN ~0xfffULL /* segment table origin */
994 #define _ASCE_SUBSPACE 0x200 /* subspace group control */
995 #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */
996 #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */
997 #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */
998 #define _ASCE_REAL_SPACE 0x20 /* real space control */
999 #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */
1000 #define _ASCE_TYPE_REGION1 0x0c /* region first table type */
1001 #define _ASCE_TYPE_REGION2 0x08 /* region second table type */
1002 #define _ASCE_TYPE_REGION3 0x04 /* region third table type */
1003 #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */
1004 #define _ASCE_TABLE_LENGTH 0x03 /* region table length */
1006 #define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */
1007 #define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */
1008 #define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */
1009 #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */
1010 #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */
1011 #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */
1012 #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */
1013 #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */
1014 #define _REGION_ENTRY_LENGTH 0x03 /* region third length */
1016 #define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */
1017 #define _SEGMENT_ENTRY_FC 0x400 /* format control */
1018 #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */
1019 #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */
1021 #define _PAGE_RO 0x200 /* HW read-only bit */
1022 #define _PAGE_INVALID 0x400 /* HW invalid bit */
1023 #define _PAGE_RES0 0x800 /* bit must be zero */
1025 #define SK_C (0x1 << 1)
1026 #define SK_R (0x1 << 2)
1027 #define SK_F (0x1 << 3)
1028 #define SK_ACC_MASK (0xf << 4)
1030 /* SIGP order codes */
1031 #define SIGP_SENSE 0x01
1032 #define SIGP_EXTERNAL_CALL 0x02
1033 #define SIGP_EMERGENCY 0x03
1034 #define SIGP_START 0x04
1035 #define SIGP_STOP 0x05
1036 #define SIGP_RESTART 0x06
1037 #define SIGP_STOP_STORE_STATUS 0x09
1038 #define SIGP_INITIAL_CPU_RESET 0x0b
1039 #define SIGP_CPU_RESET 0x0c
1040 #define SIGP_SET_PREFIX 0x0d
1041 #define SIGP_STORE_STATUS_ADDR 0x0e
1042 #define SIGP_SET_ARCH 0x12
1043 #define SIGP_STORE_ADTL_STATUS 0x17
1045 /* SIGP condition codes */
1046 #define SIGP_CC_ORDER_CODE_ACCEPTED 0
1047 #define SIGP_CC_STATUS_STORED 1
1048 #define SIGP_CC_BUSY 2
1049 #define SIGP_CC_NOT_OPERATIONAL 3
1051 /* SIGP status bits */
1052 #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL
1053 #define SIGP_STAT_INCORRECT_STATE 0x00000200UL
1054 #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL
1055 #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL
1056 #define SIGP_STAT_STOPPED 0x00000040UL
1057 #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL
1058 #define SIGP_STAT_CHECK_STOP 0x00000010UL
1059 #define SIGP_STAT_INOPERATIVE 0x00000004UL
1060 #define SIGP_STAT_INVALID_ORDER 0x00000002UL
1061 #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL
1063 /* SIGP SET ARCHITECTURE modes */
1064 #define SIGP_MODE_ESA_S390 0
1065 #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1
1066 #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2
1068 void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr);
1069 int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc,
1070 target_ulong *raddr, int *flags, bool exc);
1071 int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code);
1072 uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst,
1073 uint64_t vr);
1074 void s390_cpu_recompute_watchpoints(CPUState *cs);
1076 int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf,
1077 int len, bool is_write);
1079 #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \
1080 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false)
1081 #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \
1082 s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true)
1083 #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \
1084 s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true)
1086 /* The value of the TOD clock for 1.1.1970. */
1087 #define TOD_UNIX_EPOCH 0x7d91048bca000000ULL
1089 /* Converts ns to s390's clock format */
1090 static inline uint64_t time2tod(uint64_t ns) {
1091 return (ns << 9) / 125;
1094 /* Converts s390's clock format to ns */
1095 static inline uint64_t tod2time(uint64_t t) {
1096 return (t * 125) >> 9;
1099 /* from s390-virtio-ccw */
1100 #define MEM_SECTION_SIZE 0x10000000UL
1101 #define MAX_AVAIL_SLOTS 32
1103 /* fpu_helper.c */
1104 uint32_t set_cc_nz_f32(float32 v);
1105 uint32_t set_cc_nz_f64(float64 v);
1106 uint32_t set_cc_nz_f128(float128 v);
1108 /* misc_helper.c */
1109 #ifndef CONFIG_USER_ONLY
1110 int handle_diag_288(CPUS390XState *env, uint64_t r1, uint64_t r3);
1111 void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3);
1112 #endif
1113 void program_interrupt(CPUS390XState *env, uint32_t code, int ilen);
1114 void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp,
1115 uintptr_t retaddr);
1117 #ifdef CONFIG_KVM
1118 void kvm_s390_io_interrupt(uint16_t subchannel_id,
1119 uint16_t subchannel_nr, uint32_t io_int_parm,
1120 uint32_t io_int_word);
1121 void kvm_s390_crw_mchk(void);
1122 void kvm_s390_enable_css_support(S390CPU *cpu);
1123 int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch,
1124 int vq, bool assign);
1125 int kvm_s390_cpu_restart(S390CPU *cpu);
1126 int kvm_s390_get_memslot_count(KVMState *s);
1127 void kvm_s390_cmma_reset(void);
1128 int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state);
1129 void kvm_s390_reset_vcpu(S390CPU *cpu);
1130 int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, uint64_t *hw_limit);
1131 void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu);
1132 int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu);
1133 int kvm_s390_get_ri(void);
1134 void kvm_s390_crypto_reset(void);
1135 #else
1136 static inline void kvm_s390_io_interrupt(uint16_t subchannel_id,
1137 uint16_t subchannel_nr,
1138 uint32_t io_int_parm,
1139 uint32_t io_int_word)
1142 static inline void kvm_s390_crw_mchk(void)
1145 static inline void kvm_s390_enable_css_support(S390CPU *cpu)
1148 static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier,
1149 uint32_t sch, int vq,
1150 bool assign)
1152 return -ENOSYS;
1154 static inline int kvm_s390_cpu_restart(S390CPU *cpu)
1156 return -ENOSYS;
1158 static inline void kvm_s390_cmma_reset(void)
1161 static inline int kvm_s390_get_memslot_count(KVMState *s)
1163 return MAX_AVAIL_SLOTS;
1165 static inline int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state)
1167 return -ENOSYS;
1169 static inline void kvm_s390_reset_vcpu(S390CPU *cpu)
1172 static inline int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit,
1173 uint64_t *hw_limit)
1175 return 0;
1177 static inline void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu)
1180 static inline int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu)
1182 return 0;
1184 static inline int kvm_s390_get_ri(void)
1186 return 0;
1188 static inline void kvm_s390_crypto_reset(void)
1191 #endif
1193 static inline int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit)
1195 if (kvm_enabled()) {
1196 return kvm_s390_set_mem_limit(kvm_state, new_limit, hw_limit);
1198 return 0;
1201 static inline void s390_cmma_reset(void)
1203 if (kvm_enabled()) {
1204 kvm_s390_cmma_reset();
1208 static inline int s390_cpu_restart(S390CPU *cpu)
1210 if (kvm_enabled()) {
1211 return kvm_s390_cpu_restart(cpu);
1213 return -ENOSYS;
1216 static inline int s390_get_memslot_count(KVMState *s)
1218 if (kvm_enabled()) {
1219 return kvm_s390_get_memslot_count(s);
1220 } else {
1221 return MAX_AVAIL_SLOTS;
1225 void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr,
1226 uint32_t io_int_parm, uint32_t io_int_word);
1227 void s390_crw_mchk(void);
1229 static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier,
1230 uint32_t sch_id, int vq,
1231 bool assign)
1233 return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign);
1236 static inline void s390_crypto_reset(void)
1238 if (kvm_enabled()) {
1239 kvm_s390_crypto_reset();
1243 /* machine check interruption code */
1245 /* subclasses */
1246 #define MCIC_SC_SD 0x8000000000000000ULL
1247 #define MCIC_SC_PD 0x4000000000000000ULL
1248 #define MCIC_SC_SR 0x2000000000000000ULL
1249 #define MCIC_SC_CD 0x0800000000000000ULL
1250 #define MCIC_SC_ED 0x0400000000000000ULL
1251 #define MCIC_SC_DG 0x0100000000000000ULL
1252 #define MCIC_SC_W 0x0080000000000000ULL
1253 #define MCIC_SC_CP 0x0040000000000000ULL
1254 #define MCIC_SC_SP 0x0020000000000000ULL
1255 #define MCIC_SC_CK 0x0010000000000000ULL
1257 /* subclass modifiers */
1258 #define MCIC_SCM_B 0x0002000000000000ULL
1259 #define MCIC_SCM_DA 0x0000000020000000ULL
1260 #define MCIC_SCM_AP 0x0000000000080000ULL
1262 /* storage errors */
1263 #define MCIC_SE_SE 0x0000800000000000ULL
1264 #define MCIC_SE_SC 0x0000400000000000ULL
1265 #define MCIC_SE_KE 0x0000200000000000ULL
1266 #define MCIC_SE_DS 0x0000100000000000ULL
1267 #define MCIC_SE_IE 0x0000000080000000ULL
1269 /* validity bits */
1270 #define MCIC_VB_WP 0x0000080000000000ULL
1271 #define MCIC_VB_MS 0x0000040000000000ULL
1272 #define MCIC_VB_PM 0x0000020000000000ULL
1273 #define MCIC_VB_IA 0x0000010000000000ULL
1274 #define MCIC_VB_FA 0x0000008000000000ULL
1275 #define MCIC_VB_VR 0x0000004000000000ULL
1276 #define MCIC_VB_EC 0x0000002000000000ULL
1277 #define MCIC_VB_FP 0x0000001000000000ULL
1278 #define MCIC_VB_GR 0x0000000800000000ULL
1279 #define MCIC_VB_CR 0x0000000400000000ULL
1280 #define MCIC_VB_ST 0x0000000100000000ULL
1281 #define MCIC_VB_AR 0x0000000040000000ULL
1282 #define MCIC_VB_PR 0x0000000000200000ULL
1283 #define MCIC_VB_FC 0x0000000000100000ULL
1284 #define MCIC_VB_CT 0x0000000000020000ULL
1285 #define MCIC_VB_CC 0x0000000000010000ULL
1287 #endif