Merge remote-tracking branch 'qemu/master'
[qemu/ar7.git] / target-i386 / cpu.h
blobe7069dcfbecc7894c3eceb096119306b02d26730
1 /*
2 * i386 virtual CPU header
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef CPU_I386_H
20 #define CPU_I386_H
22 #include "qemu-common.h"
23 #include "standard-headers/asm-x86/hyperv.h"
25 #ifdef TARGET_X86_64
26 #define TARGET_LONG_BITS 64
27 #else
28 #define TARGET_LONG_BITS 32
29 #endif
31 /* Maximum instruction code size */
32 #define TARGET_MAX_INSN_SIZE 16
34 /* support for self modifying code even if the modified instruction is
35 close to the modifying instruction */
36 #define TARGET_HAS_PRECISE_SMC
38 #ifdef TARGET_X86_64
39 #define I386_ELF_MACHINE EM_X86_64
40 #define ELF_MACHINE_UNAME "x86_64"
41 #else
42 #define I386_ELF_MACHINE EM_386
43 #define ELF_MACHINE_UNAME "i686"
44 #endif
46 #define CPUArchState struct CPUX86State
48 #include "exec/cpu-defs.h"
50 #include "fpu/softfloat.h"
52 #define R_EAX 0
53 #define R_ECX 1
54 #define R_EDX 2
55 #define R_EBX 3
56 #define R_ESP 4
57 #define R_EBP 5
58 #define R_ESI 6
59 #define R_EDI 7
61 #define R_AL 0
62 #define R_CL 1
63 #define R_DL 2
64 #define R_BL 3
65 #define R_AH 4
66 #define R_CH 5
67 #define R_DH 6
68 #define R_BH 7
70 #define R_ES 0
71 #define R_CS 1
72 #define R_SS 2
73 #define R_DS 3
74 #define R_FS 4
75 #define R_GS 5
77 /* segment descriptor fields */
78 #define DESC_G_MASK (1 << 23)
79 #define DESC_B_SHIFT 22
80 #define DESC_B_MASK (1 << DESC_B_SHIFT)
81 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
82 #define DESC_L_MASK (1 << DESC_L_SHIFT)
83 #define DESC_AVL_MASK (1 << 20)
84 #define DESC_P_MASK (1 << 15)
85 #define DESC_DPL_SHIFT 13
86 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
87 #define DESC_S_MASK (1 << 12)
88 #define DESC_TYPE_SHIFT 8
89 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
90 #define DESC_A_MASK (1 << 8)
92 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
93 #define DESC_C_MASK (1 << 10) /* code: conforming */
94 #define DESC_R_MASK (1 << 9) /* code: readable */
96 #define DESC_E_MASK (1 << 10) /* data: expansion direction */
97 #define DESC_W_MASK (1 << 9) /* data: writable */
99 #define DESC_TSS_BUSY_MASK (1 << 9)
101 /* eflags masks */
102 #define CC_C 0x0001
103 #define CC_P 0x0004
104 #define CC_A 0x0010
105 #define CC_Z 0x0040
106 #define CC_S 0x0080
107 #define CC_O 0x0800
109 #define TF_SHIFT 8
110 #define IOPL_SHIFT 12
111 #define VM_SHIFT 17
113 #define TF_MASK 0x00000100
114 #define IF_MASK 0x00000200
115 #define DF_MASK 0x00000400
116 #define IOPL_MASK 0x00003000
117 #define NT_MASK 0x00004000
118 #define RF_MASK 0x00010000
119 #define VM_MASK 0x00020000
120 #define AC_MASK 0x00040000
121 #define VIF_MASK 0x00080000
122 #define VIP_MASK 0x00100000
123 #define ID_MASK 0x00200000
125 /* hidden flags - used internally by qemu to represent additional cpu
126 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
127 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
128 positions to ease oring with eflags. */
129 /* current cpl */
130 #define HF_CPL_SHIFT 0
131 /* true if soft mmu is being used */
132 #define HF_SOFTMMU_SHIFT 2
133 /* true if hardware interrupts must be disabled for next instruction */
134 #define HF_INHIBIT_IRQ_SHIFT 3
135 /* 16 or 32 segments */
136 #define HF_CS32_SHIFT 4
137 #define HF_SS32_SHIFT 5
138 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
139 #define HF_ADDSEG_SHIFT 6
140 /* copy of CR0.PE (protected mode) */
141 #define HF_PE_SHIFT 7
142 #define HF_TF_SHIFT 8 /* must be same as eflags */
143 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
144 #define HF_EM_SHIFT 10
145 #define HF_TS_SHIFT 11
146 #define HF_IOPL_SHIFT 12 /* must be same as eflags */
147 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
148 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
149 #define HF_RF_SHIFT 16 /* must be same as eflags */
150 #define HF_VM_SHIFT 17 /* must be same as eflags */
151 #define HF_AC_SHIFT 18 /* must be same as eflags */
152 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */
153 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
154 #define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
155 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
156 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */
157 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
158 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
159 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
161 #define HF_CPL_MASK (3 << HF_CPL_SHIFT)
162 #define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
163 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
164 #define HF_CS32_MASK (1 << HF_CS32_SHIFT)
165 #define HF_SS32_MASK (1 << HF_SS32_SHIFT)
166 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
167 #define HF_PE_MASK (1 << HF_PE_SHIFT)
168 #define HF_TF_MASK (1 << HF_TF_SHIFT)
169 #define HF_MP_MASK (1 << HF_MP_SHIFT)
170 #define HF_EM_MASK (1 << HF_EM_SHIFT)
171 #define HF_TS_MASK (1 << HF_TS_SHIFT)
172 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
173 #define HF_LMA_MASK (1 << HF_LMA_SHIFT)
174 #define HF_CS64_MASK (1 << HF_CS64_SHIFT)
175 #define HF_RF_MASK (1 << HF_RF_SHIFT)
176 #define HF_VM_MASK (1 << HF_VM_SHIFT)
177 #define HF_AC_MASK (1 << HF_AC_SHIFT)
178 #define HF_SMM_MASK (1 << HF_SMM_SHIFT)
179 #define HF_SVME_MASK (1 << HF_SVME_SHIFT)
180 #define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
181 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
182 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
183 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
184 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
185 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
187 /* hflags2 */
189 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
190 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
191 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */
192 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
193 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
194 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
196 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
197 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
198 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
199 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
200 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
201 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
203 #define CR0_PE_SHIFT 0
204 #define CR0_MP_SHIFT 1
206 #define CR0_PE_MASK (1U << 0)
207 #define CR0_MP_MASK (1U << 1)
208 #define CR0_EM_MASK (1U << 2)
209 #define CR0_TS_MASK (1U << 3)
210 #define CR0_ET_MASK (1U << 4)
211 #define CR0_NE_MASK (1U << 5)
212 #define CR0_WP_MASK (1U << 16)
213 #define CR0_AM_MASK (1U << 18)
214 #define CR0_PG_MASK (1U << 31)
216 #define CR4_VME_MASK (1U << 0)
217 #define CR4_PVI_MASK (1U << 1)
218 #define CR4_TSD_MASK (1U << 2)
219 #define CR4_DE_MASK (1U << 3)
220 #define CR4_PSE_MASK (1U << 4)
221 #define CR4_PAE_MASK (1U << 5)
222 #define CR4_MCE_MASK (1U << 6)
223 #define CR4_PGE_MASK (1U << 7)
224 #define CR4_PCE_MASK (1U << 8)
225 #define CR4_OSFXSR_SHIFT 9
226 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
227 #define CR4_OSXMMEXCPT_MASK (1U << 10)
228 #define CR4_VMXE_MASK (1U << 13)
229 #define CR4_SMXE_MASK (1U << 14)
230 #define CR4_FSGSBASE_MASK (1U << 16)
231 #define CR4_PCIDE_MASK (1U << 17)
232 #define CR4_OSXSAVE_MASK (1U << 18)
233 #define CR4_SMEP_MASK (1U << 20)
234 #define CR4_SMAP_MASK (1U << 21)
235 #define CR4_PKE_MASK (1U << 22)
237 #define DR6_BD (1 << 13)
238 #define DR6_BS (1 << 14)
239 #define DR6_BT (1 << 15)
240 #define DR6_FIXED_1 0xffff0ff0
242 #define DR7_GD (1 << 13)
243 #define DR7_TYPE_SHIFT 16
244 #define DR7_LEN_SHIFT 18
245 #define DR7_FIXED_1 0x00000400
246 #define DR7_GLOBAL_BP_MASK 0xaa
247 #define DR7_LOCAL_BP_MASK 0x55
248 #define DR7_MAX_BP 4
249 #define DR7_TYPE_BP_INST 0x0
250 #define DR7_TYPE_DATA_WR 0x1
251 #define DR7_TYPE_IO_RW 0x2
252 #define DR7_TYPE_DATA_RW 0x3
254 #define PG_PRESENT_BIT 0
255 #define PG_RW_BIT 1
256 #define PG_USER_BIT 2
257 #define PG_PWT_BIT 3
258 #define PG_PCD_BIT 4
259 #define PG_ACCESSED_BIT 5
260 #define PG_DIRTY_BIT 6
261 #define PG_PSE_BIT 7
262 #define PG_GLOBAL_BIT 8
263 #define PG_PSE_PAT_BIT 12
264 #define PG_PKRU_BIT 59
265 #define PG_NX_BIT 63
267 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
268 #define PG_RW_MASK (1 << PG_RW_BIT)
269 #define PG_USER_MASK (1 << PG_USER_BIT)
270 #define PG_PWT_MASK (1 << PG_PWT_BIT)
271 #define PG_PCD_MASK (1 << PG_PCD_BIT)
272 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
273 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
274 #define PG_PSE_MASK (1 << PG_PSE_BIT)
275 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
276 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
277 #define PG_ADDRESS_MASK 0x000ffffffffff000LL
278 #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
279 #define PG_HI_USER_MASK 0x7ff0000000000000LL
280 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
281 #define PG_NX_MASK (1ULL << PG_NX_BIT)
283 #define PG_ERROR_W_BIT 1
285 #define PG_ERROR_P_MASK 0x01
286 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
287 #define PG_ERROR_U_MASK 0x04
288 #define PG_ERROR_RSVD_MASK 0x08
289 #define PG_ERROR_I_D_MASK 0x10
290 #define PG_ERROR_PK_MASK 0x20
292 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
293 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
295 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
296 #define MCE_BANKS_DEF 10
298 #define MCG_CAP_BANKS_MASK 0xff
300 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
301 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
302 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
304 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
305 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
306 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
307 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
308 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
309 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
310 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
311 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
312 #define MCI_STATUS_AR (1ULL<<55) /* Action required */
314 /* MISC register defines */
315 #define MCM_ADDR_SEGOFF 0 /* segment offset */
316 #define MCM_ADDR_LINEAR 1 /* linear address */
317 #define MCM_ADDR_PHYS 2 /* physical address */
318 #define MCM_ADDR_MEM 3 /* memory address */
319 #define MCM_ADDR_GENERIC 7 /* generic */
321 #define MSR_IA32_TSC 0x10
322 #define MSR_IA32_APICBASE 0x1b
323 #define MSR_IA32_APICBASE_BSP (1<<8)
324 #define MSR_IA32_APICBASE_ENABLE (1<<11)
325 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
326 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
327 #define MSR_TSC_ADJUST 0x0000003b
328 #define MSR_IA32_TSCDEADLINE 0x6e0
330 #define MSR_P6_PERFCTR0 0xc1
332 #define MSR_IA32_SMBASE 0x9e
333 #define MSR_MTRRcap 0xfe
334 #define MSR_MTRRcap_VCNT 8
335 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
336 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
338 #define MSR_IA32_SYSENTER_CS 0x174
339 #define MSR_IA32_SYSENTER_ESP 0x175
340 #define MSR_IA32_SYSENTER_EIP 0x176
342 #define MSR_MCG_CAP 0x179
343 #define MSR_MCG_STATUS 0x17a
344 #define MSR_MCG_CTL 0x17b
346 #define MSR_P6_EVNTSEL0 0x186
348 #define MSR_IA32_PERF_STATUS 0x198
350 #define MSR_IA32_MISC_ENABLE 0x1a0
351 /* Indicates good rep/movs microcode on some processors: */
352 #define MSR_IA32_MISC_ENABLE_DEFAULT 1
354 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
355 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
357 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
359 #define MSR_MTRRfix64K_00000 0x250
360 #define MSR_MTRRfix16K_80000 0x258
361 #define MSR_MTRRfix16K_A0000 0x259
362 #define MSR_MTRRfix4K_C0000 0x268
363 #define MSR_MTRRfix4K_C8000 0x269
364 #define MSR_MTRRfix4K_D0000 0x26a
365 #define MSR_MTRRfix4K_D8000 0x26b
366 #define MSR_MTRRfix4K_E0000 0x26c
367 #define MSR_MTRRfix4K_E8000 0x26d
368 #define MSR_MTRRfix4K_F0000 0x26e
369 #define MSR_MTRRfix4K_F8000 0x26f
371 #define MSR_PAT 0x277
373 #define MSR_MTRRdefType 0x2ff
375 #define MSR_CORE_PERF_FIXED_CTR0 0x309
376 #define MSR_CORE_PERF_FIXED_CTR1 0x30a
377 #define MSR_CORE_PERF_FIXED_CTR2 0x30b
378 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
379 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
380 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
381 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
383 #define MSR_MC0_CTL 0x400
384 #define MSR_MC0_STATUS 0x401
385 #define MSR_MC0_ADDR 0x402
386 #define MSR_MC0_MISC 0x403
388 #define MSR_EFER 0xc0000080
390 #define MSR_EFER_SCE (1 << 0)
391 #define MSR_EFER_LME (1 << 8)
392 #define MSR_EFER_LMA (1 << 10)
393 #define MSR_EFER_NXE (1 << 11)
394 #define MSR_EFER_SVME (1 << 12)
395 #define MSR_EFER_FFXSR (1 << 14)
397 #define MSR_STAR 0xc0000081
398 #define MSR_LSTAR 0xc0000082
399 #define MSR_CSTAR 0xc0000083
400 #define MSR_FMASK 0xc0000084
401 #define MSR_FSBASE 0xc0000100
402 #define MSR_GSBASE 0xc0000101
403 #define MSR_KERNELGSBASE 0xc0000102
404 #define MSR_TSC_AUX 0xc0000103
406 #define MSR_VM_HSAVE_PA 0xc0010117
408 #define MSR_IA32_BNDCFGS 0x00000d90
409 #define MSR_IA32_XSS 0x00000da0
411 #define XSTATE_FP_BIT 0
412 #define XSTATE_SSE_BIT 1
413 #define XSTATE_YMM_BIT 2
414 #define XSTATE_BNDREGS_BIT 3
415 #define XSTATE_BNDCSR_BIT 4
416 #define XSTATE_OPMASK_BIT 5
417 #define XSTATE_ZMM_Hi256_BIT 6
418 #define XSTATE_Hi16_ZMM_BIT 7
419 #define XSTATE_PKRU_BIT 9
421 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
422 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
423 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
424 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
425 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
426 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
427 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
428 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
429 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
431 /* CPUID feature words */
432 typedef enum FeatureWord {
433 FEAT_1_EDX, /* CPUID[1].EDX */
434 FEAT_1_ECX, /* CPUID[1].ECX */
435 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
436 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
437 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
438 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
439 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
440 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
441 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
442 FEAT_SVM, /* CPUID[8000_000A].EDX */
443 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
444 FEAT_6_EAX, /* CPUID[6].EAX */
445 FEATURE_WORDS,
446 } FeatureWord;
448 typedef uint32_t FeatureWordArray[FEATURE_WORDS];
450 /* cpuid_features bits */
451 #define CPUID_FP87 (1U << 0)
452 #define CPUID_VME (1U << 1)
453 #define CPUID_DE (1U << 2)
454 #define CPUID_PSE (1U << 3)
455 #define CPUID_TSC (1U << 4)
456 #define CPUID_MSR (1U << 5)
457 #define CPUID_PAE (1U << 6)
458 #define CPUID_MCE (1U << 7)
459 #define CPUID_CX8 (1U << 8)
460 #define CPUID_APIC (1U << 9)
461 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */
462 #define CPUID_MTRR (1U << 12)
463 #define CPUID_PGE (1U << 13)
464 #define CPUID_MCA (1U << 14)
465 #define CPUID_CMOV (1U << 15)
466 #define CPUID_PAT (1U << 16)
467 #define CPUID_PSE36 (1U << 17)
468 #define CPUID_PN (1U << 18)
469 #define CPUID_CLFLUSH (1U << 19)
470 #define CPUID_DTS (1U << 21)
471 #define CPUID_ACPI (1U << 22)
472 #define CPUID_MMX (1U << 23)
473 #define CPUID_FXSR (1U << 24)
474 #define CPUID_SSE (1U << 25)
475 #define CPUID_SSE2 (1U << 26)
476 #define CPUID_SS (1U << 27)
477 #define CPUID_HT (1U << 28)
478 #define CPUID_TM (1U << 29)
479 #define CPUID_IA64 (1U << 30)
480 #define CPUID_PBE (1U << 31)
482 #define CPUID_EXT_SSE3 (1U << 0)
483 #define CPUID_EXT_PCLMULQDQ (1U << 1)
484 #define CPUID_EXT_DTES64 (1U << 2)
485 #define CPUID_EXT_MONITOR (1U << 3)
486 #define CPUID_EXT_DSCPL (1U << 4)
487 #define CPUID_EXT_VMX (1U << 5)
488 #define CPUID_EXT_SMX (1U << 6)
489 #define CPUID_EXT_EST (1U << 7)
490 #define CPUID_EXT_TM2 (1U << 8)
491 #define CPUID_EXT_SSSE3 (1U << 9)
492 #define CPUID_EXT_CID (1U << 10)
493 #define CPUID_EXT_FMA (1U << 12)
494 #define CPUID_EXT_CX16 (1U << 13)
495 #define CPUID_EXT_XTPR (1U << 14)
496 #define CPUID_EXT_PDCM (1U << 15)
497 #define CPUID_EXT_PCID (1U << 17)
498 #define CPUID_EXT_DCA (1U << 18)
499 #define CPUID_EXT_SSE41 (1U << 19)
500 #define CPUID_EXT_SSE42 (1U << 20)
501 #define CPUID_EXT_X2APIC (1U << 21)
502 #define CPUID_EXT_MOVBE (1U << 22)
503 #define CPUID_EXT_POPCNT (1U << 23)
504 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
505 #define CPUID_EXT_AES (1U << 25)
506 #define CPUID_EXT_XSAVE (1U << 26)
507 #define CPUID_EXT_OSXSAVE (1U << 27)
508 #define CPUID_EXT_AVX (1U << 28)
509 #define CPUID_EXT_F16C (1U << 29)
510 #define CPUID_EXT_RDRAND (1U << 30)
511 #define CPUID_EXT_HYPERVISOR (1U << 31)
513 #define CPUID_EXT2_FPU (1U << 0)
514 #define CPUID_EXT2_VME (1U << 1)
515 #define CPUID_EXT2_DE (1U << 2)
516 #define CPUID_EXT2_PSE (1U << 3)
517 #define CPUID_EXT2_TSC (1U << 4)
518 #define CPUID_EXT2_MSR (1U << 5)
519 #define CPUID_EXT2_PAE (1U << 6)
520 #define CPUID_EXT2_MCE (1U << 7)
521 #define CPUID_EXT2_CX8 (1U << 8)
522 #define CPUID_EXT2_APIC (1U << 9)
523 #define CPUID_EXT2_SYSCALL (1U << 11)
524 #define CPUID_EXT2_MTRR (1U << 12)
525 #define CPUID_EXT2_PGE (1U << 13)
526 #define CPUID_EXT2_MCA (1U << 14)
527 #define CPUID_EXT2_CMOV (1U << 15)
528 #define CPUID_EXT2_PAT (1U << 16)
529 #define CPUID_EXT2_PSE36 (1U << 17)
530 #define CPUID_EXT2_MP (1U << 19)
531 #define CPUID_EXT2_NX (1U << 20)
532 #define CPUID_EXT2_MMXEXT (1U << 22)
533 #define CPUID_EXT2_MMX (1U << 23)
534 #define CPUID_EXT2_FXSR (1U << 24)
535 #define CPUID_EXT2_FFXSR (1U << 25)
536 #define CPUID_EXT2_PDPE1GB (1U << 26)
537 #define CPUID_EXT2_RDTSCP (1U << 27)
538 #define CPUID_EXT2_LM (1U << 29)
539 #define CPUID_EXT2_3DNOWEXT (1U << 30)
540 #define CPUID_EXT2_3DNOW (1U << 31)
542 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
543 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
544 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
545 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
546 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
547 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
548 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
549 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
550 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
551 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
553 #define CPUID_EXT3_LAHF_LM (1U << 0)
554 #define CPUID_EXT3_CMP_LEG (1U << 1)
555 #define CPUID_EXT3_SVM (1U << 2)
556 #define CPUID_EXT3_EXTAPIC (1U << 3)
557 #define CPUID_EXT3_CR8LEG (1U << 4)
558 #define CPUID_EXT3_ABM (1U << 5)
559 #define CPUID_EXT3_SSE4A (1U << 6)
560 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
561 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
562 #define CPUID_EXT3_OSVW (1U << 9)
563 #define CPUID_EXT3_IBS (1U << 10)
564 #define CPUID_EXT3_XOP (1U << 11)
565 #define CPUID_EXT3_SKINIT (1U << 12)
566 #define CPUID_EXT3_WDT (1U << 13)
567 #define CPUID_EXT3_LWP (1U << 15)
568 #define CPUID_EXT3_FMA4 (1U << 16)
569 #define CPUID_EXT3_TCE (1U << 17)
570 #define CPUID_EXT3_NODEID (1U << 19)
571 #define CPUID_EXT3_TBM (1U << 21)
572 #define CPUID_EXT3_TOPOEXT (1U << 22)
573 #define CPUID_EXT3_PERFCORE (1U << 23)
574 #define CPUID_EXT3_PERFNB (1U << 24)
576 #define CPUID_SVM_NPT (1U << 0)
577 #define CPUID_SVM_LBRV (1U << 1)
578 #define CPUID_SVM_SVMLOCK (1U << 2)
579 #define CPUID_SVM_NRIPSAVE (1U << 3)
580 #define CPUID_SVM_TSCSCALE (1U << 4)
581 #define CPUID_SVM_VMCBCLEAN (1U << 5)
582 #define CPUID_SVM_FLUSHASID (1U << 6)
583 #define CPUID_SVM_DECODEASSIST (1U << 7)
584 #define CPUID_SVM_PAUSEFILTER (1U << 10)
585 #define CPUID_SVM_PFTHRESHOLD (1U << 12)
587 #define CPUID_7_0_EBX_FSGSBASE (1U << 0)
588 #define CPUID_7_0_EBX_BMI1 (1U << 3)
589 #define CPUID_7_0_EBX_HLE (1U << 4)
590 #define CPUID_7_0_EBX_AVX2 (1U << 5)
591 #define CPUID_7_0_EBX_SMEP (1U << 7)
592 #define CPUID_7_0_EBX_BMI2 (1U << 8)
593 #define CPUID_7_0_EBX_ERMS (1U << 9)
594 #define CPUID_7_0_EBX_INVPCID (1U << 10)
595 #define CPUID_7_0_EBX_RTM (1U << 11)
596 #define CPUID_7_0_EBX_MPX (1U << 14)
597 #define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
598 #define CPUID_7_0_EBX_RDSEED (1U << 18)
599 #define CPUID_7_0_EBX_ADX (1U << 19)
600 #define CPUID_7_0_EBX_SMAP (1U << 20)
601 #define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
602 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
603 #define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
604 #define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
605 #define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
606 #define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
608 #define CPUID_7_0_ECX_PKU (1U << 3)
609 #define CPUID_7_0_ECX_OSPKE (1U << 4)
611 #define CPUID_XSAVE_XSAVEOPT (1U << 0)
612 #define CPUID_XSAVE_XSAVEC (1U << 1)
613 #define CPUID_XSAVE_XGETBV1 (1U << 2)
614 #define CPUID_XSAVE_XSAVES (1U << 3)
616 #define CPUID_6_EAX_ARAT (1U << 2)
618 /* CPUID[0x80000007].EDX flags: */
619 #define CPUID_APM_INVTSC (1U << 8)
621 #define CPUID_VENDOR_SZ 12
623 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
624 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
625 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
626 #define CPUID_VENDOR_INTEL "GenuineIntel"
628 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
629 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
630 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
631 #define CPUID_VENDOR_AMD "AuthenticAMD"
633 #define CPUID_VENDOR_VIA "CentaurHauls"
635 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
636 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
638 #ifndef HYPERV_SPINLOCK_NEVER_RETRY
639 #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
640 #endif
642 #define EXCP00_DIVZ 0
643 #define EXCP01_DB 1
644 #define EXCP02_NMI 2
645 #define EXCP03_INT3 3
646 #define EXCP04_INTO 4
647 #define EXCP05_BOUND 5
648 #define EXCP06_ILLOP 6
649 #define EXCP07_PREX 7
650 #define EXCP08_DBLE 8
651 #define EXCP09_XERR 9
652 #define EXCP0A_TSS 10
653 #define EXCP0B_NOSEG 11
654 #define EXCP0C_STACK 12
655 #define EXCP0D_GPF 13
656 #define EXCP0E_PAGE 14
657 #define EXCP10_COPR 16
658 #define EXCP11_ALGN 17
659 #define EXCP12_MCHK 18
661 #define EXCP_SYSCALL 0x100 /* only happens in user only emulation
662 for syscall instruction */
663 #define EXCP_VSYSCALL 0x101 /* only happens in user only emulation
664 on x86_64 */
666 /* i386-specific interrupt pending bits. */
667 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
668 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
669 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
670 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
671 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
672 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
673 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
675 /* Use a clearer name for this. */
676 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
678 typedef enum {
679 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
680 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
682 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
683 CC_OP_MULW,
684 CC_OP_MULL,
685 CC_OP_MULQ,
687 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
688 CC_OP_ADDW,
689 CC_OP_ADDL,
690 CC_OP_ADDQ,
692 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
693 CC_OP_ADCW,
694 CC_OP_ADCL,
695 CC_OP_ADCQ,
697 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
698 CC_OP_SUBW,
699 CC_OP_SUBL,
700 CC_OP_SUBQ,
702 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
703 CC_OP_SBBW,
704 CC_OP_SBBL,
705 CC_OP_SBBQ,
707 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
708 CC_OP_LOGICW,
709 CC_OP_LOGICL,
710 CC_OP_LOGICQ,
712 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
713 CC_OP_INCW,
714 CC_OP_INCL,
715 CC_OP_INCQ,
717 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
718 CC_OP_DECW,
719 CC_OP_DECL,
720 CC_OP_DECQ,
722 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
723 CC_OP_SHLW,
724 CC_OP_SHLL,
725 CC_OP_SHLQ,
727 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
728 CC_OP_SARW,
729 CC_OP_SARL,
730 CC_OP_SARQ,
732 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
733 CC_OP_BMILGW,
734 CC_OP_BMILGL,
735 CC_OP_BMILGQ,
737 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
738 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
739 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
741 CC_OP_CLR, /* Z set, all other flags clear. */
743 CC_OP_NB,
744 } CCOp;
746 typedef struct SegmentCache {
747 uint32_t selector;
748 target_ulong base;
749 uint32_t limit;
750 uint32_t flags;
751 } SegmentCache;
753 #define MMREG_UNION(n, bits) \
754 union n { \
755 uint8_t _b_##n[(bits)/8]; \
756 uint16_t _w_##n[(bits)/16]; \
757 uint32_t _l_##n[(bits)/32]; \
758 uint64_t _q_##n[(bits)/64]; \
759 float32 _s_##n[(bits)/32]; \
760 float64 _d_##n[(bits)/64]; \
763 typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
764 typedef MMREG_UNION(MMXReg, 64) MMXReg;
766 typedef struct BNDReg {
767 uint64_t lb;
768 uint64_t ub;
769 } BNDReg;
771 typedef struct BNDCSReg {
772 uint64_t cfgu;
773 uint64_t sts;
774 } BNDCSReg;
776 #define BNDCFG_ENABLE 1ULL
777 #define BNDCFG_BNDPRESERVE 2ULL
778 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
780 #ifdef HOST_WORDS_BIGENDIAN
781 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
782 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
783 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
784 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
785 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
786 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
788 #define MMX_B(n) _b_MMXReg[7 - (n)]
789 #define MMX_W(n) _w_MMXReg[3 - (n)]
790 #define MMX_L(n) _l_MMXReg[1 - (n)]
791 #define MMX_S(n) _s_MMXReg[1 - (n)]
792 #else
793 #define ZMM_B(n) _b_ZMMReg[n]
794 #define ZMM_W(n) _w_ZMMReg[n]
795 #define ZMM_L(n) _l_ZMMReg[n]
796 #define ZMM_S(n) _s_ZMMReg[n]
797 #define ZMM_Q(n) _q_ZMMReg[n]
798 #define ZMM_D(n) _d_ZMMReg[n]
800 #define MMX_B(n) _b_MMXReg[n]
801 #define MMX_W(n) _w_MMXReg[n]
802 #define MMX_L(n) _l_MMXReg[n]
803 #define MMX_S(n) _s_MMXReg[n]
804 #endif
805 #define MMX_Q(n) _q_MMXReg[n]
807 typedef union {
808 floatx80 d __attribute__((aligned(16)));
809 MMXReg mmx;
810 } FPReg;
812 typedef struct {
813 uint64_t base;
814 uint64_t mask;
815 } MTRRVar;
817 #define CPU_NB_REGS64 16
818 #define CPU_NB_REGS32 8
820 #ifdef TARGET_X86_64
821 #define CPU_NB_REGS CPU_NB_REGS64
822 #else
823 #define CPU_NB_REGS CPU_NB_REGS32
824 #endif
826 #define MAX_FIXED_COUNTERS 3
827 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
829 #define NB_MMU_MODES 3
830 #define TARGET_INSN_START_EXTRA_WORDS 1
832 #define NB_OPMASK_REGS 8
834 typedef enum TPRAccess {
835 TPR_ACCESS_READ,
836 TPR_ACCESS_WRITE,
837 } TPRAccess;
839 typedef struct CPUX86State {
840 /* standard registers */
841 target_ulong regs[CPU_NB_REGS];
842 target_ulong eip;
843 target_ulong eflags; /* eflags register. During CPU emulation, CC
844 flags and DF are set to zero because they are
845 stored elsewhere */
847 /* emulator internal eflags handling */
848 target_ulong cc_dst;
849 target_ulong cc_src;
850 target_ulong cc_src2;
851 uint32_t cc_op;
852 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
853 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
854 are known at translation time. */
855 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
857 /* segments */
858 SegmentCache segs[6]; /* selector values */
859 SegmentCache ldt;
860 SegmentCache tr;
861 SegmentCache gdt; /* only base and limit are used */
862 SegmentCache idt; /* only base and limit are used */
864 target_ulong cr[5]; /* NOTE: cr1 is unused */
865 int32_t a20_mask;
867 BNDReg bnd_regs[4];
868 BNDCSReg bndcs_regs;
869 uint64_t msr_bndcfgs;
870 uint64_t efer;
872 /* Beginning of state preserved by INIT (dummy marker). */
873 struct {} start_init_save;
875 /* FPU state */
876 unsigned int fpstt; /* top of stack index */
877 uint16_t fpus;
878 uint16_t fpuc;
879 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
880 FPReg fpregs[8];
881 /* KVM-only so far */
882 uint16_t fpop;
883 uint64_t fpip;
884 uint64_t fpdp;
886 /* emulator internal variables */
887 float_status fp_status;
888 floatx80 ft0;
890 float_status mmx_status; /* for 3DNow! float ops */
891 float_status sse_status;
892 uint32_t mxcsr;
893 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
894 ZMMReg xmm_t0;
895 MMXReg mmx_t0;
897 uint64_t opmask_regs[NB_OPMASK_REGS];
899 /* sysenter registers */
900 uint32_t sysenter_cs;
901 target_ulong sysenter_esp;
902 target_ulong sysenter_eip;
903 uint64_t star;
905 uint64_t vm_hsave;
907 #ifdef TARGET_X86_64
908 target_ulong lstar;
909 target_ulong cstar;
910 target_ulong fmask;
911 target_ulong kernelgsbase;
912 #endif
914 uint64_t tsc;
915 uint64_t tsc_adjust;
916 uint64_t tsc_deadline;
918 uint64_t mcg_status;
919 uint64_t msr_ia32_misc_enable;
920 uint64_t msr_ia32_feature_control;
922 uint64_t msr_fixed_ctr_ctrl;
923 uint64_t msr_global_ctrl;
924 uint64_t msr_global_status;
925 uint64_t msr_global_ovf_ctrl;
926 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
927 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
928 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
930 uint64_t pat;
931 uint32_t smbase;
933 /* End of state preserved by INIT (dummy marker). */
934 struct {} end_init_save;
936 uint64_t system_time_msr;
937 uint64_t wall_clock_msr;
938 uint64_t steal_time_msr;
939 uint64_t async_pf_en_msr;
940 uint64_t pv_eoi_en_msr;
942 uint64_t msr_hv_hypercall;
943 uint64_t msr_hv_guest_os_id;
944 uint64_t msr_hv_vapic;
945 uint64_t msr_hv_tsc;
946 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
947 uint64_t msr_hv_runtime;
948 uint64_t msr_hv_synic_control;
949 uint64_t msr_hv_synic_version;
950 uint64_t msr_hv_synic_evt_page;
951 uint64_t msr_hv_synic_msg_page;
952 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
953 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
954 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
956 /* exception/interrupt handling */
957 int error_code;
958 int exception_is_int;
959 target_ulong exception_next_eip;
960 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
961 union {
962 struct CPUBreakpoint *cpu_breakpoint[4];
963 struct CPUWatchpoint *cpu_watchpoint[4];
964 }; /* break/watchpoints for dr[0..3] */
965 int old_exception; /* exception in flight */
967 uint64_t vm_vmcb;
968 uint64_t tsc_offset;
969 uint64_t intercept;
970 uint16_t intercept_cr_read;
971 uint16_t intercept_cr_write;
972 uint16_t intercept_dr_read;
973 uint16_t intercept_dr_write;
974 uint32_t intercept_exceptions;
975 uint8_t v_tpr;
977 /* KVM states, automatically cleared on reset */
978 uint8_t nmi_injected;
979 uint8_t nmi_pending;
981 CPU_COMMON
983 /* Fields from here on are preserved across CPU reset. */
985 /* processor features (e.g. for CPUID insn) */
986 uint32_t cpuid_level;
987 uint32_t cpuid_xlevel;
988 uint32_t cpuid_xlevel2;
989 uint32_t cpuid_vendor1;
990 uint32_t cpuid_vendor2;
991 uint32_t cpuid_vendor3;
992 uint32_t cpuid_version;
993 FeatureWordArray features;
994 uint32_t cpuid_model[12];
996 /* MTRRs */
997 uint64_t mtrr_fixed[11];
998 uint64_t mtrr_deftype;
999 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
1001 /* For KVM */
1002 uint32_t mp_state;
1003 int32_t exception_injected;
1004 int32_t interrupt_injected;
1005 uint8_t soft_interrupt;
1006 uint8_t has_error_code;
1007 uint32_t sipi_vector;
1008 bool tsc_valid;
1009 int64_t tsc_khz;
1010 int64_t user_tsc_khz; /* for sanity check only */
1011 void *kvm_xsave_buf;
1013 uint64_t mcg_cap;
1014 uint64_t mcg_ctl;
1015 uint64_t mce_banks[MCE_BANKS_DEF*4];
1017 uint64_t tsc_aux;
1019 /* vmstate */
1020 uint16_t fpus_vmstate;
1021 uint16_t fptag_vmstate;
1022 uint16_t fpregs_format_vmstate;
1023 uint64_t xstate_bv;
1025 uint64_t xcr0;
1026 uint64_t xss;
1028 uint32_t pkru;
1030 TPRAccess tpr_access_type;
1031 } CPUX86State;
1033 #include "cpu-qom.h"
1035 X86CPU *cpu_x86_init(const char *cpu_model);
1036 X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
1037 int cpu_x86_exec(CPUState *cpu);
1038 void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
1039 void x86_cpudef_setup(void);
1040 int cpu_x86_support_mca_broadcast(CPUX86State *env);
1042 int cpu_get_pic_interrupt(CPUX86State *s);
1043 /* MSDOS compatibility mode FPU exception support */
1044 void cpu_set_ferr(CPUX86State *s);
1046 /* this function must always be used to load data in the segment
1047 cache: it synchronizes the hflags with the segment cache values */
1048 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
1049 int seg_reg, unsigned int selector,
1050 target_ulong base,
1051 unsigned int limit,
1052 unsigned int flags)
1054 SegmentCache *sc;
1055 unsigned int new_hflags;
1057 sc = &env->segs[seg_reg];
1058 sc->selector = selector;
1059 sc->base = base;
1060 sc->limit = limit;
1061 sc->flags = flags;
1063 /* update the hidden flags */
1065 if (seg_reg == R_CS) {
1066 #ifdef TARGET_X86_64
1067 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1068 /* long mode */
1069 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1070 env->hflags &= ~(HF_ADDSEG_MASK);
1071 } else
1072 #endif
1074 /* legacy / compatibility case */
1075 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1076 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1077 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1078 new_hflags;
1081 if (seg_reg == R_SS) {
1082 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1083 #if HF_CPL_MASK != 3
1084 #error HF_CPL_MASK is hardcoded
1085 #endif
1086 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
1088 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1089 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1090 if (env->hflags & HF_CS64_MASK) {
1091 /* zero base assumed for DS, ES and SS in long mode */
1092 } else if (!(env->cr[0] & CR0_PE_MASK) ||
1093 (env->eflags & VM_MASK) ||
1094 !(env->hflags & HF_CS32_MASK)) {
1095 /* XXX: try to avoid this test. The problem comes from the
1096 fact that is real mode or vm86 mode we only modify the
1097 'base' and 'selector' fields of the segment cache to go
1098 faster. A solution may be to force addseg to one in
1099 translate-i386.c. */
1100 new_hflags |= HF_ADDSEG_MASK;
1101 } else {
1102 new_hflags |= ((env->segs[R_DS].base |
1103 env->segs[R_ES].base |
1104 env->segs[R_SS].base) != 0) <<
1105 HF_ADDSEG_SHIFT;
1107 env->hflags = (env->hflags &
1108 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1112 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1113 uint8_t sipi_vector)
1115 CPUState *cs = CPU(cpu);
1116 CPUX86State *env = &cpu->env;
1118 env->eip = 0;
1119 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1120 sipi_vector << 12,
1121 env->segs[R_CS].limit,
1122 env->segs[R_CS].flags);
1123 cs->halted = 0;
1126 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1127 target_ulong *base, unsigned int *limit,
1128 unsigned int *flags);
1130 /* op_helper.c */
1131 /* used for debug or cpu save/restore */
1132 void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1133 floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1135 /* cpu-exec.c */
1136 /* the following helpers are only usable in user mode simulation as
1137 they can trigger unexpected exceptions */
1138 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1139 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1140 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1142 /* you can call this signal handler from your SIGBUS and SIGSEGV
1143 signal handlers to inform the virtual CPU of exceptions. non zero
1144 is returned if the signal was handled by the virtual CPU. */
1145 int cpu_x86_signal_handler(int host_signum, void *pinfo,
1146 void *puc);
1148 /* cpu.c */
1149 typedef struct ExtSaveArea {
1150 uint32_t feature, bits;
1151 uint32_t offset, size;
1152 } ExtSaveArea;
1154 extern const ExtSaveArea x86_ext_save_areas[];
1156 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1157 uint32_t *eax, uint32_t *ebx,
1158 uint32_t *ecx, uint32_t *edx);
1159 void cpu_clear_apic_feature(CPUX86State *env);
1160 void host_cpuid(uint32_t function, uint32_t count,
1161 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1163 /* helper.c */
1164 int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
1165 int is_write, int mmu_idx);
1166 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
1168 #ifndef CONFIG_USER_ONLY
1169 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1170 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1171 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1172 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1173 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1174 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1175 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1176 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1177 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1178 #endif
1180 void breakpoint_handler(CPUState *cs);
1182 /* will be suppressed */
1183 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1184 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1185 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1186 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
1188 /* hw/pc.c */
1189 uint64_t cpu_get_tsc(CPUX86State *env);
1191 #define TARGET_PAGE_BITS 12
1193 #ifdef TARGET_X86_64
1194 #define TARGET_PHYS_ADDR_SPACE_BITS 52
1195 /* ??? This is really 48 bits, sign-extended, but the only thing
1196 accessible to userland with bit 48 set is the VSYSCALL, and that
1197 is handled via other mechanisms. */
1198 #define TARGET_VIRT_ADDR_SPACE_BITS 47
1199 #else
1200 #define TARGET_PHYS_ADDR_SPACE_BITS 36
1201 #define TARGET_VIRT_ADDR_SPACE_BITS 32
1202 #endif
1204 /* XXX: This value should match the one returned by CPUID
1205 * and in exec.c */
1206 # if defined(TARGET_X86_64)
1207 # define PHYS_ADDR_MASK 0xffffffffffLL
1208 # else
1209 # define PHYS_ADDR_MASK 0xfffffffffLL
1210 # endif
1212 #define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
1214 #define cpu_exec cpu_x86_exec
1215 #define cpu_signal_handler cpu_x86_signal_handler
1216 #define cpu_list x86_cpu_list
1217 #define cpudef_setup x86_cpudef_setup
1219 /* MMU modes definitions */
1220 #define MMU_MODE0_SUFFIX _ksmap
1221 #define MMU_MODE1_SUFFIX _user
1222 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
1223 #define MMU_KSMAP_IDX 0
1224 #define MMU_USER_IDX 1
1225 #define MMU_KNOSMAP_IDX 2
1226 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
1228 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1229 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
1230 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1233 static inline int cpu_mmu_index_kernel(CPUX86State *env)
1235 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1236 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1237 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1240 #define CC_DST (env->cc_dst)
1241 #define CC_SRC (env->cc_src)
1242 #define CC_SRC2 (env->cc_src2)
1243 #define CC_OP (env->cc_op)
1245 /* n must be a constant to be efficient */
1246 static inline target_long lshift(target_long x, int n)
1248 if (n >= 0) {
1249 return x << n;
1250 } else {
1251 return x >> (-n);
1255 /* float macros */
1256 #define FT0 (env->ft0)
1257 #define ST0 (env->fpregs[env->fpstt].d)
1258 #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1259 #define ST1 ST(1)
1261 /* translate.c */
1262 void tcg_x86_init(void);
1264 #include "exec/cpu-all.h"
1265 #include "svm.h"
1267 #if !defined(CONFIG_USER_ONLY)
1268 #include "hw/i386/apic.h"
1269 #endif
1271 #include "exec/exec-all.h"
1273 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1274 target_ulong *cs_base, uint32_t *flags)
1276 *cs_base = env->segs[R_CS].base;
1277 *pc = *cs_base + env->eip;
1278 *flags = env->hflags |
1279 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
1282 void do_cpu_init(X86CPU *cpu);
1283 void do_cpu_sipi(X86CPU *cpu);
1285 #define MCE_INJECT_BROADCAST 1
1286 #define MCE_INJECT_UNCOND_AO 2
1288 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
1289 uint64_t status, uint64_t mcg_status, uint64_t addr,
1290 uint64_t misc, int flags);
1292 /* excp_helper.c */
1293 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1294 void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1295 uintptr_t retaddr);
1296 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1297 int error_code);
1298 void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1299 int error_code, uintptr_t retaddr);
1300 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1301 int error_code, int next_eip_addend);
1303 /* cc_helper.c */
1304 extern const uint8_t parity_table[256];
1305 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1306 void update_fp_status(CPUX86State *env);
1308 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1310 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1313 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1314 * after generating a call to a helper that uses this.
1316 static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1317 int update_mask)
1319 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1320 CC_OP = CC_OP_EFLAGS;
1321 env->df = 1 - (2 * ((eflags >> 10) & 1));
1322 env->eflags = (env->eflags & ~update_mask) |
1323 (eflags & update_mask) | 0x2;
1326 /* load efer and update the corresponding hflags. XXX: do consistency
1327 checks with cpuid bits? */
1328 static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1330 env->efer = val;
1331 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1332 if (env->efer & MSR_EFER_LMA) {
1333 env->hflags |= HF_LMA_MASK;
1335 if (env->efer & MSR_EFER_SVME) {
1336 env->hflags |= HF_SVME_MASK;
1340 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1342 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1345 /* fpu_helper.c */
1346 void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
1347 void cpu_set_fpuc(CPUX86State *env, uint16_t val);
1349 /* mem_helper.c */
1350 void helper_lock_init(void);
1352 /* svm_helper.c */
1353 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1354 uint64_t param);
1355 void QEMU_NORETURN cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1357 /* seg_helper.c */
1358 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1360 /* smm_helper.c */
1361 void do_smm_enter(X86CPU *cpu);
1362 void cpu_smm_update(X86CPU *cpu);
1364 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1366 /* Change the value of a KVM-specific default
1368 * If value is NULL, no default will be set and the original
1369 * value from the CPU model table will be kept.
1371 * It is valid to call this function only for properties that
1372 * are already present in the kvm_default_props table.
1374 void x86_cpu_change_kvm_default(const char *prop, const char *value);
1376 /* mpx_helper.c */
1377 void cpu_sync_bndcs_hflags(CPUX86State *env);
1379 /* Return name of 32-bit register, from a R_* constant */
1380 const char *get_register_name_32(unsigned int reg);
1382 void enable_compat_apic_id_mode(void);
1384 #define APIC_DEFAULT_ADDRESS 0xfee00000
1385 #define APIC_SPACE_SIZE 0x100000
1387 void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1388 fprintf_function cpu_fprintf, int flags);
1390 #endif /* CPU_I386_H */