pci core: assert ENOSPC when add capability
[qemu/ar7.git] / target-i386 / cpu.h
blob0426459bba3e5d3974a3ac8a189da5696c369964
1 /*
2 * i386 virtual CPU header
4 * Copyright (c) 2003 Fabrice Bellard
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef CPU_I386_H
20 #define CPU_I386_H
22 #include "qemu-common.h"
23 #include "cpu-qom.h"
24 #include "standard-headers/asm-x86/hyperv.h"
26 #ifdef TARGET_X86_64
27 #define TARGET_LONG_BITS 64
28 #else
29 #define TARGET_LONG_BITS 32
30 #endif
32 /* Maximum instruction code size */
33 #define TARGET_MAX_INSN_SIZE 16
35 /* support for self modifying code even if the modified instruction is
36 close to the modifying instruction */
37 #define TARGET_HAS_PRECISE_SMC
39 #ifdef TARGET_X86_64
40 #define I386_ELF_MACHINE EM_X86_64
41 #define ELF_MACHINE_UNAME "x86_64"
42 #else
43 #define I386_ELF_MACHINE EM_386
44 #define ELF_MACHINE_UNAME "i686"
45 #endif
47 #define CPUArchState struct CPUX86State
49 #include "exec/cpu-defs.h"
51 #include "fpu/softfloat.h"
53 #define R_EAX 0
54 #define R_ECX 1
55 #define R_EDX 2
56 #define R_EBX 3
57 #define R_ESP 4
58 #define R_EBP 5
59 #define R_ESI 6
60 #define R_EDI 7
62 #define R_AL 0
63 #define R_CL 1
64 #define R_DL 2
65 #define R_BL 3
66 #define R_AH 4
67 #define R_CH 5
68 #define R_DH 6
69 #define R_BH 7
71 #define R_ES 0
72 #define R_CS 1
73 #define R_SS 2
74 #define R_DS 3
75 #define R_FS 4
76 #define R_GS 5
78 /* segment descriptor fields */
79 #define DESC_G_MASK (1 << 23)
80 #define DESC_B_SHIFT 22
81 #define DESC_B_MASK (1 << DESC_B_SHIFT)
82 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
83 #define DESC_L_MASK (1 << DESC_L_SHIFT)
84 #define DESC_AVL_MASK (1 << 20)
85 #define DESC_P_MASK (1 << 15)
86 #define DESC_DPL_SHIFT 13
87 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
88 #define DESC_S_MASK (1 << 12)
89 #define DESC_TYPE_SHIFT 8
90 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
91 #define DESC_A_MASK (1 << 8)
93 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
94 #define DESC_C_MASK (1 << 10) /* code: conforming */
95 #define DESC_R_MASK (1 << 9) /* code: readable */
97 #define DESC_E_MASK (1 << 10) /* data: expansion direction */
98 #define DESC_W_MASK (1 << 9) /* data: writable */
100 #define DESC_TSS_BUSY_MASK (1 << 9)
102 /* eflags masks */
103 #define CC_C 0x0001
104 #define CC_P 0x0004
105 #define CC_A 0x0010
106 #define CC_Z 0x0040
107 #define CC_S 0x0080
108 #define CC_O 0x0800
110 #define TF_SHIFT 8
111 #define IOPL_SHIFT 12
112 #define VM_SHIFT 17
114 #define TF_MASK 0x00000100
115 #define IF_MASK 0x00000200
116 #define DF_MASK 0x00000400
117 #define IOPL_MASK 0x00003000
118 #define NT_MASK 0x00004000
119 #define RF_MASK 0x00010000
120 #define VM_MASK 0x00020000
121 #define AC_MASK 0x00040000
122 #define VIF_MASK 0x00080000
123 #define VIP_MASK 0x00100000
124 #define ID_MASK 0x00200000
126 /* hidden flags - used internally by qemu to represent additional cpu
127 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
128 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
129 positions to ease oring with eflags. */
130 /* current cpl */
131 #define HF_CPL_SHIFT 0
132 /* true if soft mmu is being used */
133 #define HF_SOFTMMU_SHIFT 2
134 /* true if hardware interrupts must be disabled for next instruction */
135 #define HF_INHIBIT_IRQ_SHIFT 3
136 /* 16 or 32 segments */
137 #define HF_CS32_SHIFT 4
138 #define HF_SS32_SHIFT 5
139 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
140 #define HF_ADDSEG_SHIFT 6
141 /* copy of CR0.PE (protected mode) */
142 #define HF_PE_SHIFT 7
143 #define HF_TF_SHIFT 8 /* must be same as eflags */
144 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
145 #define HF_EM_SHIFT 10
146 #define HF_TS_SHIFT 11
147 #define HF_IOPL_SHIFT 12 /* must be same as eflags */
148 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
149 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
150 #define HF_RF_SHIFT 16 /* must be same as eflags */
151 #define HF_VM_SHIFT 17 /* must be same as eflags */
152 #define HF_AC_SHIFT 18 /* must be same as eflags */
153 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */
154 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
155 #define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
156 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
157 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */
158 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
159 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
160 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
162 #define HF_CPL_MASK (3 << HF_CPL_SHIFT)
163 #define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
164 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
165 #define HF_CS32_MASK (1 << HF_CS32_SHIFT)
166 #define HF_SS32_MASK (1 << HF_SS32_SHIFT)
167 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
168 #define HF_PE_MASK (1 << HF_PE_SHIFT)
169 #define HF_TF_MASK (1 << HF_TF_SHIFT)
170 #define HF_MP_MASK (1 << HF_MP_SHIFT)
171 #define HF_EM_MASK (1 << HF_EM_SHIFT)
172 #define HF_TS_MASK (1 << HF_TS_SHIFT)
173 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
174 #define HF_LMA_MASK (1 << HF_LMA_SHIFT)
175 #define HF_CS64_MASK (1 << HF_CS64_SHIFT)
176 #define HF_RF_MASK (1 << HF_RF_SHIFT)
177 #define HF_VM_MASK (1 << HF_VM_SHIFT)
178 #define HF_AC_MASK (1 << HF_AC_SHIFT)
179 #define HF_SMM_MASK (1 << HF_SMM_SHIFT)
180 #define HF_SVME_MASK (1 << HF_SVME_SHIFT)
181 #define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
182 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
183 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
184 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
185 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
186 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
188 /* hflags2 */
190 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
191 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
192 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */
193 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
194 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
195 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
197 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
198 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
199 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
200 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
201 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
202 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
204 #define CR0_PE_SHIFT 0
205 #define CR0_MP_SHIFT 1
207 #define CR0_PE_MASK (1U << 0)
208 #define CR0_MP_MASK (1U << 1)
209 #define CR0_EM_MASK (1U << 2)
210 #define CR0_TS_MASK (1U << 3)
211 #define CR0_ET_MASK (1U << 4)
212 #define CR0_NE_MASK (1U << 5)
213 #define CR0_WP_MASK (1U << 16)
214 #define CR0_AM_MASK (1U << 18)
215 #define CR0_PG_MASK (1U << 31)
217 #define CR4_VME_MASK (1U << 0)
218 #define CR4_PVI_MASK (1U << 1)
219 #define CR4_TSD_MASK (1U << 2)
220 #define CR4_DE_MASK (1U << 3)
221 #define CR4_PSE_MASK (1U << 4)
222 #define CR4_PAE_MASK (1U << 5)
223 #define CR4_MCE_MASK (1U << 6)
224 #define CR4_PGE_MASK (1U << 7)
225 #define CR4_PCE_MASK (1U << 8)
226 #define CR4_OSFXSR_SHIFT 9
227 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
228 #define CR4_OSXMMEXCPT_MASK (1U << 10)
229 #define CR4_VMXE_MASK (1U << 13)
230 #define CR4_SMXE_MASK (1U << 14)
231 #define CR4_FSGSBASE_MASK (1U << 16)
232 #define CR4_PCIDE_MASK (1U << 17)
233 #define CR4_OSXSAVE_MASK (1U << 18)
234 #define CR4_SMEP_MASK (1U << 20)
235 #define CR4_SMAP_MASK (1U << 21)
236 #define CR4_PKE_MASK (1U << 22)
238 #define DR6_BD (1 << 13)
239 #define DR6_BS (1 << 14)
240 #define DR6_BT (1 << 15)
241 #define DR6_FIXED_1 0xffff0ff0
243 #define DR7_GD (1 << 13)
244 #define DR7_TYPE_SHIFT 16
245 #define DR7_LEN_SHIFT 18
246 #define DR7_FIXED_1 0x00000400
247 #define DR7_GLOBAL_BP_MASK 0xaa
248 #define DR7_LOCAL_BP_MASK 0x55
249 #define DR7_MAX_BP 4
250 #define DR7_TYPE_BP_INST 0x0
251 #define DR7_TYPE_DATA_WR 0x1
252 #define DR7_TYPE_IO_RW 0x2
253 #define DR7_TYPE_DATA_RW 0x3
255 #define PG_PRESENT_BIT 0
256 #define PG_RW_BIT 1
257 #define PG_USER_BIT 2
258 #define PG_PWT_BIT 3
259 #define PG_PCD_BIT 4
260 #define PG_ACCESSED_BIT 5
261 #define PG_DIRTY_BIT 6
262 #define PG_PSE_BIT 7
263 #define PG_GLOBAL_BIT 8
264 #define PG_PSE_PAT_BIT 12
265 #define PG_PKRU_BIT 59
266 #define PG_NX_BIT 63
268 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
269 #define PG_RW_MASK (1 << PG_RW_BIT)
270 #define PG_USER_MASK (1 << PG_USER_BIT)
271 #define PG_PWT_MASK (1 << PG_PWT_BIT)
272 #define PG_PCD_MASK (1 << PG_PCD_BIT)
273 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
274 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
275 #define PG_PSE_MASK (1 << PG_PSE_BIT)
276 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
277 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
278 #define PG_ADDRESS_MASK 0x000ffffffffff000LL
279 #define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
280 #define PG_HI_USER_MASK 0x7ff0000000000000LL
281 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
282 #define PG_NX_MASK (1ULL << PG_NX_BIT)
284 #define PG_ERROR_W_BIT 1
286 #define PG_ERROR_P_MASK 0x01
287 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
288 #define PG_ERROR_U_MASK 0x04
289 #define PG_ERROR_RSVD_MASK 0x08
290 #define PG_ERROR_I_D_MASK 0x10
291 #define PG_ERROR_PK_MASK 0x20
293 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
294 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
296 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
297 #define MCE_BANKS_DEF 10
299 #define MCG_CAP_BANKS_MASK 0xff
301 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
302 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
303 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
305 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */
306 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
307 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
308 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */
309 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
310 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
311 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
312 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
313 #define MCI_STATUS_AR (1ULL<<55) /* Action required */
315 /* MISC register defines */
316 #define MCM_ADDR_SEGOFF 0 /* segment offset */
317 #define MCM_ADDR_LINEAR 1 /* linear address */
318 #define MCM_ADDR_PHYS 2 /* physical address */
319 #define MCM_ADDR_MEM 3 /* memory address */
320 #define MCM_ADDR_GENERIC 7 /* generic */
322 #define MSR_IA32_TSC 0x10
323 #define MSR_IA32_APICBASE 0x1b
324 #define MSR_IA32_APICBASE_BSP (1<<8)
325 #define MSR_IA32_APICBASE_ENABLE (1<<11)
326 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
327 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
328 #define MSR_TSC_ADJUST 0x0000003b
329 #define MSR_IA32_TSCDEADLINE 0x6e0
331 #define MSR_P6_PERFCTR0 0xc1
333 #define MSR_IA32_SMBASE 0x9e
334 #define MSR_MTRRcap 0xfe
335 #define MSR_MTRRcap_VCNT 8
336 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
337 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
339 #define MSR_IA32_SYSENTER_CS 0x174
340 #define MSR_IA32_SYSENTER_ESP 0x175
341 #define MSR_IA32_SYSENTER_EIP 0x176
343 #define MSR_MCG_CAP 0x179
344 #define MSR_MCG_STATUS 0x17a
345 #define MSR_MCG_CTL 0x17b
347 #define MSR_P6_EVNTSEL0 0x186
349 #define MSR_IA32_PERF_STATUS 0x198
351 #define MSR_IA32_MISC_ENABLE 0x1a0
352 /* Indicates good rep/movs microcode on some processors: */
353 #define MSR_IA32_MISC_ENABLE_DEFAULT 1
355 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
356 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
358 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
360 #define MSR_MTRRfix64K_00000 0x250
361 #define MSR_MTRRfix16K_80000 0x258
362 #define MSR_MTRRfix16K_A0000 0x259
363 #define MSR_MTRRfix4K_C0000 0x268
364 #define MSR_MTRRfix4K_C8000 0x269
365 #define MSR_MTRRfix4K_D0000 0x26a
366 #define MSR_MTRRfix4K_D8000 0x26b
367 #define MSR_MTRRfix4K_E0000 0x26c
368 #define MSR_MTRRfix4K_E8000 0x26d
369 #define MSR_MTRRfix4K_F0000 0x26e
370 #define MSR_MTRRfix4K_F8000 0x26f
372 #define MSR_PAT 0x277
374 #define MSR_MTRRdefType 0x2ff
376 #define MSR_CORE_PERF_FIXED_CTR0 0x309
377 #define MSR_CORE_PERF_FIXED_CTR1 0x30a
378 #define MSR_CORE_PERF_FIXED_CTR2 0x30b
379 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
380 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
381 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
382 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
384 #define MSR_MC0_CTL 0x400
385 #define MSR_MC0_STATUS 0x401
386 #define MSR_MC0_ADDR 0x402
387 #define MSR_MC0_MISC 0x403
389 #define MSR_EFER 0xc0000080
391 #define MSR_EFER_SCE (1 << 0)
392 #define MSR_EFER_LME (1 << 8)
393 #define MSR_EFER_LMA (1 << 10)
394 #define MSR_EFER_NXE (1 << 11)
395 #define MSR_EFER_SVME (1 << 12)
396 #define MSR_EFER_FFXSR (1 << 14)
398 #define MSR_STAR 0xc0000081
399 #define MSR_LSTAR 0xc0000082
400 #define MSR_CSTAR 0xc0000083
401 #define MSR_FMASK 0xc0000084
402 #define MSR_FSBASE 0xc0000100
403 #define MSR_GSBASE 0xc0000101
404 #define MSR_KERNELGSBASE 0xc0000102
405 #define MSR_TSC_AUX 0xc0000103
407 #define MSR_VM_HSAVE_PA 0xc0010117
409 #define MSR_IA32_BNDCFGS 0x00000d90
410 #define MSR_IA32_XSS 0x00000da0
412 #define XSTATE_FP_BIT 0
413 #define XSTATE_SSE_BIT 1
414 #define XSTATE_YMM_BIT 2
415 #define XSTATE_BNDREGS_BIT 3
416 #define XSTATE_BNDCSR_BIT 4
417 #define XSTATE_OPMASK_BIT 5
418 #define XSTATE_ZMM_Hi256_BIT 6
419 #define XSTATE_Hi16_ZMM_BIT 7
420 #define XSTATE_PKRU_BIT 9
422 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
423 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
424 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
425 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
426 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
427 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
428 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
429 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
430 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
432 /* CPUID feature words */
433 typedef enum FeatureWord {
434 FEAT_1_EDX, /* CPUID[1].EDX */
435 FEAT_1_ECX, /* CPUID[1].ECX */
436 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
437 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
438 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
439 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
440 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
441 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
442 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
443 FEAT_SVM, /* CPUID[8000_000A].EDX */
444 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
445 FEAT_6_EAX, /* CPUID[6].EAX */
446 FEATURE_WORDS,
447 } FeatureWord;
449 typedef uint32_t FeatureWordArray[FEATURE_WORDS];
451 /* cpuid_features bits */
452 #define CPUID_FP87 (1U << 0)
453 #define CPUID_VME (1U << 1)
454 #define CPUID_DE (1U << 2)
455 #define CPUID_PSE (1U << 3)
456 #define CPUID_TSC (1U << 4)
457 #define CPUID_MSR (1U << 5)
458 #define CPUID_PAE (1U << 6)
459 #define CPUID_MCE (1U << 7)
460 #define CPUID_CX8 (1U << 8)
461 #define CPUID_APIC (1U << 9)
462 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */
463 #define CPUID_MTRR (1U << 12)
464 #define CPUID_PGE (1U << 13)
465 #define CPUID_MCA (1U << 14)
466 #define CPUID_CMOV (1U << 15)
467 #define CPUID_PAT (1U << 16)
468 #define CPUID_PSE36 (1U << 17)
469 #define CPUID_PN (1U << 18)
470 #define CPUID_CLFLUSH (1U << 19)
471 #define CPUID_DTS (1U << 21)
472 #define CPUID_ACPI (1U << 22)
473 #define CPUID_MMX (1U << 23)
474 #define CPUID_FXSR (1U << 24)
475 #define CPUID_SSE (1U << 25)
476 #define CPUID_SSE2 (1U << 26)
477 #define CPUID_SS (1U << 27)
478 #define CPUID_HT (1U << 28)
479 #define CPUID_TM (1U << 29)
480 #define CPUID_IA64 (1U << 30)
481 #define CPUID_PBE (1U << 31)
483 #define CPUID_EXT_SSE3 (1U << 0)
484 #define CPUID_EXT_PCLMULQDQ (1U << 1)
485 #define CPUID_EXT_DTES64 (1U << 2)
486 #define CPUID_EXT_MONITOR (1U << 3)
487 #define CPUID_EXT_DSCPL (1U << 4)
488 #define CPUID_EXT_VMX (1U << 5)
489 #define CPUID_EXT_SMX (1U << 6)
490 #define CPUID_EXT_EST (1U << 7)
491 #define CPUID_EXT_TM2 (1U << 8)
492 #define CPUID_EXT_SSSE3 (1U << 9)
493 #define CPUID_EXT_CID (1U << 10)
494 #define CPUID_EXT_FMA (1U << 12)
495 #define CPUID_EXT_CX16 (1U << 13)
496 #define CPUID_EXT_XTPR (1U << 14)
497 #define CPUID_EXT_PDCM (1U << 15)
498 #define CPUID_EXT_PCID (1U << 17)
499 #define CPUID_EXT_DCA (1U << 18)
500 #define CPUID_EXT_SSE41 (1U << 19)
501 #define CPUID_EXT_SSE42 (1U << 20)
502 #define CPUID_EXT_X2APIC (1U << 21)
503 #define CPUID_EXT_MOVBE (1U << 22)
504 #define CPUID_EXT_POPCNT (1U << 23)
505 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
506 #define CPUID_EXT_AES (1U << 25)
507 #define CPUID_EXT_XSAVE (1U << 26)
508 #define CPUID_EXT_OSXSAVE (1U << 27)
509 #define CPUID_EXT_AVX (1U << 28)
510 #define CPUID_EXT_F16C (1U << 29)
511 #define CPUID_EXT_RDRAND (1U << 30)
512 #define CPUID_EXT_HYPERVISOR (1U << 31)
514 #define CPUID_EXT2_FPU (1U << 0)
515 #define CPUID_EXT2_VME (1U << 1)
516 #define CPUID_EXT2_DE (1U << 2)
517 #define CPUID_EXT2_PSE (1U << 3)
518 #define CPUID_EXT2_TSC (1U << 4)
519 #define CPUID_EXT2_MSR (1U << 5)
520 #define CPUID_EXT2_PAE (1U << 6)
521 #define CPUID_EXT2_MCE (1U << 7)
522 #define CPUID_EXT2_CX8 (1U << 8)
523 #define CPUID_EXT2_APIC (1U << 9)
524 #define CPUID_EXT2_SYSCALL (1U << 11)
525 #define CPUID_EXT2_MTRR (1U << 12)
526 #define CPUID_EXT2_PGE (1U << 13)
527 #define CPUID_EXT2_MCA (1U << 14)
528 #define CPUID_EXT2_CMOV (1U << 15)
529 #define CPUID_EXT2_PAT (1U << 16)
530 #define CPUID_EXT2_PSE36 (1U << 17)
531 #define CPUID_EXT2_MP (1U << 19)
532 #define CPUID_EXT2_NX (1U << 20)
533 #define CPUID_EXT2_MMXEXT (1U << 22)
534 #define CPUID_EXT2_MMX (1U << 23)
535 #define CPUID_EXT2_FXSR (1U << 24)
536 #define CPUID_EXT2_FFXSR (1U << 25)
537 #define CPUID_EXT2_PDPE1GB (1U << 26)
538 #define CPUID_EXT2_RDTSCP (1U << 27)
539 #define CPUID_EXT2_LM (1U << 29)
540 #define CPUID_EXT2_3DNOWEXT (1U << 30)
541 #define CPUID_EXT2_3DNOW (1U << 31)
543 /* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
544 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
545 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
546 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
547 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
548 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
549 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
550 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
551 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
552 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
554 #define CPUID_EXT3_LAHF_LM (1U << 0)
555 #define CPUID_EXT3_CMP_LEG (1U << 1)
556 #define CPUID_EXT3_SVM (1U << 2)
557 #define CPUID_EXT3_EXTAPIC (1U << 3)
558 #define CPUID_EXT3_CR8LEG (1U << 4)
559 #define CPUID_EXT3_ABM (1U << 5)
560 #define CPUID_EXT3_SSE4A (1U << 6)
561 #define CPUID_EXT3_MISALIGNSSE (1U << 7)
562 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
563 #define CPUID_EXT3_OSVW (1U << 9)
564 #define CPUID_EXT3_IBS (1U << 10)
565 #define CPUID_EXT3_XOP (1U << 11)
566 #define CPUID_EXT3_SKINIT (1U << 12)
567 #define CPUID_EXT3_WDT (1U << 13)
568 #define CPUID_EXT3_LWP (1U << 15)
569 #define CPUID_EXT3_FMA4 (1U << 16)
570 #define CPUID_EXT3_TCE (1U << 17)
571 #define CPUID_EXT3_NODEID (1U << 19)
572 #define CPUID_EXT3_TBM (1U << 21)
573 #define CPUID_EXT3_TOPOEXT (1U << 22)
574 #define CPUID_EXT3_PERFCORE (1U << 23)
575 #define CPUID_EXT3_PERFNB (1U << 24)
577 #define CPUID_SVM_NPT (1U << 0)
578 #define CPUID_SVM_LBRV (1U << 1)
579 #define CPUID_SVM_SVMLOCK (1U << 2)
580 #define CPUID_SVM_NRIPSAVE (1U << 3)
581 #define CPUID_SVM_TSCSCALE (1U << 4)
582 #define CPUID_SVM_VMCBCLEAN (1U << 5)
583 #define CPUID_SVM_FLUSHASID (1U << 6)
584 #define CPUID_SVM_DECODEASSIST (1U << 7)
585 #define CPUID_SVM_PAUSEFILTER (1U << 10)
586 #define CPUID_SVM_PFTHRESHOLD (1U << 12)
588 #define CPUID_7_0_EBX_FSGSBASE (1U << 0)
589 #define CPUID_7_0_EBX_BMI1 (1U << 3)
590 #define CPUID_7_0_EBX_HLE (1U << 4)
591 #define CPUID_7_0_EBX_AVX2 (1U << 5)
592 #define CPUID_7_0_EBX_SMEP (1U << 7)
593 #define CPUID_7_0_EBX_BMI2 (1U << 8)
594 #define CPUID_7_0_EBX_ERMS (1U << 9)
595 #define CPUID_7_0_EBX_INVPCID (1U << 10)
596 #define CPUID_7_0_EBX_RTM (1U << 11)
597 #define CPUID_7_0_EBX_MPX (1U << 14)
598 #define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
599 #define CPUID_7_0_EBX_RDSEED (1U << 18)
600 #define CPUID_7_0_EBX_ADX (1U << 19)
601 #define CPUID_7_0_EBX_SMAP (1U << 20)
602 #define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
603 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
604 #define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
605 #define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
606 #define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
607 #define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
609 #define CPUID_7_0_ECX_PKU (1U << 3)
610 #define CPUID_7_0_ECX_OSPKE (1U << 4)
612 #define CPUID_XSAVE_XSAVEOPT (1U << 0)
613 #define CPUID_XSAVE_XSAVEC (1U << 1)
614 #define CPUID_XSAVE_XGETBV1 (1U << 2)
615 #define CPUID_XSAVE_XSAVES (1U << 3)
617 #define CPUID_6_EAX_ARAT (1U << 2)
619 /* CPUID[0x80000007].EDX flags: */
620 #define CPUID_APM_INVTSC (1U << 8)
622 #define CPUID_VENDOR_SZ 12
624 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
625 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
626 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
627 #define CPUID_VENDOR_INTEL "GenuineIntel"
629 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
630 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
631 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
632 #define CPUID_VENDOR_AMD "AuthenticAMD"
634 #define CPUID_VENDOR_VIA "CentaurHauls"
636 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
637 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
639 #ifndef HYPERV_SPINLOCK_NEVER_RETRY
640 #define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
641 #endif
643 #define EXCP00_DIVZ 0
644 #define EXCP01_DB 1
645 #define EXCP02_NMI 2
646 #define EXCP03_INT3 3
647 #define EXCP04_INTO 4
648 #define EXCP05_BOUND 5
649 #define EXCP06_ILLOP 6
650 #define EXCP07_PREX 7
651 #define EXCP08_DBLE 8
652 #define EXCP09_XERR 9
653 #define EXCP0A_TSS 10
654 #define EXCP0B_NOSEG 11
655 #define EXCP0C_STACK 12
656 #define EXCP0D_GPF 13
657 #define EXCP0E_PAGE 14
658 #define EXCP10_COPR 16
659 #define EXCP11_ALGN 17
660 #define EXCP12_MCHK 18
662 #define EXCP_SYSCALL 0x100 /* only happens in user only emulation
663 for syscall instruction */
665 /* i386-specific interrupt pending bits. */
666 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
667 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
668 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
669 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
670 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
671 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
672 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
674 /* Use a clearer name for this. */
675 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
677 typedef enum {
678 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
679 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
681 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
682 CC_OP_MULW,
683 CC_OP_MULL,
684 CC_OP_MULQ,
686 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
687 CC_OP_ADDW,
688 CC_OP_ADDL,
689 CC_OP_ADDQ,
691 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
692 CC_OP_ADCW,
693 CC_OP_ADCL,
694 CC_OP_ADCQ,
696 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
697 CC_OP_SUBW,
698 CC_OP_SUBL,
699 CC_OP_SUBQ,
701 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
702 CC_OP_SBBW,
703 CC_OP_SBBL,
704 CC_OP_SBBQ,
706 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
707 CC_OP_LOGICW,
708 CC_OP_LOGICL,
709 CC_OP_LOGICQ,
711 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
712 CC_OP_INCW,
713 CC_OP_INCL,
714 CC_OP_INCQ,
716 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
717 CC_OP_DECW,
718 CC_OP_DECL,
719 CC_OP_DECQ,
721 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
722 CC_OP_SHLW,
723 CC_OP_SHLL,
724 CC_OP_SHLQ,
726 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
727 CC_OP_SARW,
728 CC_OP_SARL,
729 CC_OP_SARQ,
731 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
732 CC_OP_BMILGW,
733 CC_OP_BMILGL,
734 CC_OP_BMILGQ,
736 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
737 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
738 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
740 CC_OP_CLR, /* Z set, all other flags clear. */
742 CC_OP_NB,
743 } CCOp;
745 typedef struct SegmentCache {
746 uint32_t selector;
747 target_ulong base;
748 uint32_t limit;
749 uint32_t flags;
750 } SegmentCache;
752 #define MMREG_UNION(n, bits) \
753 union n { \
754 uint8_t _b_##n[(bits)/8]; \
755 uint16_t _w_##n[(bits)/16]; \
756 uint32_t _l_##n[(bits)/32]; \
757 uint64_t _q_##n[(bits)/64]; \
758 float32 _s_##n[(bits)/32]; \
759 float64 _d_##n[(bits)/64]; \
762 typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
763 typedef MMREG_UNION(MMXReg, 64) MMXReg;
765 typedef struct BNDReg {
766 uint64_t lb;
767 uint64_t ub;
768 } BNDReg;
770 typedef struct BNDCSReg {
771 uint64_t cfgu;
772 uint64_t sts;
773 } BNDCSReg;
775 #define BNDCFG_ENABLE 1ULL
776 #define BNDCFG_BNDPRESERVE 2ULL
777 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
779 #ifdef HOST_WORDS_BIGENDIAN
780 #define ZMM_B(n) _b_ZMMReg[63 - (n)]
781 #define ZMM_W(n) _w_ZMMReg[31 - (n)]
782 #define ZMM_L(n) _l_ZMMReg[15 - (n)]
783 #define ZMM_S(n) _s_ZMMReg[15 - (n)]
784 #define ZMM_Q(n) _q_ZMMReg[7 - (n)]
785 #define ZMM_D(n) _d_ZMMReg[7 - (n)]
787 #define MMX_B(n) _b_MMXReg[7 - (n)]
788 #define MMX_W(n) _w_MMXReg[3 - (n)]
789 #define MMX_L(n) _l_MMXReg[1 - (n)]
790 #define MMX_S(n) _s_MMXReg[1 - (n)]
791 #else
792 #define ZMM_B(n) _b_ZMMReg[n]
793 #define ZMM_W(n) _w_ZMMReg[n]
794 #define ZMM_L(n) _l_ZMMReg[n]
795 #define ZMM_S(n) _s_ZMMReg[n]
796 #define ZMM_Q(n) _q_ZMMReg[n]
797 #define ZMM_D(n) _d_ZMMReg[n]
799 #define MMX_B(n) _b_MMXReg[n]
800 #define MMX_W(n) _w_MMXReg[n]
801 #define MMX_L(n) _l_MMXReg[n]
802 #define MMX_S(n) _s_MMXReg[n]
803 #endif
804 #define MMX_Q(n) _q_MMXReg[n]
806 typedef union {
807 floatx80 d __attribute__((aligned(16)));
808 MMXReg mmx;
809 } FPReg;
811 typedef struct {
812 uint64_t base;
813 uint64_t mask;
814 } MTRRVar;
816 #define CPU_NB_REGS64 16
817 #define CPU_NB_REGS32 8
819 #ifdef TARGET_X86_64
820 #define CPU_NB_REGS CPU_NB_REGS64
821 #else
822 #define CPU_NB_REGS CPU_NB_REGS32
823 #endif
825 #define MAX_FIXED_COUNTERS 3
826 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
828 #define NB_MMU_MODES 3
829 #define TARGET_INSN_START_EXTRA_WORDS 1
831 #define NB_OPMASK_REGS 8
833 typedef union X86LegacyXSaveArea {
834 struct {
835 uint16_t fcw;
836 uint16_t fsw;
837 uint8_t ftw;
838 uint8_t reserved;
839 uint16_t fpop;
840 uint64_t fpip;
841 uint64_t fpdp;
842 uint32_t mxcsr;
843 uint32_t mxcsr_mask;
844 FPReg fpregs[8];
845 uint8_t xmm_regs[16][16];
847 uint8_t data[512];
848 } X86LegacyXSaveArea;
850 typedef struct X86XSaveHeader {
851 uint64_t xstate_bv;
852 uint64_t xcomp_bv;
853 uint8_t reserved[48];
854 } X86XSaveHeader;
856 /* Ext. save area 2: AVX State */
857 typedef struct XSaveAVX {
858 uint8_t ymmh[16][16];
859 } XSaveAVX;
861 /* Ext. save area 3: BNDREG */
862 typedef struct XSaveBNDREG {
863 BNDReg bnd_regs[4];
864 } XSaveBNDREG;
866 /* Ext. save area 4: BNDCSR */
867 typedef union XSaveBNDCSR {
868 BNDCSReg bndcsr;
869 uint8_t data[64];
870 } XSaveBNDCSR;
872 /* Ext. save area 5: Opmask */
873 typedef struct XSaveOpmask {
874 uint64_t opmask_regs[NB_OPMASK_REGS];
875 } XSaveOpmask;
877 /* Ext. save area 6: ZMM_Hi256 */
878 typedef struct XSaveZMM_Hi256 {
879 uint8_t zmm_hi256[16][32];
880 } XSaveZMM_Hi256;
882 /* Ext. save area 7: Hi16_ZMM */
883 typedef struct XSaveHi16_ZMM {
884 uint8_t hi16_zmm[16][64];
885 } XSaveHi16_ZMM;
887 /* Ext. save area 9: PKRU state */
888 typedef struct XSavePKRU {
889 uint32_t pkru;
890 uint32_t padding;
891 } XSavePKRU;
893 typedef struct X86XSaveArea {
894 X86LegacyXSaveArea legacy;
895 X86XSaveHeader header;
897 /* Extended save areas: */
899 /* AVX State: */
900 XSaveAVX avx_state;
901 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
902 /* MPX State: */
903 XSaveBNDREG bndreg_state;
904 XSaveBNDCSR bndcsr_state;
905 /* AVX-512 State: */
906 XSaveOpmask opmask_state;
907 XSaveZMM_Hi256 zmm_hi256_state;
908 XSaveHi16_ZMM hi16_zmm_state;
909 /* PKRU State: */
910 XSavePKRU pkru_state;
911 } X86XSaveArea;
913 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
914 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
915 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
916 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
917 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
918 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
919 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
920 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
921 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
922 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
923 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
924 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
925 QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
926 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
928 typedef enum TPRAccess {
929 TPR_ACCESS_READ,
930 TPR_ACCESS_WRITE,
931 } TPRAccess;
933 typedef struct CPUX86State {
934 /* standard registers */
935 target_ulong regs[CPU_NB_REGS];
936 target_ulong eip;
937 target_ulong eflags; /* eflags register. During CPU emulation, CC
938 flags and DF are set to zero because they are
939 stored elsewhere */
941 /* emulator internal eflags handling */
942 target_ulong cc_dst;
943 target_ulong cc_src;
944 target_ulong cc_src2;
945 uint32_t cc_op;
946 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
947 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
948 are known at translation time. */
949 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
951 /* segments */
952 SegmentCache segs[6]; /* selector values */
953 SegmentCache ldt;
954 SegmentCache tr;
955 SegmentCache gdt; /* only base and limit are used */
956 SegmentCache idt; /* only base and limit are used */
958 target_ulong cr[5]; /* NOTE: cr1 is unused */
959 int32_t a20_mask;
961 BNDReg bnd_regs[4];
962 BNDCSReg bndcs_regs;
963 uint64_t msr_bndcfgs;
964 uint64_t efer;
966 /* Beginning of state preserved by INIT (dummy marker). */
967 struct {} start_init_save;
969 /* FPU state */
970 unsigned int fpstt; /* top of stack index */
971 uint16_t fpus;
972 uint16_t fpuc;
973 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
974 FPReg fpregs[8];
975 /* KVM-only so far */
976 uint16_t fpop;
977 uint64_t fpip;
978 uint64_t fpdp;
980 /* emulator internal variables */
981 float_status fp_status;
982 floatx80 ft0;
984 float_status mmx_status; /* for 3DNow! float ops */
985 float_status sse_status;
986 uint32_t mxcsr;
987 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
988 ZMMReg xmm_t0;
989 MMXReg mmx_t0;
991 uint64_t opmask_regs[NB_OPMASK_REGS];
993 /* sysenter registers */
994 uint32_t sysenter_cs;
995 target_ulong sysenter_esp;
996 target_ulong sysenter_eip;
997 uint64_t star;
999 uint64_t vm_hsave;
1001 #ifdef TARGET_X86_64
1002 target_ulong lstar;
1003 target_ulong cstar;
1004 target_ulong fmask;
1005 target_ulong kernelgsbase;
1006 #endif
1008 uint64_t tsc;
1009 uint64_t tsc_adjust;
1010 uint64_t tsc_deadline;
1012 uint64_t mcg_status;
1013 uint64_t msr_ia32_misc_enable;
1014 uint64_t msr_ia32_feature_control;
1016 uint64_t msr_fixed_ctr_ctrl;
1017 uint64_t msr_global_ctrl;
1018 uint64_t msr_global_status;
1019 uint64_t msr_global_ovf_ctrl;
1020 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1021 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1022 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
1024 uint64_t pat;
1025 uint32_t smbase;
1027 /* End of state preserved by INIT (dummy marker). */
1028 struct {} end_init_save;
1030 uint64_t system_time_msr;
1031 uint64_t wall_clock_msr;
1032 uint64_t steal_time_msr;
1033 uint64_t async_pf_en_msr;
1034 uint64_t pv_eoi_en_msr;
1036 uint64_t msr_hv_hypercall;
1037 uint64_t msr_hv_guest_os_id;
1038 uint64_t msr_hv_vapic;
1039 uint64_t msr_hv_tsc;
1040 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
1041 uint64_t msr_hv_runtime;
1042 uint64_t msr_hv_synic_control;
1043 uint64_t msr_hv_synic_version;
1044 uint64_t msr_hv_synic_evt_page;
1045 uint64_t msr_hv_synic_msg_page;
1046 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
1047 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
1048 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
1050 /* exception/interrupt handling */
1051 int error_code;
1052 int exception_is_int;
1053 target_ulong exception_next_eip;
1054 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
1055 union {
1056 struct CPUBreakpoint *cpu_breakpoint[4];
1057 struct CPUWatchpoint *cpu_watchpoint[4];
1058 }; /* break/watchpoints for dr[0..3] */
1059 int old_exception; /* exception in flight */
1061 uint64_t vm_vmcb;
1062 uint64_t tsc_offset;
1063 uint64_t intercept;
1064 uint16_t intercept_cr_read;
1065 uint16_t intercept_cr_write;
1066 uint16_t intercept_dr_read;
1067 uint16_t intercept_dr_write;
1068 uint32_t intercept_exceptions;
1069 uint8_t v_tpr;
1071 /* KVM states, automatically cleared on reset */
1072 uint8_t nmi_injected;
1073 uint8_t nmi_pending;
1075 CPU_COMMON
1077 /* Fields from here on are preserved across CPU reset. */
1079 /* processor features (e.g. for CPUID insn) */
1080 uint32_t cpuid_level;
1081 uint32_t cpuid_xlevel;
1082 uint32_t cpuid_xlevel2;
1083 uint32_t cpuid_vendor1;
1084 uint32_t cpuid_vendor2;
1085 uint32_t cpuid_vendor3;
1086 uint32_t cpuid_version;
1087 FeatureWordArray features;
1088 uint32_t cpuid_model[12];
1090 /* MTRRs */
1091 uint64_t mtrr_fixed[11];
1092 uint64_t mtrr_deftype;
1093 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
1095 /* For KVM */
1096 uint32_t mp_state;
1097 int32_t exception_injected;
1098 int32_t interrupt_injected;
1099 uint8_t soft_interrupt;
1100 uint8_t has_error_code;
1101 uint32_t sipi_vector;
1102 bool tsc_valid;
1103 int64_t tsc_khz;
1104 int64_t user_tsc_khz; /* for sanity check only */
1105 void *kvm_xsave_buf;
1107 uint64_t mcg_cap;
1108 uint64_t mcg_ctl;
1109 uint64_t mce_banks[MCE_BANKS_DEF*4];
1111 uint64_t tsc_aux;
1113 /* vmstate */
1114 uint16_t fpus_vmstate;
1115 uint16_t fptag_vmstate;
1116 uint16_t fpregs_format_vmstate;
1117 uint64_t xstate_bv;
1119 uint64_t xcr0;
1120 uint64_t xss;
1122 uint32_t pkru;
1124 TPRAccess tpr_access_type;
1125 } CPUX86State;
1127 struct kvm_msrs;
1130 * X86CPU:
1131 * @env: #CPUX86State
1132 * @migratable: If set, only migratable flags will be accepted when "enforce"
1133 * mode is used, and only migratable flags will be included in the "host"
1134 * CPU model.
1136 * An x86 CPU.
1138 struct X86CPU {
1139 /*< private >*/
1140 CPUState parent_obj;
1141 /*< public >*/
1143 CPUX86State env;
1145 bool hyperv_vapic;
1146 bool hyperv_relaxed_timing;
1147 int hyperv_spinlock_attempts;
1148 char *hyperv_vendor_id;
1149 bool hyperv_time;
1150 bool hyperv_crash;
1151 bool hyperv_reset;
1152 bool hyperv_vpindex;
1153 bool hyperv_runtime;
1154 bool hyperv_synic;
1155 bool hyperv_stimer;
1156 bool check_cpuid;
1157 bool enforce_cpuid;
1158 bool expose_kvm;
1159 bool migratable;
1160 bool host_features;
1161 int64_t apic_id;
1163 /* if true the CPUID code directly forward host cache leaves to the guest */
1164 bool cache_info_passthrough;
1166 /* Features that were filtered out because of missing host capabilities */
1167 uint32_t filtered_features[FEATURE_WORDS];
1169 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1170 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1171 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1172 * capabilities) directly to the guest.
1174 bool enable_pmu;
1176 /* in order to simplify APIC support, we leave this pointer to the
1177 user */
1178 struct DeviceState *apic_state;
1179 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1180 Notifier machine_done;
1182 struct kvm_msrs *kvm_msr_buf;
1185 static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1187 return container_of(env, X86CPU, env);
1190 #define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1192 #define ENV_OFFSET offsetof(X86CPU, env)
1194 #ifndef CONFIG_USER_ONLY
1195 extern struct VMStateDescription vmstate_x86_cpu;
1196 #endif
1199 * x86_cpu_do_interrupt:
1200 * @cpu: vCPU the interrupt is to be handled by.
1202 void x86_cpu_do_interrupt(CPUState *cpu);
1203 bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1205 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1206 int cpuid, void *opaque);
1207 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1208 int cpuid, void *opaque);
1209 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1210 void *opaque);
1211 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1212 void *opaque);
1214 void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1215 Error **errp);
1217 void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1218 int flags);
1220 hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1222 int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1223 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1225 void x86_cpu_exec_enter(CPUState *cpu);
1226 void x86_cpu_exec_exit(CPUState *cpu);
1228 X86CPU *cpu_x86_init(const char *cpu_model);
1229 X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
1230 int cpu_x86_exec(CPUState *cpu);
1231 void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
1232 int cpu_x86_support_mca_broadcast(CPUX86State *env);
1234 int cpu_get_pic_interrupt(CPUX86State *s);
1235 /* MSDOS compatibility mode FPU exception support */
1236 void cpu_set_ferr(CPUX86State *s);
1238 /* this function must always be used to load data in the segment
1239 cache: it synchronizes the hflags with the segment cache values */
1240 static inline void cpu_x86_load_seg_cache(CPUX86State *env,
1241 int seg_reg, unsigned int selector,
1242 target_ulong base,
1243 unsigned int limit,
1244 unsigned int flags)
1246 SegmentCache *sc;
1247 unsigned int new_hflags;
1249 sc = &env->segs[seg_reg];
1250 sc->selector = selector;
1251 sc->base = base;
1252 sc->limit = limit;
1253 sc->flags = flags;
1255 /* update the hidden flags */
1257 if (seg_reg == R_CS) {
1258 #ifdef TARGET_X86_64
1259 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1260 /* long mode */
1261 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1262 env->hflags &= ~(HF_ADDSEG_MASK);
1263 } else
1264 #endif
1266 /* legacy / compatibility case */
1267 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1268 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1269 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1270 new_hflags;
1273 if (seg_reg == R_SS) {
1274 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
1275 #if HF_CPL_MASK != 3
1276 #error HF_CPL_MASK is hardcoded
1277 #endif
1278 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
1280 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1281 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1282 if (env->hflags & HF_CS64_MASK) {
1283 /* zero base assumed for DS, ES and SS in long mode */
1284 } else if (!(env->cr[0] & CR0_PE_MASK) ||
1285 (env->eflags & VM_MASK) ||
1286 !(env->hflags & HF_CS32_MASK)) {
1287 /* XXX: try to avoid this test. The problem comes from the
1288 fact that is real mode or vm86 mode we only modify the
1289 'base' and 'selector' fields of the segment cache to go
1290 faster. A solution may be to force addseg to one in
1291 translate-i386.c. */
1292 new_hflags |= HF_ADDSEG_MASK;
1293 } else {
1294 new_hflags |= ((env->segs[R_DS].base |
1295 env->segs[R_ES].base |
1296 env->segs[R_SS].base) != 0) <<
1297 HF_ADDSEG_SHIFT;
1299 env->hflags = (env->hflags &
1300 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1304 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1305 uint8_t sipi_vector)
1307 CPUState *cs = CPU(cpu);
1308 CPUX86State *env = &cpu->env;
1310 env->eip = 0;
1311 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1312 sipi_vector << 12,
1313 env->segs[R_CS].limit,
1314 env->segs[R_CS].flags);
1315 cs->halted = 0;
1318 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1319 target_ulong *base, unsigned int *limit,
1320 unsigned int *flags);
1322 /* op_helper.c */
1323 /* used for debug or cpu save/restore */
1324 void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1325 floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1327 /* cpu-exec.c */
1328 /* the following helpers are only usable in user mode simulation as
1329 they can trigger unexpected exceptions */
1330 void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1331 void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1332 void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1334 /* you can call this signal handler from your SIGBUS and SIGSEGV
1335 signal handlers to inform the virtual CPU of exceptions. non zero
1336 is returned if the signal was handled by the virtual CPU. */
1337 int cpu_x86_signal_handler(int host_signum, void *pinfo,
1338 void *puc);
1340 /* cpu.c */
1341 typedef struct ExtSaveArea {
1342 uint32_t feature, bits;
1343 uint32_t offset, size;
1344 } ExtSaveArea;
1346 extern const ExtSaveArea x86_ext_save_areas[];
1348 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1349 uint32_t *eax, uint32_t *ebx,
1350 uint32_t *ecx, uint32_t *edx);
1351 void cpu_clear_apic_feature(CPUX86State *env);
1352 void host_cpuid(uint32_t function, uint32_t count,
1353 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1355 /* helper.c */
1356 int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
1357 int is_write, int mmu_idx);
1358 void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
1360 #ifndef CONFIG_USER_ONLY
1361 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1362 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1363 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1364 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1365 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1366 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1367 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1368 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1369 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1370 #endif
1372 void breakpoint_handler(CPUState *cs);
1374 /* will be suppressed */
1375 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1376 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1377 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1378 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
1380 /* hw/pc.c */
1381 uint64_t cpu_get_tsc(CPUX86State *env);
1383 #define TARGET_PAGE_BITS 12
1385 #ifdef TARGET_X86_64
1386 #define TARGET_PHYS_ADDR_SPACE_BITS 52
1387 /* ??? This is really 48 bits, sign-extended, but the only thing
1388 accessible to userland with bit 48 set is the VSYSCALL, and that
1389 is handled via other mechanisms. */
1390 #define TARGET_VIRT_ADDR_SPACE_BITS 47
1391 #else
1392 #define TARGET_PHYS_ADDR_SPACE_BITS 36
1393 #define TARGET_VIRT_ADDR_SPACE_BITS 32
1394 #endif
1396 /* XXX: This value should match the one returned by CPUID
1397 * and in exec.c */
1398 # if defined(TARGET_X86_64)
1399 # define PHYS_ADDR_MASK 0xffffffffffLL
1400 # else
1401 # define PHYS_ADDR_MASK 0xfffffffffLL
1402 # endif
1404 #define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
1406 #define cpu_exec cpu_x86_exec
1407 #define cpu_signal_handler cpu_x86_signal_handler
1408 #define cpu_list x86_cpu_list
1410 /* MMU modes definitions */
1411 #define MMU_MODE0_SUFFIX _ksmap
1412 #define MMU_MODE1_SUFFIX _user
1413 #define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
1414 #define MMU_KSMAP_IDX 0
1415 #define MMU_USER_IDX 1
1416 #define MMU_KNOSMAP_IDX 2
1417 static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
1419 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1420 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
1421 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1424 static inline int cpu_mmu_index_kernel(CPUX86State *env)
1426 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1427 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1428 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1431 #define CC_DST (env->cc_dst)
1432 #define CC_SRC (env->cc_src)
1433 #define CC_SRC2 (env->cc_src2)
1434 #define CC_OP (env->cc_op)
1436 /* n must be a constant to be efficient */
1437 static inline target_long lshift(target_long x, int n)
1439 if (n >= 0) {
1440 return x << n;
1441 } else {
1442 return x >> (-n);
1446 /* float macros */
1447 #define FT0 (env->ft0)
1448 #define ST0 (env->fpregs[env->fpstt].d)
1449 #define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1450 #define ST1 ST(1)
1452 /* translate.c */
1453 void tcg_x86_init(void);
1455 #include "exec/cpu-all.h"
1456 #include "svm.h"
1458 #if !defined(CONFIG_USER_ONLY)
1459 #include "hw/i386/apic.h"
1460 #endif
1462 static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1463 target_ulong *cs_base, uint32_t *flags)
1465 *cs_base = env->segs[R_CS].base;
1466 *pc = *cs_base + env->eip;
1467 *flags = env->hflags |
1468 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
1471 void do_cpu_init(X86CPU *cpu);
1472 void do_cpu_sipi(X86CPU *cpu);
1474 #define MCE_INJECT_BROADCAST 1
1475 #define MCE_INJECT_UNCOND_AO 2
1477 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
1478 uint64_t status, uint64_t mcg_status, uint64_t addr,
1479 uint64_t misc, int flags);
1481 /* excp_helper.c */
1482 void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1483 void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1484 uintptr_t retaddr);
1485 void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1486 int error_code);
1487 void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1488 int error_code, uintptr_t retaddr);
1489 void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1490 int error_code, int next_eip_addend);
1492 /* cc_helper.c */
1493 extern const uint8_t parity_table[256];
1494 uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1495 void update_fp_status(CPUX86State *env);
1497 static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1499 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1502 /* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1503 * after generating a call to a helper that uses this.
1505 static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1506 int update_mask)
1508 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1509 CC_OP = CC_OP_EFLAGS;
1510 env->df = 1 - (2 * ((eflags >> 10) & 1));
1511 env->eflags = (env->eflags & ~update_mask) |
1512 (eflags & update_mask) | 0x2;
1515 /* load efer and update the corresponding hflags. XXX: do consistency
1516 checks with cpuid bits? */
1517 static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1519 env->efer = val;
1520 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1521 if (env->efer & MSR_EFER_LMA) {
1522 env->hflags |= HF_LMA_MASK;
1524 if (env->efer & MSR_EFER_SVME) {
1525 env->hflags |= HF_SVME_MASK;
1529 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1531 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1534 /* fpu_helper.c */
1535 void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
1536 void cpu_set_fpuc(CPUX86State *env, uint16_t val);
1538 /* mem_helper.c */
1539 void helper_lock_init(void);
1541 /* svm_helper.c */
1542 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1543 uint64_t param);
1544 void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1546 /* seg_helper.c */
1547 void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1549 /* smm_helper.c */
1550 void do_smm_enter(X86CPU *cpu);
1551 void cpu_smm_update(X86CPU *cpu);
1553 /* apic.c */
1554 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1555 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1556 TPRAccess access);
1559 /* Change the value of a KVM-specific default
1561 * If value is NULL, no default will be set and the original
1562 * value from the CPU model table will be kept.
1564 * It is valid to call this function only for properties that
1565 * are already present in the kvm_default_props table.
1567 void x86_cpu_change_kvm_default(const char *prop, const char *value);
1569 /* mpx_helper.c */
1570 void cpu_sync_bndcs_hflags(CPUX86State *env);
1572 /* Return name of 32-bit register, from a R_* constant */
1573 const char *get_register_name_32(unsigned int reg);
1575 void enable_compat_apic_id_mode(void);
1577 #define APIC_DEFAULT_ADDRESS 0xfee00000
1578 #define APIC_SPACE_SIZE 0x100000
1580 void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1581 fprintf_function cpu_fprintf, int flags);
1583 /* cpu.c */
1584 bool cpu_is_bsp(X86CPU *cpu);
1586 #endif /* CPU_I386_H */