machine: pass all init options as a single QemuOpts
[qemu/aliguori-queue.git] / hw / musicpal.c
blobae026a519fd453ead0b329562e8d5bd6a5505a2d
1 /*
2 * Marvell MV88W8618 / Freecom MusicPal emulation.
4 * Copyright (c) 2008 Jan Kiszka
6 * This code is licenced under the GNU GPL v2.
7 */
9 #include "sysbus.h"
10 #include "arm-misc.h"
11 #include "devices.h"
12 #include "net.h"
13 #include "sysemu.h"
14 #include "boards.h"
15 #include "pc.h"
16 #include "qemu-timer.h"
17 #include "block.h"
18 #include "flash.h"
19 #include "console.h"
20 #include "i2c.h"
22 #define MP_MISC_BASE 0x80002000
23 #define MP_MISC_SIZE 0x00001000
25 #define MP_ETH_BASE 0x80008000
26 #define MP_ETH_SIZE 0x00001000
28 #define MP_WLAN_BASE 0x8000C000
29 #define MP_WLAN_SIZE 0x00000800
31 #define MP_UART1_BASE 0x8000C840
32 #define MP_UART2_BASE 0x8000C940
34 #define MP_GPIO_BASE 0x8000D000
35 #define MP_GPIO_SIZE 0x00001000
37 #define MP_FLASHCFG_BASE 0x90006000
38 #define MP_FLASHCFG_SIZE 0x00001000
40 #define MP_AUDIO_BASE 0x90007000
42 #define MP_PIC_BASE 0x90008000
43 #define MP_PIC_SIZE 0x00001000
45 #define MP_PIT_BASE 0x90009000
46 #define MP_PIT_SIZE 0x00001000
48 #define MP_LCD_BASE 0x9000c000
49 #define MP_LCD_SIZE 0x00001000
51 #define MP_SRAM_BASE 0xC0000000
52 #define MP_SRAM_SIZE 0x00020000
54 #define MP_RAM_DEFAULT_SIZE 32*1024*1024
55 #define MP_FLASH_SIZE_MAX 32*1024*1024
57 #define MP_TIMER1_IRQ 4
58 #define MP_TIMER2_IRQ 5
59 #define MP_TIMER3_IRQ 6
60 #define MP_TIMER4_IRQ 7
61 #define MP_EHCI_IRQ 8
62 #define MP_ETH_IRQ 9
63 #define MP_UART1_IRQ 11
64 #define MP_UART2_IRQ 11
65 #define MP_GPIO_IRQ 12
66 #define MP_RTC_IRQ 28
67 #define MP_AUDIO_IRQ 30
69 /* Wolfson 8750 I2C address */
70 #define MP_WM_ADDR 0x1A
72 /* Ethernet register offsets */
73 #define MP_ETH_SMIR 0x010
74 #define MP_ETH_PCXR 0x408
75 #define MP_ETH_SDCMR 0x448
76 #define MP_ETH_ICR 0x450
77 #define MP_ETH_IMR 0x458
78 #define MP_ETH_FRDP0 0x480
79 #define MP_ETH_FRDP1 0x484
80 #define MP_ETH_FRDP2 0x488
81 #define MP_ETH_FRDP3 0x48C
82 #define MP_ETH_CRDP0 0x4A0
83 #define MP_ETH_CRDP1 0x4A4
84 #define MP_ETH_CRDP2 0x4A8
85 #define MP_ETH_CRDP3 0x4AC
86 #define MP_ETH_CTDP0 0x4E0
87 #define MP_ETH_CTDP1 0x4E4
88 #define MP_ETH_CTDP2 0x4E8
89 #define MP_ETH_CTDP3 0x4EC
91 /* MII PHY access */
92 #define MP_ETH_SMIR_DATA 0x0000FFFF
93 #define MP_ETH_SMIR_ADDR 0x03FF0000
94 #define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */
95 #define MP_ETH_SMIR_RDVALID (1 << 27)
97 /* PHY registers */
98 #define MP_ETH_PHY1_BMSR 0x00210000
99 #define MP_ETH_PHY1_PHYSID1 0x00410000
100 #define MP_ETH_PHY1_PHYSID2 0x00610000
102 #define MP_PHY_BMSR_LINK 0x0004
103 #define MP_PHY_BMSR_AUTONEG 0x0008
105 #define MP_PHY_88E3015 0x01410E20
107 /* TX descriptor status */
108 #define MP_ETH_TX_OWN (1 << 31)
110 /* RX descriptor status */
111 #define MP_ETH_RX_OWN (1 << 31)
113 /* Interrupt cause/mask bits */
114 #define MP_ETH_IRQ_RX_BIT 0
115 #define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT)
116 #define MP_ETH_IRQ_TXHI_BIT 2
117 #define MP_ETH_IRQ_TXLO_BIT 3
119 /* Port config bits */
120 #define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */
122 /* SDMA command bits */
123 #define MP_ETH_CMD_TXHI (1 << 23)
124 #define MP_ETH_CMD_TXLO (1 << 22)
126 typedef struct mv88w8618_tx_desc {
127 uint32_t cmdstat;
128 uint16_t res;
129 uint16_t bytes;
130 uint32_t buffer;
131 uint32_t next;
132 } mv88w8618_tx_desc;
134 typedef struct mv88w8618_rx_desc {
135 uint32_t cmdstat;
136 uint16_t bytes;
137 uint16_t buffer_size;
138 uint32_t buffer;
139 uint32_t next;
140 } mv88w8618_rx_desc;
142 typedef struct mv88w8618_eth_state {
143 SysBusDevice busdev;
144 qemu_irq irq;
145 uint32_t smir;
146 uint32_t icr;
147 uint32_t imr;
148 int mmio_index;
149 uint32_t vlan_header;
150 uint32_t tx_queue[2];
151 uint32_t rx_queue[4];
152 uint32_t frx_queue[4];
153 uint32_t cur_rx[4];
154 NICState *nic;
155 NICConf conf;
156 } mv88w8618_eth_state;
158 static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
160 cpu_to_le32s(&desc->cmdstat);
161 cpu_to_le16s(&desc->bytes);
162 cpu_to_le16s(&desc->buffer_size);
163 cpu_to_le32s(&desc->buffer);
164 cpu_to_le32s(&desc->next);
165 cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
168 static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
170 cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
171 le32_to_cpus(&desc->cmdstat);
172 le16_to_cpus(&desc->bytes);
173 le16_to_cpus(&desc->buffer_size);
174 le32_to_cpus(&desc->buffer);
175 le32_to_cpus(&desc->next);
178 static int eth_can_receive(VLANClientState *nc)
180 return 1;
183 static ssize_t eth_receive(VLANClientState *nc, const uint8_t *buf, size_t size)
185 mv88w8618_eth_state *s = DO_UPCAST(NICState, nc, nc)->opaque;
186 uint32_t desc_addr;
187 mv88w8618_rx_desc desc;
188 int i;
190 for (i = 0; i < 4; i++) {
191 desc_addr = s->cur_rx[i];
192 if (!desc_addr) {
193 continue;
195 do {
196 eth_rx_desc_get(desc_addr, &desc);
197 if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
198 cpu_physical_memory_write(desc.buffer + s->vlan_header,
199 buf, size);
200 desc.bytes = size + s->vlan_header;
201 desc.cmdstat &= ~MP_ETH_RX_OWN;
202 s->cur_rx[i] = desc.next;
204 s->icr |= MP_ETH_IRQ_RX;
205 if (s->icr & s->imr) {
206 qemu_irq_raise(s->irq);
208 eth_rx_desc_put(desc_addr, &desc);
209 return size;
211 desc_addr = desc.next;
212 } while (desc_addr != s->rx_queue[i]);
214 return size;
217 static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
219 cpu_to_le32s(&desc->cmdstat);
220 cpu_to_le16s(&desc->res);
221 cpu_to_le16s(&desc->bytes);
222 cpu_to_le32s(&desc->buffer);
223 cpu_to_le32s(&desc->next);
224 cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
227 static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
229 cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
230 le32_to_cpus(&desc->cmdstat);
231 le16_to_cpus(&desc->res);
232 le16_to_cpus(&desc->bytes);
233 le32_to_cpus(&desc->buffer);
234 le32_to_cpus(&desc->next);
237 static void eth_send(mv88w8618_eth_state *s, int queue_index)
239 uint32_t desc_addr = s->tx_queue[queue_index];
240 mv88w8618_tx_desc desc;
241 uint32_t next_desc;
242 uint8_t buf[2048];
243 int len;
245 do {
246 eth_tx_desc_get(desc_addr, &desc);
247 next_desc = desc.next;
248 if (desc.cmdstat & MP_ETH_TX_OWN) {
249 len = desc.bytes;
250 if (len < 2048) {
251 cpu_physical_memory_read(desc.buffer, buf, len);
252 qemu_send_packet(&s->nic->nc, buf, len);
254 desc.cmdstat &= ~MP_ETH_TX_OWN;
255 s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
256 eth_tx_desc_put(desc_addr, &desc);
258 desc_addr = next_desc;
259 } while (desc_addr != s->tx_queue[queue_index]);
262 static uint32_t mv88w8618_eth_read(void *opaque, target_phys_addr_t offset)
264 mv88w8618_eth_state *s = opaque;
266 switch (offset) {
267 case MP_ETH_SMIR:
268 if (s->smir & MP_ETH_SMIR_OPCODE) {
269 switch (s->smir & MP_ETH_SMIR_ADDR) {
270 case MP_ETH_PHY1_BMSR:
271 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
272 MP_ETH_SMIR_RDVALID;
273 case MP_ETH_PHY1_PHYSID1:
274 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
275 case MP_ETH_PHY1_PHYSID2:
276 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
277 default:
278 return MP_ETH_SMIR_RDVALID;
281 return 0;
283 case MP_ETH_ICR:
284 return s->icr;
286 case MP_ETH_IMR:
287 return s->imr;
289 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
290 return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
292 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
293 return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
295 case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
296 return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
298 default:
299 return 0;
303 static void mv88w8618_eth_write(void *opaque, target_phys_addr_t offset,
304 uint32_t value)
306 mv88w8618_eth_state *s = opaque;
308 switch (offset) {
309 case MP_ETH_SMIR:
310 s->smir = value;
311 break;
313 case MP_ETH_PCXR:
314 s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
315 break;
317 case MP_ETH_SDCMR:
318 if (value & MP_ETH_CMD_TXHI) {
319 eth_send(s, 1);
321 if (value & MP_ETH_CMD_TXLO) {
322 eth_send(s, 0);
324 if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
325 qemu_irq_raise(s->irq);
327 break;
329 case MP_ETH_ICR:
330 s->icr &= value;
331 break;
333 case MP_ETH_IMR:
334 s->imr = value;
335 if (s->icr & s->imr) {
336 qemu_irq_raise(s->irq);
338 break;
340 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
341 s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
342 break;
344 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
345 s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
346 s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
347 break;
349 case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
350 s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
351 break;
355 static CPUReadMemoryFunc * const mv88w8618_eth_readfn[] = {
356 mv88w8618_eth_read,
357 mv88w8618_eth_read,
358 mv88w8618_eth_read
361 static CPUWriteMemoryFunc * const mv88w8618_eth_writefn[] = {
362 mv88w8618_eth_write,
363 mv88w8618_eth_write,
364 mv88w8618_eth_write
367 static void eth_cleanup(VLANClientState *nc)
369 mv88w8618_eth_state *s = DO_UPCAST(NICState, nc, nc)->opaque;
371 s->nic = NULL;
374 static NetClientInfo net_mv88w8618_info = {
375 .type = NET_CLIENT_TYPE_NIC,
376 .size = sizeof(NICState),
377 .can_receive = eth_can_receive,
378 .receive = eth_receive,
379 .cleanup = eth_cleanup,
382 static int mv88w8618_eth_init(SysBusDevice *dev)
384 mv88w8618_eth_state *s = FROM_SYSBUS(mv88w8618_eth_state, dev);
386 sysbus_init_irq(dev, &s->irq);
387 s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
388 dev->qdev.info->name, dev->qdev.id, s);
389 s->mmio_index = cpu_register_io_memory(mv88w8618_eth_readfn,
390 mv88w8618_eth_writefn, s);
391 sysbus_init_mmio(dev, MP_ETH_SIZE, s->mmio_index);
392 return 0;
395 static const VMStateDescription mv88w8618_eth_vmsd = {
396 .name = "mv88w8618_eth",
397 .version_id = 1,
398 .minimum_version_id = 1,
399 .minimum_version_id_old = 1,
400 .fields = (VMStateField[]) {
401 VMSTATE_UINT32(smir, mv88w8618_eth_state),
402 VMSTATE_UINT32(icr, mv88w8618_eth_state),
403 VMSTATE_UINT32(imr, mv88w8618_eth_state),
404 VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
405 VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
406 VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
407 VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
408 VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
409 VMSTATE_END_OF_LIST()
413 static SysBusDeviceInfo mv88w8618_eth_info = {
414 .init = mv88w8618_eth_init,
415 .qdev.name = "mv88w8618_eth",
416 .qdev.size = sizeof(mv88w8618_eth_state),
417 .qdev.vmsd = &mv88w8618_eth_vmsd,
418 .qdev.props = (Property[]) {
419 DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
420 DEFINE_PROP_END_OF_LIST(),
424 /* LCD register offsets */
425 #define MP_LCD_IRQCTRL 0x180
426 #define MP_LCD_IRQSTAT 0x184
427 #define MP_LCD_SPICTRL 0x1ac
428 #define MP_LCD_INST 0x1bc
429 #define MP_LCD_DATA 0x1c0
431 /* Mode magics */
432 #define MP_LCD_SPI_DATA 0x00100011
433 #define MP_LCD_SPI_CMD 0x00104011
434 #define MP_LCD_SPI_INVALID 0x00000000
436 /* Commmands */
437 #define MP_LCD_INST_SETPAGE0 0xB0
438 /* ... */
439 #define MP_LCD_INST_SETPAGE7 0xB7
441 #define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */
443 typedef struct musicpal_lcd_state {
444 SysBusDevice busdev;
445 uint32_t brightness;
446 uint32_t mode;
447 uint32_t irqctrl;
448 uint32_t page;
449 uint32_t page_off;
450 DisplayState *ds;
451 uint8_t video_ram[128*64/8];
452 } musicpal_lcd_state;
454 static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
456 switch (s->brightness) {
457 case 7:
458 return col;
459 case 0:
460 return 0;
461 default:
462 return (col * s->brightness) / 7;
466 #define SET_LCD_PIXEL(depth, type) \
467 static inline void glue(set_lcd_pixel, depth) \
468 (musicpal_lcd_state *s, int x, int y, type col) \
470 int dx, dy; \
471 type *pixel = &((type *) ds_get_data(s->ds))[(y * 128 * 3 + x) * 3]; \
473 for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
474 for (dx = 0; dx < 3; dx++, pixel++) \
475 *pixel = col; \
477 SET_LCD_PIXEL(8, uint8_t)
478 SET_LCD_PIXEL(16, uint16_t)
479 SET_LCD_PIXEL(32, uint32_t)
481 #include "pixel_ops.h"
483 static void lcd_refresh(void *opaque)
485 musicpal_lcd_state *s = opaque;
486 int x, y, col;
488 switch (ds_get_bits_per_pixel(s->ds)) {
489 case 0:
490 return;
491 #define LCD_REFRESH(depth, func) \
492 case depth: \
493 col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
494 scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
495 scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
496 for (x = 0; x < 128; x++) { \
497 for (y = 0; y < 64; y++) { \
498 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
499 glue(set_lcd_pixel, depth)(s, x, y, col); \
500 } else { \
501 glue(set_lcd_pixel, depth)(s, x, y, 0); \
505 break;
506 LCD_REFRESH(8, rgb_to_pixel8)
507 LCD_REFRESH(16, rgb_to_pixel16)
508 LCD_REFRESH(32, (is_surface_bgr(s->ds->surface) ?
509 rgb_to_pixel32bgr : rgb_to_pixel32))
510 default:
511 hw_error("unsupported colour depth %i\n",
512 ds_get_bits_per_pixel(s->ds));
515 dpy_update(s->ds, 0, 0, 128*3, 64*3);
518 static void lcd_invalidate(void *opaque)
522 static void musicpal_lcd_gpio_brigthness_in(void *opaque, int irq, int level)
524 musicpal_lcd_state *s = opaque;
525 s->brightness &= ~(1 << irq);
526 s->brightness |= level << irq;
529 static uint32_t musicpal_lcd_read(void *opaque, target_phys_addr_t offset)
531 musicpal_lcd_state *s = opaque;
533 switch (offset) {
534 case MP_LCD_IRQCTRL:
535 return s->irqctrl;
537 default:
538 return 0;
542 static void musicpal_lcd_write(void *opaque, target_phys_addr_t offset,
543 uint32_t value)
545 musicpal_lcd_state *s = opaque;
547 switch (offset) {
548 case MP_LCD_IRQCTRL:
549 s->irqctrl = value;
550 break;
552 case MP_LCD_SPICTRL:
553 if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
554 s->mode = value;
555 } else {
556 s->mode = MP_LCD_SPI_INVALID;
558 break;
560 case MP_LCD_INST:
561 if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
562 s->page = value - MP_LCD_INST_SETPAGE0;
563 s->page_off = 0;
565 break;
567 case MP_LCD_DATA:
568 if (s->mode == MP_LCD_SPI_CMD) {
569 if (value >= MP_LCD_INST_SETPAGE0 &&
570 value <= MP_LCD_INST_SETPAGE7) {
571 s->page = value - MP_LCD_INST_SETPAGE0;
572 s->page_off = 0;
574 } else if (s->mode == MP_LCD_SPI_DATA) {
575 s->video_ram[s->page*128 + s->page_off] = value;
576 s->page_off = (s->page_off + 1) & 127;
578 break;
582 static CPUReadMemoryFunc * const musicpal_lcd_readfn[] = {
583 musicpal_lcd_read,
584 musicpal_lcd_read,
585 musicpal_lcd_read
588 static CPUWriteMemoryFunc * const musicpal_lcd_writefn[] = {
589 musicpal_lcd_write,
590 musicpal_lcd_write,
591 musicpal_lcd_write
594 static int musicpal_lcd_init(SysBusDevice *dev)
596 musicpal_lcd_state *s = FROM_SYSBUS(musicpal_lcd_state, dev);
597 int iomemtype;
599 s->brightness = 7;
601 iomemtype = cpu_register_io_memory(musicpal_lcd_readfn,
602 musicpal_lcd_writefn, s);
603 sysbus_init_mmio(dev, MP_LCD_SIZE, iomemtype);
605 s->ds = graphic_console_init(lcd_refresh, lcd_invalidate,
606 NULL, NULL, s);
607 qemu_console_resize(s->ds, 128*3, 64*3);
609 qdev_init_gpio_in(&dev->qdev, musicpal_lcd_gpio_brigthness_in, 3);
611 return 0;
614 static const VMStateDescription musicpal_lcd_vmsd = {
615 .name = "musicpal_lcd",
616 .version_id = 1,
617 .minimum_version_id = 1,
618 .minimum_version_id_old = 1,
619 .fields = (VMStateField[]) {
620 VMSTATE_UINT32(brightness, musicpal_lcd_state),
621 VMSTATE_UINT32(mode, musicpal_lcd_state),
622 VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
623 VMSTATE_UINT32(page, musicpal_lcd_state),
624 VMSTATE_UINT32(page_off, musicpal_lcd_state),
625 VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
626 VMSTATE_END_OF_LIST()
630 static SysBusDeviceInfo musicpal_lcd_info = {
631 .init = musicpal_lcd_init,
632 .qdev.name = "musicpal_lcd",
633 .qdev.size = sizeof(musicpal_lcd_state),
634 .qdev.vmsd = &musicpal_lcd_vmsd,
637 /* PIC register offsets */
638 #define MP_PIC_STATUS 0x00
639 #define MP_PIC_ENABLE_SET 0x08
640 #define MP_PIC_ENABLE_CLR 0x0C
642 typedef struct mv88w8618_pic_state
644 SysBusDevice busdev;
645 uint32_t level;
646 uint32_t enabled;
647 qemu_irq parent_irq;
648 } mv88w8618_pic_state;
650 static void mv88w8618_pic_update(mv88w8618_pic_state *s)
652 qemu_set_irq(s->parent_irq, (s->level & s->enabled));
655 static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
657 mv88w8618_pic_state *s = opaque;
659 if (level) {
660 s->level |= 1 << irq;
661 } else {
662 s->level &= ~(1 << irq);
664 mv88w8618_pic_update(s);
667 static uint32_t mv88w8618_pic_read(void *opaque, target_phys_addr_t offset)
669 mv88w8618_pic_state *s = opaque;
671 switch (offset) {
672 case MP_PIC_STATUS:
673 return s->level & s->enabled;
675 default:
676 return 0;
680 static void mv88w8618_pic_write(void *opaque, target_phys_addr_t offset,
681 uint32_t value)
683 mv88w8618_pic_state *s = opaque;
685 switch (offset) {
686 case MP_PIC_ENABLE_SET:
687 s->enabled |= value;
688 break;
690 case MP_PIC_ENABLE_CLR:
691 s->enabled &= ~value;
692 s->level &= ~value;
693 break;
695 mv88w8618_pic_update(s);
698 static void mv88w8618_pic_reset(DeviceState *d)
700 mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state,
701 sysbus_from_qdev(d));
703 s->level = 0;
704 s->enabled = 0;
707 static CPUReadMemoryFunc * const mv88w8618_pic_readfn[] = {
708 mv88w8618_pic_read,
709 mv88w8618_pic_read,
710 mv88w8618_pic_read
713 static CPUWriteMemoryFunc * const mv88w8618_pic_writefn[] = {
714 mv88w8618_pic_write,
715 mv88w8618_pic_write,
716 mv88w8618_pic_write
719 static int mv88w8618_pic_init(SysBusDevice *dev)
721 mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, dev);
722 int iomemtype;
724 qdev_init_gpio_in(&dev->qdev, mv88w8618_pic_set_irq, 32);
725 sysbus_init_irq(dev, &s->parent_irq);
726 iomemtype = cpu_register_io_memory(mv88w8618_pic_readfn,
727 mv88w8618_pic_writefn, s);
728 sysbus_init_mmio(dev, MP_PIC_SIZE, iomemtype);
729 return 0;
732 static const VMStateDescription mv88w8618_pic_vmsd = {
733 .name = "mv88w8618_pic",
734 .version_id = 1,
735 .minimum_version_id = 1,
736 .minimum_version_id_old = 1,
737 .fields = (VMStateField[]) {
738 VMSTATE_UINT32(level, mv88w8618_pic_state),
739 VMSTATE_UINT32(enabled, mv88w8618_pic_state),
740 VMSTATE_END_OF_LIST()
744 static SysBusDeviceInfo mv88w8618_pic_info = {
745 .init = mv88w8618_pic_init,
746 .qdev.name = "mv88w8618_pic",
747 .qdev.size = sizeof(mv88w8618_pic_state),
748 .qdev.reset = mv88w8618_pic_reset,
749 .qdev.vmsd = &mv88w8618_pic_vmsd,
752 /* PIT register offsets */
753 #define MP_PIT_TIMER1_LENGTH 0x00
754 /* ... */
755 #define MP_PIT_TIMER4_LENGTH 0x0C
756 #define MP_PIT_CONTROL 0x10
757 #define MP_PIT_TIMER1_VALUE 0x14
758 /* ... */
759 #define MP_PIT_TIMER4_VALUE 0x20
760 #define MP_BOARD_RESET 0x34
762 /* Magic board reset value (probably some watchdog behind it) */
763 #define MP_BOARD_RESET_MAGIC 0x10000
765 typedef struct mv88w8618_timer_state {
766 ptimer_state *ptimer;
767 uint32_t limit;
768 int freq;
769 qemu_irq irq;
770 } mv88w8618_timer_state;
772 typedef struct mv88w8618_pit_state {
773 SysBusDevice busdev;
774 mv88w8618_timer_state timer[4];
775 } mv88w8618_pit_state;
777 static void mv88w8618_timer_tick(void *opaque)
779 mv88w8618_timer_state *s = opaque;
781 qemu_irq_raise(s->irq);
784 static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
785 uint32_t freq)
787 QEMUBH *bh;
789 sysbus_init_irq(dev, &s->irq);
790 s->freq = freq;
792 bh = qemu_bh_new(mv88w8618_timer_tick, s);
793 s->ptimer = ptimer_init(bh);
796 static uint32_t mv88w8618_pit_read(void *opaque, target_phys_addr_t offset)
798 mv88w8618_pit_state *s = opaque;
799 mv88w8618_timer_state *t;
801 switch (offset) {
802 case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
803 t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
804 return ptimer_get_count(t->ptimer);
806 default:
807 return 0;
811 static void mv88w8618_pit_write(void *opaque, target_phys_addr_t offset,
812 uint32_t value)
814 mv88w8618_pit_state *s = opaque;
815 mv88w8618_timer_state *t;
816 int i;
818 switch (offset) {
819 case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
820 t = &s->timer[offset >> 2];
821 t->limit = value;
822 if (t->limit > 0) {
823 ptimer_set_limit(t->ptimer, t->limit, 1);
824 } else {
825 ptimer_stop(t->ptimer);
827 break;
829 case MP_PIT_CONTROL:
830 for (i = 0; i < 4; i++) {
831 t = &s->timer[i];
832 if (value & 0xf && t->limit > 0) {
833 ptimer_set_limit(t->ptimer, t->limit, 0);
834 ptimer_set_freq(t->ptimer, t->freq);
835 ptimer_run(t->ptimer, 0);
836 } else {
837 ptimer_stop(t->ptimer);
839 value >>= 4;
841 break;
843 case MP_BOARD_RESET:
844 if (value == MP_BOARD_RESET_MAGIC) {
845 qemu_system_reset_request();
847 break;
851 static void mv88w8618_pit_reset(DeviceState *d)
853 mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state,
854 sysbus_from_qdev(d));
855 int i;
857 for (i = 0; i < 4; i++) {
858 ptimer_stop(s->timer[i].ptimer);
859 s->timer[i].limit = 0;
863 static CPUReadMemoryFunc * const mv88w8618_pit_readfn[] = {
864 mv88w8618_pit_read,
865 mv88w8618_pit_read,
866 mv88w8618_pit_read
869 static CPUWriteMemoryFunc * const mv88w8618_pit_writefn[] = {
870 mv88w8618_pit_write,
871 mv88w8618_pit_write,
872 mv88w8618_pit_write
875 static int mv88w8618_pit_init(SysBusDevice *dev)
877 int iomemtype;
878 mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, dev);
879 int i;
881 /* Letting them all run at 1 MHz is likely just a pragmatic
882 * simplification. */
883 for (i = 0; i < 4; i++) {
884 mv88w8618_timer_init(dev, &s->timer[i], 1000000);
887 iomemtype = cpu_register_io_memory(mv88w8618_pit_readfn,
888 mv88w8618_pit_writefn, s);
889 sysbus_init_mmio(dev, MP_PIT_SIZE, iomemtype);
890 return 0;
893 static const VMStateDescription mv88w8618_timer_vmsd = {
894 .name = "timer",
895 .version_id = 1,
896 .minimum_version_id = 1,
897 .minimum_version_id_old = 1,
898 .fields = (VMStateField[]) {
899 VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
900 VMSTATE_UINT32(limit, mv88w8618_timer_state),
901 VMSTATE_END_OF_LIST()
905 static const VMStateDescription mv88w8618_pit_vmsd = {
906 .name = "mv88w8618_pit",
907 .version_id = 1,
908 .minimum_version_id = 1,
909 .minimum_version_id_old = 1,
910 .fields = (VMStateField[]) {
911 VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
912 mv88w8618_timer_vmsd, mv88w8618_timer_state),
913 VMSTATE_END_OF_LIST()
917 static SysBusDeviceInfo mv88w8618_pit_info = {
918 .init = mv88w8618_pit_init,
919 .qdev.name = "mv88w8618_pit",
920 .qdev.size = sizeof(mv88w8618_pit_state),
921 .qdev.reset = mv88w8618_pit_reset,
922 .qdev.vmsd = &mv88w8618_pit_vmsd,
925 /* Flash config register offsets */
926 #define MP_FLASHCFG_CFGR0 0x04
928 typedef struct mv88w8618_flashcfg_state {
929 SysBusDevice busdev;
930 uint32_t cfgr0;
931 } mv88w8618_flashcfg_state;
933 static uint32_t mv88w8618_flashcfg_read(void *opaque,
934 target_phys_addr_t offset)
936 mv88w8618_flashcfg_state *s = opaque;
938 switch (offset) {
939 case MP_FLASHCFG_CFGR0:
940 return s->cfgr0;
942 default:
943 return 0;
947 static void mv88w8618_flashcfg_write(void *opaque, target_phys_addr_t offset,
948 uint32_t value)
950 mv88w8618_flashcfg_state *s = opaque;
952 switch (offset) {
953 case MP_FLASHCFG_CFGR0:
954 s->cfgr0 = value;
955 break;
959 static CPUReadMemoryFunc * const mv88w8618_flashcfg_readfn[] = {
960 mv88w8618_flashcfg_read,
961 mv88w8618_flashcfg_read,
962 mv88w8618_flashcfg_read
965 static CPUWriteMemoryFunc * const mv88w8618_flashcfg_writefn[] = {
966 mv88w8618_flashcfg_write,
967 mv88w8618_flashcfg_write,
968 mv88w8618_flashcfg_write
971 static int mv88w8618_flashcfg_init(SysBusDevice *dev)
973 int iomemtype;
974 mv88w8618_flashcfg_state *s = FROM_SYSBUS(mv88w8618_flashcfg_state, dev);
976 s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
977 iomemtype = cpu_register_io_memory(mv88w8618_flashcfg_readfn,
978 mv88w8618_flashcfg_writefn, s);
979 sysbus_init_mmio(dev, MP_FLASHCFG_SIZE, iomemtype);
980 return 0;
983 static const VMStateDescription mv88w8618_flashcfg_vmsd = {
984 .name = "mv88w8618_flashcfg",
985 .version_id = 1,
986 .minimum_version_id = 1,
987 .minimum_version_id_old = 1,
988 .fields = (VMStateField[]) {
989 VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
990 VMSTATE_END_OF_LIST()
994 static SysBusDeviceInfo mv88w8618_flashcfg_info = {
995 .init = mv88w8618_flashcfg_init,
996 .qdev.name = "mv88w8618_flashcfg",
997 .qdev.size = sizeof(mv88w8618_flashcfg_state),
998 .qdev.vmsd = &mv88w8618_flashcfg_vmsd,
1001 /* Misc register offsets */
1002 #define MP_MISC_BOARD_REVISION 0x18
1004 #define MP_BOARD_REVISION 0x31
1006 static uint32_t musicpal_misc_read(void *opaque, target_phys_addr_t offset)
1008 switch (offset) {
1009 case MP_MISC_BOARD_REVISION:
1010 return MP_BOARD_REVISION;
1012 default:
1013 return 0;
1017 static void musicpal_misc_write(void *opaque, target_phys_addr_t offset,
1018 uint32_t value)
1022 static CPUReadMemoryFunc * const musicpal_misc_readfn[] = {
1023 musicpal_misc_read,
1024 musicpal_misc_read,
1025 musicpal_misc_read,
1028 static CPUWriteMemoryFunc * const musicpal_misc_writefn[] = {
1029 musicpal_misc_write,
1030 musicpal_misc_write,
1031 musicpal_misc_write,
1034 static void musicpal_misc_init(void)
1036 int iomemtype;
1038 iomemtype = cpu_register_io_memory(musicpal_misc_readfn,
1039 musicpal_misc_writefn, NULL);
1040 cpu_register_physical_memory(MP_MISC_BASE, MP_MISC_SIZE, iomemtype);
1043 /* WLAN register offsets */
1044 #define MP_WLAN_MAGIC1 0x11c
1045 #define MP_WLAN_MAGIC2 0x124
1047 static uint32_t mv88w8618_wlan_read(void *opaque, target_phys_addr_t offset)
1049 switch (offset) {
1050 /* Workaround to allow loading the binary-only wlandrv.ko crap
1051 * from the original Freecom firmware. */
1052 case MP_WLAN_MAGIC1:
1053 return ~3;
1054 case MP_WLAN_MAGIC2:
1055 return -1;
1057 default:
1058 return 0;
1062 static void mv88w8618_wlan_write(void *opaque, target_phys_addr_t offset,
1063 uint32_t value)
1067 static CPUReadMemoryFunc * const mv88w8618_wlan_readfn[] = {
1068 mv88w8618_wlan_read,
1069 mv88w8618_wlan_read,
1070 mv88w8618_wlan_read,
1073 static CPUWriteMemoryFunc * const mv88w8618_wlan_writefn[] = {
1074 mv88w8618_wlan_write,
1075 mv88w8618_wlan_write,
1076 mv88w8618_wlan_write,
1079 static int mv88w8618_wlan_init(SysBusDevice *dev)
1081 int iomemtype;
1083 iomemtype = cpu_register_io_memory(mv88w8618_wlan_readfn,
1084 mv88w8618_wlan_writefn, NULL);
1085 sysbus_init_mmio(dev, MP_WLAN_SIZE, iomemtype);
1086 return 0;
1089 /* GPIO register offsets */
1090 #define MP_GPIO_OE_LO 0x008
1091 #define MP_GPIO_OUT_LO 0x00c
1092 #define MP_GPIO_IN_LO 0x010
1093 #define MP_GPIO_IER_LO 0x014
1094 #define MP_GPIO_IMR_LO 0x018
1095 #define MP_GPIO_ISR_LO 0x020
1096 #define MP_GPIO_OE_HI 0x508
1097 #define MP_GPIO_OUT_HI 0x50c
1098 #define MP_GPIO_IN_HI 0x510
1099 #define MP_GPIO_IER_HI 0x514
1100 #define MP_GPIO_IMR_HI 0x518
1101 #define MP_GPIO_ISR_HI 0x520
1103 /* GPIO bits & masks */
1104 #define MP_GPIO_LCD_BRIGHTNESS 0x00070000
1105 #define MP_GPIO_I2C_DATA_BIT 29
1106 #define MP_GPIO_I2C_CLOCK_BIT 30
1108 /* LCD brightness bits in GPIO_OE_HI */
1109 #define MP_OE_LCD_BRIGHTNESS 0x0007
1111 typedef struct musicpal_gpio_state {
1112 SysBusDevice busdev;
1113 uint32_t lcd_brightness;
1114 uint32_t out_state;
1115 uint32_t in_state;
1116 uint32_t ier;
1117 uint32_t imr;
1118 uint32_t isr;
1119 qemu_irq irq;
1120 qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
1121 } musicpal_gpio_state;
1123 static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1124 int i;
1125 uint32_t brightness;
1127 /* compute brightness ratio */
1128 switch (s->lcd_brightness) {
1129 case 0x00000007:
1130 brightness = 0;
1131 break;
1133 case 0x00020000:
1134 brightness = 1;
1135 break;
1137 case 0x00020001:
1138 brightness = 2;
1139 break;
1141 case 0x00040000:
1142 brightness = 3;
1143 break;
1145 case 0x00010006:
1146 brightness = 4;
1147 break;
1149 case 0x00020005:
1150 brightness = 5;
1151 break;
1153 case 0x00040003:
1154 brightness = 6;
1155 break;
1157 case 0x00030004:
1158 default:
1159 brightness = 7;
1162 /* set lcd brightness GPIOs */
1163 for (i = 0; i <= 2; i++) {
1164 qemu_set_irq(s->out[i], (brightness >> i) & 1);
1168 static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
1170 musicpal_gpio_state *s = opaque;
1171 uint32_t mask = 1 << pin;
1172 uint32_t delta = level << pin;
1173 uint32_t old = s->in_state & mask;
1175 s->in_state &= ~mask;
1176 s->in_state |= delta;
1178 if ((old ^ delta) &&
1179 ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1180 s->isr = mask;
1181 qemu_irq_raise(s->irq);
1185 static uint32_t musicpal_gpio_read(void *opaque, target_phys_addr_t offset)
1187 musicpal_gpio_state *s = opaque;
1189 switch (offset) {
1190 case MP_GPIO_OE_HI: /* used for LCD brightness control */
1191 return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
1193 case MP_GPIO_OUT_LO:
1194 return s->out_state & 0xFFFF;
1195 case MP_GPIO_OUT_HI:
1196 return s->out_state >> 16;
1198 case MP_GPIO_IN_LO:
1199 return s->in_state & 0xFFFF;
1200 case MP_GPIO_IN_HI:
1201 return s->in_state >> 16;
1203 case MP_GPIO_IER_LO:
1204 return s->ier & 0xFFFF;
1205 case MP_GPIO_IER_HI:
1206 return s->ier >> 16;
1208 case MP_GPIO_IMR_LO:
1209 return s->imr & 0xFFFF;
1210 case MP_GPIO_IMR_HI:
1211 return s->imr >> 16;
1213 case MP_GPIO_ISR_LO:
1214 return s->isr & 0xFFFF;
1215 case MP_GPIO_ISR_HI:
1216 return s->isr >> 16;
1218 default:
1219 return 0;
1223 static void musicpal_gpio_write(void *opaque, target_phys_addr_t offset,
1224 uint32_t value)
1226 musicpal_gpio_state *s = opaque;
1227 switch (offset) {
1228 case MP_GPIO_OE_HI: /* used for LCD brightness control */
1229 s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
1230 (value & MP_OE_LCD_BRIGHTNESS);
1231 musicpal_gpio_brightness_update(s);
1232 break;
1234 case MP_GPIO_OUT_LO:
1235 s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
1236 break;
1237 case MP_GPIO_OUT_HI:
1238 s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1239 s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1240 (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1241 musicpal_gpio_brightness_update(s);
1242 qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1243 qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
1244 break;
1246 case MP_GPIO_IER_LO:
1247 s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1248 break;
1249 case MP_GPIO_IER_HI:
1250 s->ier = (s->ier & 0xFFFF) | (value << 16);
1251 break;
1253 case MP_GPIO_IMR_LO:
1254 s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1255 break;
1256 case MP_GPIO_IMR_HI:
1257 s->imr = (s->imr & 0xFFFF) | (value << 16);
1258 break;
1262 static CPUReadMemoryFunc * const musicpal_gpio_readfn[] = {
1263 musicpal_gpio_read,
1264 musicpal_gpio_read,
1265 musicpal_gpio_read,
1268 static CPUWriteMemoryFunc * const musicpal_gpio_writefn[] = {
1269 musicpal_gpio_write,
1270 musicpal_gpio_write,
1271 musicpal_gpio_write,
1274 static void musicpal_gpio_reset(DeviceState *d)
1276 musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state,
1277 sysbus_from_qdev(d));
1279 s->lcd_brightness = 0;
1280 s->out_state = 0;
1281 s->in_state = 0xffffffff;
1282 s->ier = 0;
1283 s->imr = 0;
1284 s->isr = 0;
1287 static int musicpal_gpio_init(SysBusDevice *dev)
1289 musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, dev);
1290 int iomemtype;
1292 sysbus_init_irq(dev, &s->irq);
1294 iomemtype = cpu_register_io_memory(musicpal_gpio_readfn,
1295 musicpal_gpio_writefn, s);
1296 sysbus_init_mmio(dev, MP_GPIO_SIZE, iomemtype);
1298 qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
1300 qdev_init_gpio_in(&dev->qdev, musicpal_gpio_pin_event, 32);
1302 return 0;
1305 static const VMStateDescription musicpal_gpio_vmsd = {
1306 .name = "musicpal_gpio",
1307 .version_id = 1,
1308 .minimum_version_id = 1,
1309 .minimum_version_id_old = 1,
1310 .fields = (VMStateField[]) {
1311 VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1312 VMSTATE_UINT32(out_state, musicpal_gpio_state),
1313 VMSTATE_UINT32(in_state, musicpal_gpio_state),
1314 VMSTATE_UINT32(ier, musicpal_gpio_state),
1315 VMSTATE_UINT32(imr, musicpal_gpio_state),
1316 VMSTATE_UINT32(isr, musicpal_gpio_state),
1317 VMSTATE_END_OF_LIST()
1321 static SysBusDeviceInfo musicpal_gpio_info = {
1322 .init = musicpal_gpio_init,
1323 .qdev.name = "musicpal_gpio",
1324 .qdev.size = sizeof(musicpal_gpio_state),
1325 .qdev.reset = musicpal_gpio_reset,
1326 .qdev.vmsd = &musicpal_gpio_vmsd,
1329 /* Keyboard codes & masks */
1330 #define KEY_RELEASED 0x80
1331 #define KEY_CODE 0x7f
1333 #define KEYCODE_TAB 0x0f
1334 #define KEYCODE_ENTER 0x1c
1335 #define KEYCODE_F 0x21
1336 #define KEYCODE_M 0x32
1338 #define KEYCODE_EXTENDED 0xe0
1339 #define KEYCODE_UP 0x48
1340 #define KEYCODE_DOWN 0x50
1341 #define KEYCODE_LEFT 0x4b
1342 #define KEYCODE_RIGHT 0x4d
1344 #define MP_KEY_WHEEL_VOL (1 << 0)
1345 #define MP_KEY_WHEEL_VOL_INV (1 << 1)
1346 #define MP_KEY_WHEEL_NAV (1 << 2)
1347 #define MP_KEY_WHEEL_NAV_INV (1 << 3)
1348 #define MP_KEY_BTN_FAVORITS (1 << 4)
1349 #define MP_KEY_BTN_MENU (1 << 5)
1350 #define MP_KEY_BTN_VOLUME (1 << 6)
1351 #define MP_KEY_BTN_NAVIGATION (1 << 7)
1353 typedef struct musicpal_key_state {
1354 SysBusDevice busdev;
1355 uint32_t kbd_extended;
1356 uint32_t pressed_keys;
1357 qemu_irq out[8];
1358 } musicpal_key_state;
1360 static void musicpal_key_event(void *opaque, int keycode)
1362 musicpal_key_state *s = opaque;
1363 uint32_t event = 0;
1364 int i;
1366 if (keycode == KEYCODE_EXTENDED) {
1367 s->kbd_extended = 1;
1368 return;
1371 if (s->kbd_extended) {
1372 switch (keycode & KEY_CODE) {
1373 case KEYCODE_UP:
1374 event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
1375 break;
1377 case KEYCODE_DOWN:
1378 event = MP_KEY_WHEEL_NAV;
1379 break;
1381 case KEYCODE_LEFT:
1382 event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
1383 break;
1385 case KEYCODE_RIGHT:
1386 event = MP_KEY_WHEEL_VOL;
1387 break;
1389 } else {
1390 switch (keycode & KEY_CODE) {
1391 case KEYCODE_F:
1392 event = MP_KEY_BTN_FAVORITS;
1393 break;
1395 case KEYCODE_TAB:
1396 event = MP_KEY_BTN_VOLUME;
1397 break;
1399 case KEYCODE_ENTER:
1400 event = MP_KEY_BTN_NAVIGATION;
1401 break;
1403 case KEYCODE_M:
1404 event = MP_KEY_BTN_MENU;
1405 break;
1407 /* Do not repeat already pressed buttons */
1408 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1409 event = 0;
1413 if (event) {
1414 /* Raise GPIO pin first if repeating a key */
1415 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1416 for (i = 0; i <= 7; i++) {
1417 if (event & (1 << i)) {
1418 qemu_set_irq(s->out[i], 1);
1422 for (i = 0; i <= 7; i++) {
1423 if (event & (1 << i)) {
1424 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1427 if (keycode & KEY_RELEASED) {
1428 s->pressed_keys &= ~event;
1429 } else {
1430 s->pressed_keys |= event;
1434 s->kbd_extended = 0;
1437 static int musicpal_key_init(SysBusDevice *dev)
1439 musicpal_key_state *s = FROM_SYSBUS(musicpal_key_state, dev);
1441 sysbus_init_mmio(dev, 0x0, 0);
1443 s->kbd_extended = 0;
1444 s->pressed_keys = 0;
1446 qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
1448 qemu_add_kbd_event_handler(musicpal_key_event, s);
1450 return 0;
1453 static const VMStateDescription musicpal_key_vmsd = {
1454 .name = "musicpal_key",
1455 .version_id = 1,
1456 .minimum_version_id = 1,
1457 .minimum_version_id_old = 1,
1458 .fields = (VMStateField[]) {
1459 VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1460 VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1461 VMSTATE_END_OF_LIST()
1465 static SysBusDeviceInfo musicpal_key_info = {
1466 .init = musicpal_key_init,
1467 .qdev.name = "musicpal_key",
1468 .qdev.size = sizeof(musicpal_key_state),
1469 .qdev.vmsd = &musicpal_key_vmsd,
1472 static struct arm_boot_info musicpal_binfo = {
1473 .loader_start = 0x0,
1474 .board_id = 0x20e,
1477 static void musicpal_init(QEMUMachine *machine, QemuOpts *opts)
1479 const char *kernel_filename = qemu_opt_get(opts, "kernel");
1480 const char *kernel_cmdline = qemu_opt_get(opts, "cmdline");
1481 const char *initrd_filename = qemu_opt_get(opts, "initrd");
1482 const char *cpu_model = qemu_opt_get(opts, "cpu");
1483 CPUState *env;
1484 qemu_irq *cpu_pic;
1485 qemu_irq pic[32];
1486 DeviceState *dev;
1487 DeviceState *i2c_dev;
1488 DeviceState *lcd_dev;
1489 DeviceState *key_dev;
1490 #ifdef HAS_AUDIO
1491 DeviceState *wm8750_dev;
1492 SysBusDevice *s;
1493 #endif
1494 i2c_bus *i2c;
1495 int i;
1496 unsigned long flash_size;
1497 DriveInfo *dinfo;
1498 ram_addr_t sram_off;
1500 if (!cpu_model) {
1501 cpu_model = "arm926";
1503 env = cpu_init(cpu_model);
1504 if (!env) {
1505 fprintf(stderr, "Unable to find CPU definition\n");
1506 exit(1);
1508 cpu_pic = arm_pic_init_cpu(env);
1510 /* For now we use a fixed - the original - RAM size */
1511 cpu_register_physical_memory(0, MP_RAM_DEFAULT_SIZE,
1512 qemu_ram_alloc(MP_RAM_DEFAULT_SIZE));
1514 sram_off = qemu_ram_alloc(MP_SRAM_SIZE);
1515 cpu_register_physical_memory(MP_SRAM_BASE, MP_SRAM_SIZE, sram_off);
1517 dev = sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE,
1518 cpu_pic[ARM_PIC_CPU_IRQ]);
1519 for (i = 0; i < 32; i++) {
1520 pic[i] = qdev_get_gpio_in(dev, i);
1522 sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1523 pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1524 pic[MP_TIMER4_IRQ], NULL);
1526 if (serial_hds[0]) {
1527 #ifdef TARGET_WORDS_BIGENDIAN
1528 serial_mm_init(MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 1825000,
1529 serial_hds[0], 1, 1);
1530 #else
1531 serial_mm_init(MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 1825000,
1532 serial_hds[0], 1, 0);
1533 #endif
1535 if (serial_hds[1]) {
1536 #ifdef TARGET_WORDS_BIGENDIAN
1537 serial_mm_init(MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 1825000,
1538 serial_hds[1], 1, 1);
1539 #else
1540 serial_mm_init(MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 1825000,
1541 serial_hds[1], 1, 0);
1542 #endif
1545 /* Register flash */
1546 dinfo = drive_get(IF_PFLASH, 0, 0);
1547 if (dinfo) {
1548 flash_size = bdrv_getlength(dinfo->bdrv);
1549 if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
1550 flash_size != 32*1024*1024) {
1551 fprintf(stderr, "Invalid flash image size\n");
1552 exit(1);
1556 * The original U-Boot accesses the flash at 0xFE000000 instead of
1557 * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
1558 * image is smaller than 32 MB.
1560 #ifdef TARGET_WORDS_BIGENDIAN
1561 pflash_cfi02_register(0-MP_FLASH_SIZE_MAX, qemu_ram_alloc(flash_size),
1562 dinfo->bdrv, 0x10000,
1563 (flash_size + 0xffff) >> 16,
1564 MP_FLASH_SIZE_MAX / flash_size,
1565 2, 0x00BF, 0x236D, 0x0000, 0x0000,
1566 0x5555, 0x2AAA, 1);
1567 #else
1568 pflash_cfi02_register(0-MP_FLASH_SIZE_MAX, qemu_ram_alloc(flash_size),
1569 dinfo->bdrv, 0x10000,
1570 (flash_size + 0xffff) >> 16,
1571 MP_FLASH_SIZE_MAX / flash_size,
1572 2, 0x00BF, 0x236D, 0x0000, 0x0000,
1573 0x5555, 0x2AAA, 0);
1574 #endif
1577 sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE, NULL);
1579 qemu_check_nic_model(&nd_table[0], "mv88w8618");
1580 dev = qdev_create(NULL, "mv88w8618_eth");
1581 qdev_set_nic_properties(dev, &nd_table[0]);
1582 qdev_init_nofail(dev);
1583 sysbus_mmio_map(sysbus_from_qdev(dev), 0, MP_ETH_BASE);
1584 sysbus_connect_irq(sysbus_from_qdev(dev), 0, pic[MP_ETH_IRQ]);
1586 sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
1588 musicpal_misc_init();
1590 dev = sysbus_create_simple("musicpal_gpio", MP_GPIO_BASE, pic[MP_GPIO_IRQ]);
1591 i2c_dev = sysbus_create_simple("gpio_i2c", 0, NULL);
1592 i2c = (i2c_bus *)qdev_get_child_bus(i2c_dev, "i2c");
1594 lcd_dev = sysbus_create_simple("musicpal_lcd", MP_LCD_BASE, NULL);
1595 key_dev = sysbus_create_simple("musicpal_key", 0, NULL);
1597 /* I2C read data */
1598 qdev_connect_gpio_out(i2c_dev, 0,
1599 qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
1600 /* I2C data */
1601 qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1602 /* I2C clock */
1603 qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1605 for (i = 0; i < 3; i++) {
1606 qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
1608 for (i = 0; i < 4; i++) {
1609 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1611 for (i = 4; i < 8; i++) {
1612 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1615 #ifdef HAS_AUDIO
1616 wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR);
1617 dev = qdev_create(NULL, "mv88w8618_audio");
1618 s = sysbus_from_qdev(dev);
1619 qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
1620 qdev_init_nofail(dev);
1621 sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1622 sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
1623 #endif
1625 musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
1626 musicpal_binfo.kernel_filename = kernel_filename;
1627 musicpal_binfo.kernel_cmdline = kernel_cmdline;
1628 musicpal_binfo.initrd_filename = initrd_filename;
1629 arm_load_kernel(env, &musicpal_binfo);
1632 static QEMUMachine musicpal_machine = {
1633 .name = "musicpal",
1634 .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
1635 .init = musicpal_init,
1638 static void musicpal_machine_init(void)
1640 qemu_register_machine(&musicpal_machine);
1643 machine_init(musicpal_machine_init);
1645 static void musicpal_register_devices(void)
1647 sysbus_register_withprop(&mv88w8618_pic_info);
1648 sysbus_register_withprop(&mv88w8618_pit_info);
1649 sysbus_register_withprop(&mv88w8618_flashcfg_info);
1650 sysbus_register_withprop(&mv88w8618_eth_info);
1651 sysbus_register_dev("mv88w8618_wlan", sizeof(SysBusDevice),
1652 mv88w8618_wlan_init);
1653 sysbus_register_withprop(&musicpal_lcd_info);
1654 sysbus_register_withprop(&musicpal_gpio_info);
1655 sysbus_register_withprop(&musicpal_key_info);
1658 device_init(musicpal_register_devices)