Merge branch 'master' of git://git.qemu.org/qemu
[qemu.git] / hw / omap.h
blob42eb361b21b84d095e1d1c8c58273ee7fd8e2c5c
1 /*
2 * Texas Instruments OMAP processors.
4 * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 or
9 * (at your option) version 3 of the License.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, see <http://www.gnu.org/licenses/>.
19 #ifndef hw_omap_h
20 #include "memory.h"
21 # define hw_omap_h "omap.h"
23 # define OMAP_EMIFS_BASE 0x00000000
24 # define OMAP2_Q0_BASE 0x00000000
25 # define OMAP_CS0_BASE 0x00000000
26 # define OMAP_CS1_BASE 0x04000000
27 # define OMAP_CS2_BASE 0x08000000
28 # define OMAP_CS3_BASE 0x0c000000
29 # define OMAP_EMIFF_BASE 0x10000000
30 # define OMAP_IMIF_BASE 0x20000000
31 # define OMAP_LOCALBUS_BASE 0x30000000
32 # define OMAP2_Q1_BASE 0x40000000
33 # define OMAP2_L4_BASE 0x48000000
34 # define OMAP2_SRAM_BASE 0x40200000
35 # define OMAP2_L3_BASE 0x68000000
36 # define OMAP2_Q2_BASE 0x80000000
37 # define OMAP2_Q3_BASE 0xc0000000
38 # define OMAP_MPUI_BASE 0xe1000000
40 # define OMAP730_SRAM_SIZE 0x00032000
41 # define OMAP15XX_SRAM_SIZE 0x00030000
42 # define OMAP16XX_SRAM_SIZE 0x00004000
43 # define OMAP1611_SRAM_SIZE 0x0003e800
44 # define OMAP242X_SRAM_SIZE 0x000a0000
45 # define OMAP243X_SRAM_SIZE 0x00010000
46 # define OMAP_CS0_SIZE 0x04000000
47 # define OMAP_CS1_SIZE 0x04000000
48 # define OMAP_CS2_SIZE 0x04000000
49 # define OMAP_CS3_SIZE 0x04000000
51 /* omap_clk.c */
52 struct omap_mpu_state_s;
53 typedef struct clk *omap_clk;
54 omap_clk omap_findclk(struct omap_mpu_state_s *mpu, const char *name);
55 void omap_clk_init(struct omap_mpu_state_s *mpu);
56 void omap_clk_adduser(struct clk *clk, qemu_irq user);
57 void omap_clk_get(omap_clk clk);
58 void omap_clk_put(omap_clk clk);
59 void omap_clk_onoff(omap_clk clk, int on);
60 void omap_clk_canidle(omap_clk clk, int can);
61 void omap_clk_setrate(omap_clk clk, int divide, int multiply);
62 int64_t omap_clk_getrate(omap_clk clk);
63 void omap_clk_reparent(omap_clk clk, omap_clk parent);
65 /* OMAP2 l4 Interconnect */
66 struct omap_l4_s;
67 struct omap_l4_region_s {
68 target_phys_addr_t offset;
69 size_t size;
70 int access;
72 struct omap_l4_agent_info_s {
73 int ta;
74 int region;
75 int regions;
76 int ta_region;
78 struct omap_target_agent_s {
79 MemoryRegion iomem;
80 struct omap_l4_s *bus;
81 int regions;
82 const struct omap_l4_region_s *start;
83 target_phys_addr_t base;
84 uint32_t component;
85 uint32_t control;
86 uint32_t status;
88 struct omap_l4_s *omap_l4_init(MemoryRegion *address_space,
89 target_phys_addr_t base, int ta_num);
91 struct omap_target_agent_s;
92 struct omap_target_agent_s *omap_l4ta_get(
93 struct omap_l4_s *bus,
94 const struct omap_l4_region_s *regions,
95 const struct omap_l4_agent_info_s *agents,
96 int cs);
97 target_phys_addr_t omap_l4_attach(struct omap_target_agent_s *ta,
98 int region, MemoryRegion *mr);
99 target_phys_addr_t omap_l4_region_base(struct omap_target_agent_s *ta,
100 int region);
101 target_phys_addr_t omap_l4_region_size(struct omap_target_agent_s *ta,
102 int region);
104 /* OMAP2 SDRAM controller */
105 struct omap_sdrc_s;
106 struct omap_sdrc_s *omap_sdrc_init(MemoryRegion *sysmem,
107 target_phys_addr_t base);
108 void omap_sdrc_reset(struct omap_sdrc_s *s);
110 /* OMAP2 general purpose memory controller */
111 struct omap_gpmc_s;
112 struct omap_gpmc_s *omap_gpmc_init(struct omap_mpu_state_s *mpu,
113 target_phys_addr_t base,
114 qemu_irq irq, qemu_irq drq);
115 void omap_gpmc_reset(struct omap_gpmc_s *s);
116 void omap_gpmc_attach(struct omap_gpmc_s *s, int cs, MemoryRegion *iomem);
117 void omap_gpmc_attach_nand(struct omap_gpmc_s *s, int cs, DeviceState *nand);
120 * Common IRQ numbers for level 1 interrupt handler
121 * See /usr/include/asm-arm/arch-omap/irqs.h in Linux.
123 # define OMAP_INT_CAMERA 1
124 # define OMAP_INT_FIQ 3
125 # define OMAP_INT_RTDX 6
126 # define OMAP_INT_DSP_MMU_ABORT 7
127 # define OMAP_INT_HOST 8
128 # define OMAP_INT_ABORT 9
129 # define OMAP_INT_BRIDGE_PRIV 13
130 # define OMAP_INT_GPIO_BANK1 14
131 # define OMAP_INT_UART3 15
132 # define OMAP_INT_TIMER3 16
133 # define OMAP_INT_DMA_CH0_6 19
134 # define OMAP_INT_DMA_CH1_7 20
135 # define OMAP_INT_DMA_CH2_8 21
136 # define OMAP_INT_DMA_CH3 22
137 # define OMAP_INT_DMA_CH4 23
138 # define OMAP_INT_DMA_CH5 24
139 # define OMAP_INT_DMA_LCD 25
140 # define OMAP_INT_TIMER1 26
141 # define OMAP_INT_WD_TIMER 27
142 # define OMAP_INT_BRIDGE_PUB 28
143 # define OMAP_INT_TIMER2 30
144 # define OMAP_INT_LCD_CTRL 31
147 * Common OMAP-15xx IRQ numbers for level 1 interrupt handler
149 # define OMAP_INT_15XX_IH2_IRQ 0
150 # define OMAP_INT_15XX_LB_MMU 17
151 # define OMAP_INT_15XX_LOCAL_BUS 29
154 * OMAP-1510 specific IRQ numbers for level 1 interrupt handler
156 # define OMAP_INT_1510_SPI_TX 4
157 # define OMAP_INT_1510_SPI_RX 5
158 # define OMAP_INT_1510_DSP_MAILBOX1 10
159 # define OMAP_INT_1510_DSP_MAILBOX2 11
162 * OMAP-310 specific IRQ numbers for level 1 interrupt handler
164 # define OMAP_INT_310_McBSP2_TX 4
165 # define OMAP_INT_310_McBSP2_RX 5
166 # define OMAP_INT_310_HSB_MAILBOX1 12
167 # define OMAP_INT_310_HSAB_MMU 18
170 * OMAP-1610 specific IRQ numbers for level 1 interrupt handler
172 # define OMAP_INT_1610_IH2_IRQ 0
173 # define OMAP_INT_1610_IH2_FIQ 2
174 # define OMAP_INT_1610_McBSP2_TX 4
175 # define OMAP_INT_1610_McBSP2_RX 5
176 # define OMAP_INT_1610_DSP_MAILBOX1 10
177 # define OMAP_INT_1610_DSP_MAILBOX2 11
178 # define OMAP_INT_1610_LCD_LINE 12
179 # define OMAP_INT_1610_GPTIMER1 17
180 # define OMAP_INT_1610_GPTIMER2 18
181 # define OMAP_INT_1610_SSR_FIFO_0 29
184 * OMAP-730 specific IRQ numbers for level 1 interrupt handler
186 # define OMAP_INT_730_IH2_FIQ 0
187 # define OMAP_INT_730_IH2_IRQ 1
188 # define OMAP_INT_730_USB_NON_ISO 2
189 # define OMAP_INT_730_USB_ISO 3
190 # define OMAP_INT_730_ICR 4
191 # define OMAP_INT_730_EAC 5
192 # define OMAP_INT_730_GPIO_BANK1 6
193 # define OMAP_INT_730_GPIO_BANK2 7
194 # define OMAP_INT_730_GPIO_BANK3 8
195 # define OMAP_INT_730_McBSP2TX 10
196 # define OMAP_INT_730_McBSP2RX 11
197 # define OMAP_INT_730_McBSP2RX_OVF 12
198 # define OMAP_INT_730_LCD_LINE 14
199 # define OMAP_INT_730_GSM_PROTECT 15
200 # define OMAP_INT_730_TIMER3 16
201 # define OMAP_INT_730_GPIO_BANK5 17
202 # define OMAP_INT_730_GPIO_BANK6 18
203 # define OMAP_INT_730_SPGIO_WR 29
206 * Common IRQ numbers for level 2 interrupt handler
208 # define OMAP_INT_KEYBOARD 1
209 # define OMAP_INT_uWireTX 2
210 # define OMAP_INT_uWireRX 3
211 # define OMAP_INT_I2C 4
212 # define OMAP_INT_MPUIO 5
213 # define OMAP_INT_USB_HHC_1 6
214 # define OMAP_INT_McBSP3TX 10
215 # define OMAP_INT_McBSP3RX 11
216 # define OMAP_INT_McBSP1TX 12
217 # define OMAP_INT_McBSP1RX 13
218 # define OMAP_INT_UART1 14
219 # define OMAP_INT_UART2 15
220 # define OMAP_INT_USB_W2FC 20
221 # define OMAP_INT_1WIRE 21
222 # define OMAP_INT_OS_TIMER 22
223 # define OMAP_INT_OQN 23
224 # define OMAP_INT_GAUGE_32K 24
225 # define OMAP_INT_RTC_TIMER 25
226 # define OMAP_INT_RTC_ALARM 26
227 # define OMAP_INT_DSP_MMU 28
230 * OMAP-1510 specific IRQ numbers for level 2 interrupt handler
232 # define OMAP_INT_1510_BT_MCSI1TX 16
233 # define OMAP_INT_1510_BT_MCSI1RX 17
234 # define OMAP_INT_1510_SoSSI_MATCH 19
235 # define OMAP_INT_1510_MEM_STICK 27
236 # define OMAP_INT_1510_COM_SPI_RO 31
239 * OMAP-310 specific IRQ numbers for level 2 interrupt handler
241 # define OMAP_INT_310_FAC 0
242 # define OMAP_INT_310_USB_HHC_2 7
243 # define OMAP_INT_310_MCSI1_FE 16
244 # define OMAP_INT_310_MCSI2_FE 17
245 # define OMAP_INT_310_USB_W2FC_ISO 29
246 # define OMAP_INT_310_USB_W2FC_NON_ISO 30
247 # define OMAP_INT_310_McBSP2RX_OF 31
250 * OMAP-1610 specific IRQ numbers for level 2 interrupt handler
252 # define OMAP_INT_1610_FAC 0
253 # define OMAP_INT_1610_USB_HHC_2 7
254 # define OMAP_INT_1610_USB_OTG 8
255 # define OMAP_INT_1610_SoSSI 9
256 # define OMAP_INT_1610_BT_MCSI1TX 16
257 # define OMAP_INT_1610_BT_MCSI1RX 17
258 # define OMAP_INT_1610_SoSSI_MATCH 19
259 # define OMAP_INT_1610_MEM_STICK 27
260 # define OMAP_INT_1610_McBSP2RX_OF 31
261 # define OMAP_INT_1610_STI 32
262 # define OMAP_INT_1610_STI_WAKEUP 33
263 # define OMAP_INT_1610_GPTIMER3 34
264 # define OMAP_INT_1610_GPTIMER4 35
265 # define OMAP_INT_1610_GPTIMER5 36
266 # define OMAP_INT_1610_GPTIMER6 37
267 # define OMAP_INT_1610_GPTIMER7 38
268 # define OMAP_INT_1610_GPTIMER8 39
269 # define OMAP_INT_1610_GPIO_BANK2 40
270 # define OMAP_INT_1610_GPIO_BANK3 41
271 # define OMAP_INT_1610_MMC2 42
272 # define OMAP_INT_1610_CF 43
273 # define OMAP_INT_1610_WAKE_UP_REQ 46
274 # define OMAP_INT_1610_GPIO_BANK4 48
275 # define OMAP_INT_1610_SPI 49
276 # define OMAP_INT_1610_DMA_CH6 53
277 # define OMAP_INT_1610_DMA_CH7 54
278 # define OMAP_INT_1610_DMA_CH8 55
279 # define OMAP_INT_1610_DMA_CH9 56
280 # define OMAP_INT_1610_DMA_CH10 57
281 # define OMAP_INT_1610_DMA_CH11 58
282 # define OMAP_INT_1610_DMA_CH12 59
283 # define OMAP_INT_1610_DMA_CH13 60
284 # define OMAP_INT_1610_DMA_CH14 61
285 # define OMAP_INT_1610_DMA_CH15 62
286 # define OMAP_INT_1610_NAND 63
289 * OMAP-730 specific IRQ numbers for level 2 interrupt handler
291 # define OMAP_INT_730_HW_ERRORS 0
292 # define OMAP_INT_730_NFIQ_PWR_FAIL 1
293 # define OMAP_INT_730_CFCD 2
294 # define OMAP_INT_730_CFIREQ 3
295 # define OMAP_INT_730_I2C 4
296 # define OMAP_INT_730_PCC 5
297 # define OMAP_INT_730_MPU_EXT_NIRQ 6
298 # define OMAP_INT_730_SPI_100K_1 7
299 # define OMAP_INT_730_SYREN_SPI 8
300 # define OMAP_INT_730_VLYNQ 9
301 # define OMAP_INT_730_GPIO_BANK4 10
302 # define OMAP_INT_730_McBSP1TX 11
303 # define OMAP_INT_730_McBSP1RX 12
304 # define OMAP_INT_730_McBSP1RX_OF 13
305 # define OMAP_INT_730_UART_MODEM_IRDA_2 14
306 # define OMAP_INT_730_UART_MODEM_1 15
307 # define OMAP_INT_730_MCSI 16
308 # define OMAP_INT_730_uWireTX 17
309 # define OMAP_INT_730_uWireRX 18
310 # define OMAP_INT_730_SMC_CD 19
311 # define OMAP_INT_730_SMC_IREQ 20
312 # define OMAP_INT_730_HDQ_1WIRE 21
313 # define OMAP_INT_730_TIMER32K 22
314 # define OMAP_INT_730_MMC_SDIO 23
315 # define OMAP_INT_730_UPLD 24
316 # define OMAP_INT_730_USB_HHC_1 27
317 # define OMAP_INT_730_USB_HHC_2 28
318 # define OMAP_INT_730_USB_GENI 29
319 # define OMAP_INT_730_USB_OTG 30
320 # define OMAP_INT_730_CAMERA_IF 31
321 # define OMAP_INT_730_RNG 32
322 # define OMAP_INT_730_DUAL_MODE_TIMER 33
323 # define OMAP_INT_730_DBB_RF_EN 34
324 # define OMAP_INT_730_MPUIO_KEYPAD 35
325 # define OMAP_INT_730_SHA1_MD5 36
326 # define OMAP_INT_730_SPI_100K_2 37
327 # define OMAP_INT_730_RNG_IDLE 38
328 # define OMAP_INT_730_MPUIO 39
329 # define OMAP_INT_730_LLPC_LCD_CTRL_OFF 40
330 # define OMAP_INT_730_LLPC_OE_FALLING 41
331 # define OMAP_INT_730_LLPC_OE_RISING 42
332 # define OMAP_INT_730_LLPC_VSYNC 43
333 # define OMAP_INT_730_WAKE_UP_REQ 46
334 # define OMAP_INT_730_DMA_CH6 53
335 # define OMAP_INT_730_DMA_CH7 54
336 # define OMAP_INT_730_DMA_CH8 55
337 # define OMAP_INT_730_DMA_CH9 56
338 # define OMAP_INT_730_DMA_CH10 57
339 # define OMAP_INT_730_DMA_CH11 58
340 # define OMAP_INT_730_DMA_CH12 59
341 # define OMAP_INT_730_DMA_CH13 60
342 # define OMAP_INT_730_DMA_CH14 61
343 # define OMAP_INT_730_DMA_CH15 62
344 # define OMAP_INT_730_NAND 63
347 * OMAP-24xx common IRQ numbers
349 # define OMAP_INT_24XX_STI 4
350 # define OMAP_INT_24XX_SYS_NIRQ 7
351 # define OMAP_INT_24XX_L3_IRQ 10
352 # define OMAP_INT_24XX_PRCM_MPU_IRQ 11
353 # define OMAP_INT_24XX_SDMA_IRQ0 12
354 # define OMAP_INT_24XX_SDMA_IRQ1 13
355 # define OMAP_INT_24XX_SDMA_IRQ2 14
356 # define OMAP_INT_24XX_SDMA_IRQ3 15
357 # define OMAP_INT_243X_MCBSP2_IRQ 16
358 # define OMAP_INT_243X_MCBSP3_IRQ 17
359 # define OMAP_INT_243X_MCBSP4_IRQ 18
360 # define OMAP_INT_243X_MCBSP5_IRQ 19
361 # define OMAP_INT_24XX_GPMC_IRQ 20
362 # define OMAP_INT_24XX_GUFFAW_IRQ 21
363 # define OMAP_INT_24XX_IVA_IRQ 22
364 # define OMAP_INT_24XX_EAC_IRQ 23
365 # define OMAP_INT_24XX_CAM_IRQ 24
366 # define OMAP_INT_24XX_DSS_IRQ 25
367 # define OMAP_INT_24XX_MAIL_U0_MPU 26
368 # define OMAP_INT_24XX_DSP_UMA 27
369 # define OMAP_INT_24XX_DSP_MMU 28
370 # define OMAP_INT_24XX_GPIO_BANK1 29
371 # define OMAP_INT_24XX_GPIO_BANK2 30
372 # define OMAP_INT_24XX_GPIO_BANK3 31
373 # define OMAP_INT_24XX_GPIO_BANK4 32
374 # define OMAP_INT_243X_GPIO_BANK5 33
375 # define OMAP_INT_24XX_MAIL_U3_MPU 34
376 # define OMAP_INT_24XX_WDT3 35
377 # define OMAP_INT_24XX_WDT4 36
378 # define OMAP_INT_24XX_GPTIMER1 37
379 # define OMAP_INT_24XX_GPTIMER2 38
380 # define OMAP_INT_24XX_GPTIMER3 39
381 # define OMAP_INT_24XX_GPTIMER4 40
382 # define OMAP_INT_24XX_GPTIMER5 41
383 # define OMAP_INT_24XX_GPTIMER6 42
384 # define OMAP_INT_24XX_GPTIMER7 43
385 # define OMAP_INT_24XX_GPTIMER8 44
386 # define OMAP_INT_24XX_GPTIMER9 45
387 # define OMAP_INT_24XX_GPTIMER10 46
388 # define OMAP_INT_24XX_GPTIMER11 47
389 # define OMAP_INT_24XX_GPTIMER12 48
390 # define OMAP_INT_24XX_PKA_IRQ 50
391 # define OMAP_INT_24XX_SHA1MD5_IRQ 51
392 # define OMAP_INT_24XX_RNG_IRQ 52
393 # define OMAP_INT_24XX_MG_IRQ 53
394 # define OMAP_INT_24XX_I2C1_IRQ 56
395 # define OMAP_INT_24XX_I2C2_IRQ 57
396 # define OMAP_INT_24XX_MCBSP1_IRQ_TX 59
397 # define OMAP_INT_24XX_MCBSP1_IRQ_RX 60
398 # define OMAP_INT_24XX_MCBSP2_IRQ_TX 62
399 # define OMAP_INT_24XX_MCBSP2_IRQ_RX 63
400 # define OMAP_INT_243X_MCBSP1_IRQ 64
401 # define OMAP_INT_24XX_MCSPI1_IRQ 65
402 # define OMAP_INT_24XX_MCSPI2_IRQ 66
403 # define OMAP_INT_24XX_SSI1_IRQ0 67
404 # define OMAP_INT_24XX_SSI1_IRQ1 68
405 # define OMAP_INT_24XX_SSI2_IRQ0 69
406 # define OMAP_INT_24XX_SSI2_IRQ1 70
407 # define OMAP_INT_24XX_SSI_GDD_IRQ 71
408 # define OMAP_INT_24XX_UART1_IRQ 72
409 # define OMAP_INT_24XX_UART2_IRQ 73
410 # define OMAP_INT_24XX_UART3_IRQ 74
411 # define OMAP_INT_24XX_USB_IRQ_GEN 75
412 # define OMAP_INT_24XX_USB_IRQ_NISO 76
413 # define OMAP_INT_24XX_USB_IRQ_ISO 77
414 # define OMAP_INT_24XX_USB_IRQ_HGEN 78
415 # define OMAP_INT_24XX_USB_IRQ_HSOF 79
416 # define OMAP_INT_24XX_USB_IRQ_OTG 80
417 # define OMAP_INT_24XX_VLYNQ_IRQ 81
418 # define OMAP_INT_24XX_MMC_IRQ 83
419 # define OMAP_INT_24XX_MS_IRQ 84
420 # define OMAP_INT_24XX_FAC_IRQ 85
421 # define OMAP_INT_24XX_MCSPI3_IRQ 91
422 # define OMAP_INT_243X_HS_USB_MC 92
423 # define OMAP_INT_243X_HS_USB_DMA 93
424 # define OMAP_INT_243X_CARKIT 94
425 # define OMAP_INT_34XX_GPTIMER12 95
427 /* omap_dma.c */
428 enum omap_dma_model {
429 omap_dma_3_0,
430 omap_dma_3_1,
431 omap_dma_3_2,
432 omap_dma_4,
435 struct soc_dma_s;
436 struct soc_dma_s *omap_dma_init(target_phys_addr_t base, qemu_irq *irqs,
437 MemoryRegion *sysmem,
438 qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
439 enum omap_dma_model model);
440 struct soc_dma_s *omap_dma4_init(target_phys_addr_t base, qemu_irq *irqs,
441 MemoryRegion *sysmem,
442 struct omap_mpu_state_s *mpu, int fifo,
443 int chans, omap_clk iclk, omap_clk fclk);
444 void omap_dma_reset(struct soc_dma_s *s);
446 struct dma_irq_map {
447 int ih;
448 int intr;
451 /* Only used in OMAP DMA 3.x gigacells */
452 enum omap_dma_port {
453 emiff = 0,
454 emifs,
455 imif, /* omap16xx: ocp_t1 */
456 tipb,
457 local, /* omap16xx: ocp_t2 */
458 tipb_mpui,
459 __omap_dma_port_last,
462 typedef enum {
463 constant = 0,
464 post_incremented,
465 single_index,
466 double_index,
467 } omap_dma_addressing_t;
469 /* Only used in OMAP DMA 3.x gigacells */
470 struct omap_dma_lcd_channel_s {
471 enum omap_dma_port src;
472 target_phys_addr_t src_f1_top;
473 target_phys_addr_t src_f1_bottom;
474 target_phys_addr_t src_f2_top;
475 target_phys_addr_t src_f2_bottom;
477 /* Used in OMAP DMA 3.2 gigacell */
478 unsigned char brust_f1;
479 unsigned char pack_f1;
480 unsigned char data_type_f1;
481 unsigned char brust_f2;
482 unsigned char pack_f2;
483 unsigned char data_type_f2;
484 unsigned char end_prog;
485 unsigned char repeat;
486 unsigned char auto_init;
487 unsigned char priority;
488 unsigned char fs;
489 unsigned char running;
490 unsigned char bs;
491 unsigned char omap_3_1_compatible_disable;
492 unsigned char dst;
493 unsigned char lch_type;
494 int16_t element_index_f1;
495 int16_t element_index_f2;
496 int32_t frame_index_f1;
497 int32_t frame_index_f2;
498 uint16_t elements_f1;
499 uint16_t frames_f1;
500 uint16_t elements_f2;
501 uint16_t frames_f2;
502 omap_dma_addressing_t mode_f1;
503 omap_dma_addressing_t mode_f2;
505 /* Destination port is fixed. */
506 int interrupts;
507 int condition;
508 int dual;
510 int current_frame;
511 target_phys_addr_t phys_framebuffer[2];
512 qemu_irq irq;
513 struct omap_mpu_state_s *mpu;
514 } *omap_dma_get_lcdch(struct soc_dma_s *s);
517 * DMA request numbers for OMAP1
518 * See /usr/include/asm-arm/arch-omap/dma.h in Linux.
520 # define OMAP_DMA_NO_DEVICE 0
521 # define OMAP_DMA_MCSI1_TX 1
522 # define OMAP_DMA_MCSI1_RX 2
523 # define OMAP_DMA_I2C_RX 3
524 # define OMAP_DMA_I2C_TX 4
525 # define OMAP_DMA_EXT_NDMA_REQ0 5
526 # define OMAP_DMA_EXT_NDMA_REQ1 6
527 # define OMAP_DMA_UWIRE_TX 7
528 # define OMAP_DMA_MCBSP1_TX 8
529 # define OMAP_DMA_MCBSP1_RX 9
530 # define OMAP_DMA_MCBSP3_TX 10
531 # define OMAP_DMA_MCBSP3_RX 11
532 # define OMAP_DMA_UART1_TX 12
533 # define OMAP_DMA_UART1_RX 13
534 # define OMAP_DMA_UART2_TX 14
535 # define OMAP_DMA_UART2_RX 15
536 # define OMAP_DMA_MCBSP2_TX 16
537 # define OMAP_DMA_MCBSP2_RX 17
538 # define OMAP_DMA_UART3_TX 18
539 # define OMAP_DMA_UART3_RX 19
540 # define OMAP_DMA_CAMERA_IF_RX 20
541 # define OMAP_DMA_MMC_TX 21
542 # define OMAP_DMA_MMC_RX 22
543 # define OMAP_DMA_NAND 23 /* Not in OMAP310 */
544 # define OMAP_DMA_IRQ_LCD_LINE 24 /* Not in OMAP310 */
545 # define OMAP_DMA_MEMORY_STICK 25 /* Not in OMAP310 */
546 # define OMAP_DMA_USB_W2FC_RX0 26
547 # define OMAP_DMA_USB_W2FC_RX1 27
548 # define OMAP_DMA_USB_W2FC_RX2 28
549 # define OMAP_DMA_USB_W2FC_TX0 29
550 # define OMAP_DMA_USB_W2FC_TX1 30
551 # define OMAP_DMA_USB_W2FC_TX2 31
553 /* These are only for 1610 */
554 # define OMAP_DMA_CRYPTO_DES_IN 32
555 # define OMAP_DMA_SPI_TX 33
556 # define OMAP_DMA_SPI_RX 34
557 # define OMAP_DMA_CRYPTO_HASH 35
558 # define OMAP_DMA_CCP_ATTN 36
559 # define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
560 # define OMAP_DMA_CMT_APE_TX_CHAN_0 38
561 # define OMAP_DMA_CMT_APE_RV_CHAN_0 39
562 # define OMAP_DMA_CMT_APE_TX_CHAN_1 40
563 # define OMAP_DMA_CMT_APE_RV_CHAN_1 41
564 # define OMAP_DMA_CMT_APE_TX_CHAN_2 42
565 # define OMAP_DMA_CMT_APE_RV_CHAN_2 43
566 # define OMAP_DMA_CMT_APE_TX_CHAN_3 44
567 # define OMAP_DMA_CMT_APE_RV_CHAN_3 45
568 # define OMAP_DMA_CMT_APE_TX_CHAN_4 46
569 # define OMAP_DMA_CMT_APE_RV_CHAN_4 47
570 # define OMAP_DMA_CMT_APE_TX_CHAN_5 48
571 # define OMAP_DMA_CMT_APE_RV_CHAN_5 49
572 # define OMAP_DMA_CMT_APE_TX_CHAN_6 50
573 # define OMAP_DMA_CMT_APE_RV_CHAN_6 51
574 # define OMAP_DMA_CMT_APE_TX_CHAN_7 52
575 # define OMAP_DMA_CMT_APE_RV_CHAN_7 53
576 # define OMAP_DMA_MMC2_TX 54
577 # define OMAP_DMA_MMC2_RX 55
578 # define OMAP_DMA_CRYPTO_DES_OUT 56
581 * DMA request numbers for the OMAP2
583 # define OMAP24XX_DMA_NO_DEVICE 0
584 # define OMAP24XX_DMA_XTI_DMA 1 /* Not in OMAP2420 */
585 # define OMAP24XX_DMA_EXT_DMAREQ0 2
586 # define OMAP24XX_DMA_EXT_DMAREQ1 3
587 # define OMAP24XX_DMA_GPMC 4
588 # define OMAP24XX_DMA_GFX 5 /* Not in OMAP2420 */
589 # define OMAP24XX_DMA_DSS 6
590 # define OMAP24XX_DMA_VLYNQ_TX 7 /* Not in OMAP2420 */
591 # define OMAP24XX_DMA_CWT 8 /* Not in OMAP2420 */
592 # define OMAP24XX_DMA_AES_TX 9 /* Not in OMAP2420 */
593 # define OMAP24XX_DMA_AES_RX 10 /* Not in OMAP2420 */
594 # define OMAP24XX_DMA_DES_TX 11 /* Not in OMAP2420 */
595 # define OMAP24XX_DMA_DES_RX 12 /* Not in OMAP2420 */
596 # define OMAP24XX_DMA_SHA1MD5_RX 13 /* Not in OMAP2420 */
597 # define OMAP24XX_DMA_EXT_DMAREQ2 14
598 # define OMAP24XX_DMA_EXT_DMAREQ3 15
599 # define OMAP24XX_DMA_EXT_DMAREQ4 16
600 # define OMAP24XX_DMA_EAC_AC_RD 17
601 # define OMAP24XX_DMA_EAC_AC_WR 18
602 # define OMAP24XX_DMA_EAC_MD_UL_RD 19
603 # define OMAP24XX_DMA_EAC_MD_UL_WR 20
604 # define OMAP24XX_DMA_EAC_MD_DL_RD 21
605 # define OMAP24XX_DMA_EAC_MD_DL_WR 22
606 # define OMAP24XX_DMA_EAC_BT_UL_RD 23
607 # define OMAP24XX_DMA_EAC_BT_UL_WR 24
608 # define OMAP24XX_DMA_EAC_BT_DL_RD 25
609 # define OMAP24XX_DMA_EAC_BT_DL_WR 26
610 # define OMAP24XX_DMA_I2C1_TX 27
611 # define OMAP24XX_DMA_I2C1_RX 28
612 # define OMAP24XX_DMA_I2C2_TX 29
613 # define OMAP24XX_DMA_I2C2_RX 30
614 # define OMAP24XX_DMA_MCBSP1_TX 31
615 # define OMAP24XX_DMA_MCBSP1_RX 32
616 # define OMAP24XX_DMA_MCBSP2_TX 33
617 # define OMAP24XX_DMA_MCBSP2_RX 34
618 # define OMAP24XX_DMA_SPI1_TX0 35
619 # define OMAP24XX_DMA_SPI1_RX0 36
620 # define OMAP24XX_DMA_SPI1_TX1 37
621 # define OMAP24XX_DMA_SPI1_RX1 38
622 # define OMAP24XX_DMA_SPI1_TX2 39
623 # define OMAP24XX_DMA_SPI1_RX2 40
624 # define OMAP24XX_DMA_SPI1_TX3 41
625 # define OMAP24XX_DMA_SPI1_RX3 42
626 # define OMAP24XX_DMA_SPI2_TX0 43
627 # define OMAP24XX_DMA_SPI2_RX0 44
628 # define OMAP24XX_DMA_SPI2_TX1 45
629 # define OMAP24XX_DMA_SPI2_RX1 46
631 # define OMAP24XX_DMA_UART1_TX 49
632 # define OMAP24XX_DMA_UART1_RX 50
633 # define OMAP24XX_DMA_UART2_TX 51
634 # define OMAP24XX_DMA_UART2_RX 52
635 # define OMAP24XX_DMA_UART3_TX 53
636 # define OMAP24XX_DMA_UART3_RX 54
637 # define OMAP24XX_DMA_USB_W2FC_TX0 55
638 # define OMAP24XX_DMA_USB_W2FC_RX0 56
639 # define OMAP24XX_DMA_USB_W2FC_TX1 57
640 # define OMAP24XX_DMA_USB_W2FC_RX1 58
641 # define OMAP24XX_DMA_USB_W2FC_TX2 59
642 # define OMAP24XX_DMA_USB_W2FC_RX2 60
643 # define OMAP24XX_DMA_MMC1_TX 61
644 # define OMAP24XX_DMA_MMC1_RX 62
645 # define OMAP24XX_DMA_MS 63 /* Not in OMAP2420 */
646 # define OMAP24XX_DMA_EXT_DMAREQ5 64
648 /* omap[123].c */
649 /* OMAP2 gp timer */
650 struct omap_gp_timer_s;
651 struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
652 qemu_irq irq, omap_clk fclk, omap_clk iclk);
653 void omap_gp_timer_reset(struct omap_gp_timer_s *s);
655 /* OMAP2 sysctimer */
656 struct omap_synctimer_s;
657 struct omap_synctimer_s *omap_synctimer_init(struct omap_target_agent_s *ta,
658 struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk);
659 void omap_synctimer_reset(struct omap_synctimer_s *s);
661 struct omap_uart_s;
662 struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
663 qemu_irq irq, omap_clk fclk, omap_clk iclk,
664 qemu_irq txdma, qemu_irq rxdma,
665 const char *label, CharDriverState *chr);
666 struct omap_uart_s *omap2_uart_init(MemoryRegion *sysmem,
667 struct omap_target_agent_s *ta,
668 qemu_irq irq, omap_clk fclk, omap_clk iclk,
669 qemu_irq txdma, qemu_irq rxdma,
670 const char *label, CharDriverState *chr);
671 void omap_uart_reset(struct omap_uart_s *s);
672 void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr);
674 struct omap_mpuio_s;
675 struct omap_mpuio_s *omap_mpuio_init(MemoryRegion *system_memory,
676 target_phys_addr_t base,
677 qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
678 omap_clk clk);
679 qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
680 void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
681 void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
683 struct uWireSlave {
684 uint16_t (*receive)(void *opaque);
685 void (*send)(void *opaque, uint16_t data);
686 void *opaque;
688 struct omap_uwire_s;
689 void omap_uwire_attach(struct omap_uwire_s *s,
690 uWireSlave *slave, int chipselect);
692 /* OMAP2 spi */
693 struct omap_mcspi_s;
694 struct omap_mcspi_s *omap_mcspi_init(struct omap_target_agent_s *ta, int chnum,
695 qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
696 void omap_mcspi_attach(struct omap_mcspi_s *s,
697 uint32_t (*txrx)(void *opaque, uint32_t, int), void *opaque,
698 int chipselect);
699 void omap_mcspi_reset(struct omap_mcspi_s *s);
701 struct I2SCodec {
702 void *opaque;
704 /* The CPU can call this if it is generating the clock signal on the
705 * i2s port. The CODEC can ignore it if it is set up as a clock
706 * master and generates its own clock. */
707 void (*set_rate)(void *opaque, int in, int out);
709 void (*tx_swallow)(void *opaque);
710 qemu_irq rx_swallow;
711 qemu_irq tx_start;
713 int tx_rate;
714 int cts;
715 int rx_rate;
716 int rts;
718 struct i2s_fifo_s {
719 uint8_t *fifo;
720 int len;
721 int start;
722 int size;
723 } in, out;
725 struct omap_mcbsp_s;
726 void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave);
728 void omap_tap_init(struct omap_target_agent_s *ta,
729 struct omap_mpu_state_s *mpu);
731 /* omap_lcdc.c */
732 struct omap_lcd_panel_s;
733 void omap_lcdc_reset(struct omap_lcd_panel_s *s);
734 struct omap_lcd_panel_s *omap_lcdc_init(MemoryRegion *sysmem,
735 target_phys_addr_t base,
736 qemu_irq irq,
737 struct omap_dma_lcd_channel_s *dma,
738 omap_clk clk);
740 /* omap_dss.c */
741 struct rfbi_chip_s {
742 void *opaque;
743 void (*write)(void *opaque, int dc, uint16_t value);
744 void (*block)(void *opaque, int dc, void *buf, size_t len, int pitch);
745 uint16_t (*read)(void *opaque, int dc);
747 struct omap_dss_s;
748 void omap_dss_reset(struct omap_dss_s *s);
749 struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
750 MemoryRegion *sysmem,
751 target_phys_addr_t l3_base,
752 qemu_irq irq, qemu_irq drq,
753 omap_clk fck1, omap_clk fck2, omap_clk ck54m,
754 omap_clk ick1, omap_clk ick2);
755 void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip);
757 /* omap_mmc.c */
758 struct omap_mmc_s;
759 struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
760 MemoryRegion *sysmem,
761 BlockDriverState *bd,
762 qemu_irq irq, qemu_irq dma[], omap_clk clk);
763 struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta,
764 BlockDriverState *bd, qemu_irq irq, qemu_irq dma[],
765 omap_clk fclk, omap_clk iclk);
766 void omap_mmc_reset(struct omap_mmc_s *s);
767 void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover);
768 void omap_mmc_enable(struct omap_mmc_s *s, int enable);
770 /* omap_i2c.c */
771 struct omap_i2c_s;
772 struct omap_i2c_s *omap_i2c_init(MemoryRegion *sysmem,
773 target_phys_addr_t base,
774 qemu_irq irq,
775 qemu_irq *dma,
776 omap_clk clk);
777 struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
778 qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk);
779 void omap_i2c_reset(struct omap_i2c_s *s);
780 i2c_bus *omap_i2c_bus(struct omap_i2c_s *s);
782 # define cpu_is_omap310(cpu) (cpu->mpu_model == omap310)
783 # define cpu_is_omap1510(cpu) (cpu->mpu_model == omap1510)
784 # define cpu_is_omap1610(cpu) (cpu->mpu_model == omap1610)
785 # define cpu_is_omap1710(cpu) (cpu->mpu_model == omap1710)
786 # define cpu_is_omap2410(cpu) (cpu->mpu_model == omap2410)
787 # define cpu_is_omap2420(cpu) (cpu->mpu_model == omap2420)
788 # define cpu_is_omap2430(cpu) (cpu->mpu_model == omap2430)
789 # define cpu_is_omap3430(cpu) (cpu->mpu_model == omap3430)
790 # define cpu_is_omap3630(cpu) (cpu->mpu_model == omap3630)
792 # define cpu_is_omap15xx(cpu) \
793 (cpu_is_omap310(cpu) || cpu_is_omap1510(cpu))
794 # define cpu_is_omap16xx(cpu) \
795 (cpu_is_omap1610(cpu) || cpu_is_omap1710(cpu))
796 # define cpu_is_omap24xx(cpu) \
797 (cpu_is_omap2410(cpu) || cpu_is_omap2420(cpu) || cpu_is_omap2430(cpu))
799 # define cpu_class_omap1(cpu) \
800 (cpu_is_omap15xx(cpu) || cpu_is_omap16xx(cpu))
801 # define cpu_class_omap2(cpu) cpu_is_omap24xx(cpu)
802 # define cpu_class_omap3(cpu) \
803 (cpu_is_omap3430(cpu) || cpu_is_omap3630(cpu))
805 struct omap_mpu_state_s {
806 enum omap_mpu_model {
807 omap310,
808 omap1510,
809 omap1610,
810 omap1710,
811 omap2410,
812 omap2420,
813 omap2422,
814 omap2423,
815 omap2430,
816 omap3430,
817 omap3630,
818 } mpu_model;
820 CPUState *env;
822 qemu_irq *drq;
824 qemu_irq wakeup;
826 MemoryRegion ulpd_pm_iomem;
827 MemoryRegion pin_cfg_iomem;
828 MemoryRegion id_iomem;
829 MemoryRegion id_iomem_e18;
830 MemoryRegion id_iomem_ed4;
831 MemoryRegion id_iomem_e20;
832 MemoryRegion mpui_iomem;
833 MemoryRegion tcmi_iomem;
834 MemoryRegion clkm_iomem;
835 MemoryRegion clkdsp_iomem;
836 MemoryRegion pwl_iomem;
837 MemoryRegion pwt_iomem;
838 MemoryRegion mpui_io_iomem;
839 MemoryRegion tap_iomem;
840 MemoryRegion imif_ram;
841 MemoryRegion emiff_ram;
842 MemoryRegion sdram;
843 MemoryRegion sram;
845 struct omap_dma_port_if_s {
846 uint32_t (*read[3])(struct omap_mpu_state_s *s,
847 target_phys_addr_t offset);
848 void (*write[3])(struct omap_mpu_state_s *s,
849 target_phys_addr_t offset, uint32_t value);
850 int (*addr_valid)(struct omap_mpu_state_s *s,
851 target_phys_addr_t addr);
852 } port[__omap_dma_port_last];
854 unsigned long sdram_size;
855 unsigned long sram_size;
857 /* MPUI-TIPB peripherals */
858 struct omap_uart_s *uart[3];
860 DeviceState *gpio;
862 struct omap_mcbsp_s *mcbsp1;
863 struct omap_mcbsp_s *mcbsp3;
865 /* MPU public TIPB peripherals */
866 struct omap_32khz_timer_s *os_timer;
868 struct omap_mmc_s *mmc;
870 struct omap_mpuio_s *mpuio;
872 struct omap_uwire_s *microwire;
874 struct {
875 uint8_t output;
876 uint8_t level;
877 uint8_t enable;
878 int clk;
879 } pwl;
881 struct {
882 uint8_t frc;
883 uint8_t vrc;
884 uint8_t gcr;
885 omap_clk clk;
886 } pwt;
888 struct omap_i2c_s *i2c[2];
890 struct omap_rtc_s *rtc;
892 struct omap_mcbsp_s *mcbsp2;
894 struct omap_lpg_s *led[2];
896 /* MPU private TIPB peripherals */
897 DeviceState *ih[2];
899 struct soc_dma_s *dma;
901 struct omap_mpu_timer_s *timer[3];
902 struct omap_watchdog_timer_s *wdt;
904 struct omap_lcd_panel_s *lcd;
906 uint32_t ulpd_pm_regs[21];
907 int64_t ulpd_gauge_start;
909 uint32_t func_mux_ctrl[14];
910 uint32_t comp_mode_ctrl[1];
911 uint32_t pull_dwn_ctrl[4];
912 uint32_t gate_inh_ctrl[1];
913 uint32_t voltage_ctrl[1];
914 uint32_t test_dbg_ctrl[1];
915 uint32_t mod_conf_ctrl[1];
916 int compat1509;
918 uint32_t mpui_ctrl;
920 struct omap_tipb_bridge_s *private_tipb;
921 struct omap_tipb_bridge_s *public_tipb;
923 uint32_t tcmi_regs[17];
925 struct dpll_ctl_s {
926 MemoryRegion iomem;
927 uint16_t mode;
928 omap_clk dpll;
929 } dpll[3];
931 omap_clk clks;
932 struct {
933 int cold_start;
934 int clocking_scheme;
935 uint16_t arm_ckctl;
936 uint16_t arm_idlect1;
937 uint16_t arm_idlect2;
938 uint16_t arm_ewupct;
939 uint16_t arm_rstct1;
940 uint16_t arm_rstct2;
941 uint16_t arm_ckout1;
942 int dpll1_mode;
943 uint16_t dsp_idlect1;
944 uint16_t dsp_idlect2;
945 uint16_t dsp_rstct2;
946 } clkm;
948 /* OMAP2-only peripherals */
949 struct omap_l4_s *l4;
951 struct omap_gp_timer_s *gptimer[12];
952 struct omap_synctimer_s *synctimer;
954 struct omap_prcm_s *prcm;
955 struct omap_sdrc_s *sdrc;
956 struct omap_gpmc_s *gpmc;
957 struct omap_sysctl_s *sysc;
959 struct omap_mcspi_s *mcspi[2];
961 struct omap_dss_s *dss;
963 struct omap_eac_s *eac;
966 /* omap1.c */
967 struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
968 unsigned long sdram_size,
969 const char *core);
971 /* omap2.c */
972 struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
973 unsigned long sdram_size,
974 const char *core);
976 # if TARGET_PHYS_ADDR_BITS == 32
977 # define OMAP_FMT_plx "%#08x"
978 # elif TARGET_PHYS_ADDR_BITS == 64
979 # define OMAP_FMT_plx "%#08" PRIx64
980 # else
981 # error TARGET_PHYS_ADDR_BITS undefined
982 # endif
984 uint32_t omap_badwidth_read8(void *opaque, target_phys_addr_t addr);
985 void omap_badwidth_write8(void *opaque, target_phys_addr_t addr,
986 uint32_t value);
987 uint32_t omap_badwidth_read16(void *opaque, target_phys_addr_t addr);
988 void omap_badwidth_write16(void *opaque, target_phys_addr_t addr,
989 uint32_t value);
990 uint32_t omap_badwidth_read32(void *opaque, target_phys_addr_t addr);
991 void omap_badwidth_write32(void *opaque, target_phys_addr_t addr,
992 uint32_t value);
994 void omap_mpu_wakeup(void *opaque, int irq, int req);
996 # define OMAP_BAD_REG(paddr) \
997 fprintf(stderr, "%s: Bad register " OMAP_FMT_plx "\n", \
998 __FUNCTION__, paddr)
999 # define OMAP_RO_REG(paddr) \
1000 fprintf(stderr, "%s: Read-only register " OMAP_FMT_plx "\n", \
1001 __FUNCTION__, paddr)
1003 /* OMAP-specific Linux bootloader tags for the ATAG_BOARD area
1004 (Board-specifc tags are not here) */
1005 #define OMAP_TAG_CLOCK 0x4f01
1006 #define OMAP_TAG_MMC 0x4f02
1007 #define OMAP_TAG_SERIAL_CONSOLE 0x4f03
1008 #define OMAP_TAG_USB 0x4f04
1009 #define OMAP_TAG_LCD 0x4f05
1010 #define OMAP_TAG_GPIO_SWITCH 0x4f06
1011 #define OMAP_TAG_UART 0x4f07
1012 #define OMAP_TAG_FBMEM 0x4f08
1013 #define OMAP_TAG_STI_CONSOLE 0x4f09
1014 #define OMAP_TAG_CAMERA_SENSOR 0x4f0a
1015 #define OMAP_TAG_PARTITION 0x4f0b
1016 #define OMAP_TAG_TEA5761 0x4f10
1017 #define OMAP_TAG_TMP105 0x4f11
1018 #define OMAP_TAG_BOOT_REASON 0x4f80
1019 #define OMAP_TAG_FLASH_PART_STR 0x4f81
1020 #define OMAP_TAG_VERSION_STR 0x4f82
1022 enum {
1023 OMAP_GPIOSW_TYPE_COVER = 0 << 4,
1024 OMAP_GPIOSW_TYPE_CONNECTION = 1 << 4,
1025 OMAP_GPIOSW_TYPE_ACTIVITY = 2 << 4,
1028 #define OMAP_GPIOSW_INVERTED 0x0001
1029 #define OMAP_GPIOSW_OUTPUT 0x0002
1031 # define TCMI_VERBOSE 1
1032 //# define MEM_VERBOSE 1
1034 # ifdef TCMI_VERBOSE
1035 # define OMAP_8B_REG(paddr) \
1036 fprintf(stderr, "%s: 8-bit register " OMAP_FMT_plx "\n", \
1037 __FUNCTION__, paddr)
1038 # define OMAP_16B_REG(paddr) \
1039 fprintf(stderr, "%s: 16-bit register " OMAP_FMT_plx "\n", \
1040 __FUNCTION__, paddr)
1041 # define OMAP_32B_REG(paddr) \
1042 fprintf(stderr, "%s: 32-bit register " OMAP_FMT_plx "\n", \
1043 __FUNCTION__, paddr)
1044 # else
1045 # define OMAP_8B_REG(paddr)
1046 # define OMAP_16B_REG(paddr)
1047 # define OMAP_32B_REG(paddr)
1048 # endif
1050 # define OMAP_MPUI_REG_MASK 0x000007ff
1052 # ifdef MEM_VERBOSE
1053 struct io_fn {
1054 CPUReadMemoryFunc * const *mem_read;
1055 CPUWriteMemoryFunc * const *mem_write;
1056 void *opaque;
1057 int in;
1060 static uint32_t io_readb(void *opaque, target_phys_addr_t addr)
1062 struct io_fn *s = opaque;
1063 uint32_t ret;
1065 s->in ++;
1066 ret = s->mem_read[0](s->opaque, addr);
1067 s->in --;
1068 if (!s->in)
1069 fprintf(stderr, "%08x ---> %02x\n", (uint32_t) addr, ret);
1070 return ret;
1072 static uint32_t io_readh(void *opaque, target_phys_addr_t addr)
1074 struct io_fn *s = opaque;
1075 uint32_t ret;
1077 s->in ++;
1078 ret = s->mem_read[1](s->opaque, addr);
1079 s->in --;
1080 if (!s->in)
1081 fprintf(stderr, "%08x ---> %04x\n", (uint32_t) addr, ret);
1082 return ret;
1084 static uint32_t io_readw(void *opaque, target_phys_addr_t addr)
1086 struct io_fn *s = opaque;
1087 uint32_t ret;
1089 s->in ++;
1090 ret = s->mem_read[2](s->opaque, addr);
1091 s->in --;
1092 if (!s->in)
1093 fprintf(stderr, "%08x ---> %08x\n", (uint32_t) addr, ret);
1094 return ret;
1096 static void io_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
1098 struct io_fn *s = opaque;
1100 if (!s->in)
1101 fprintf(stderr, "%08x <--- %02x\n", (uint32_t) addr, value);
1102 s->in ++;
1103 s->mem_write[0](s->opaque, addr, value);
1104 s->in --;
1106 static void io_writeh(void *opaque, target_phys_addr_t addr, uint32_t value)
1108 struct io_fn *s = opaque;
1110 if (!s->in)
1111 fprintf(stderr, "%08x <--- %04x\n", (uint32_t) addr, value);
1112 s->in ++;
1113 s->mem_write[1](s->opaque, addr, value);
1114 s->in --;
1116 static void io_writew(void *opaque, target_phys_addr_t addr, uint32_t value)
1118 struct io_fn *s = opaque;
1120 if (!s->in)
1121 fprintf(stderr, "%08x <--- %08x\n", (uint32_t) addr, value);
1122 s->in ++;
1123 s->mem_write[2](s->opaque, addr, value);
1124 s->in --;
1127 static CPUReadMemoryFunc * const io_readfn[] = { io_readb, io_readh, io_readw, };
1128 static CPUWriteMemoryFunc * const io_writefn[] = { io_writeb, io_writeh, io_writew, };
1130 inline static int debug_register_io_memory(CPUReadMemoryFunc * const *mem_read,
1131 CPUWriteMemoryFunc * const *mem_write,
1132 void *opaque)
1134 struct io_fn *s = g_malloc(sizeof(struct io_fn));
1136 s->mem_read = mem_read;
1137 s->mem_write = mem_write;
1138 s->opaque = opaque;
1139 s->in = 0;
1140 return cpu_register_io_memory(io_readfn, io_writefn, s,
1141 DEVICE_NATIVE_ENDIAN);
1143 # define cpu_register_io_memory debug_register_io_memory
1144 # endif
1146 #endif /* hw_omap_h */