Fix 32-bit overflow in parallels image support
[qemu-kvm/fedora.git] / hw / pci.h
blob18a05f5c8f01674ef342e11147caab0985f7b553
1 #ifndef QEMU_PCI_H
2 #define QEMU_PCI_H
4 #include "qemu-common.h"
6 #include "qdev.h"
8 struct kvm_irq_routing_entry;
10 /* PCI includes legacy ISA access. */
11 #include "isa.h"
13 /* imported from <linux/pci.h> */
14 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
15 #define PCI_FUNC(devfn) ((devfn) & 0x07)
17 /* PCI bus */
18 extern target_phys_addr_t pci_mem_base;
20 #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
21 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
22 #define PCI_FUNC(devfn) ((devfn) & 0x07)
24 /* Class, Vendor and Device IDs from Linux's pci_ids.h */
25 #include "pci_ids.h"
27 /* QEMU-specific Vendor and Device ID definitions */
29 /* IBM (0x1014) */
30 #define PCI_DEVICE_ID_IBM_440GX 0x027f
31 #define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
33 /* Hitachi (0x1054) */
34 #define PCI_VENDOR_ID_HITACHI 0x1054
35 #define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
37 /* Apple (0x106b) */
38 #define PCI_DEVICE_ID_APPLE_343S1201 0x0010
39 #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
40 #define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
41 #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
42 #define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
44 /* Realtek (0x10ec) */
45 #define PCI_DEVICE_ID_REALTEK_8029 0x8029
47 /* Xilinx (0x10ee) */
48 #define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
50 /* Marvell (0x11ab) */
51 #define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
53 /* QEMU/Bochs VGA (0x1234) */
54 #define PCI_VENDOR_ID_QEMU 0x1234
55 #define PCI_DEVICE_ID_QEMU_VGA 0x1111
57 /* VMWare (0x15ad) */
58 #define PCI_VENDOR_ID_VMWARE 0x15ad
59 #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
60 #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
61 #define PCI_DEVICE_ID_VMWARE_NET 0x0720
62 #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
63 #define PCI_DEVICE_ID_VMWARE_IDE 0x1729
65 /* Intel (0x8086) */
66 #define PCI_DEVICE_ID_INTEL_82551IT 0x1209
68 /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
69 #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
70 #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
71 #define PCI_SUBDEVICE_ID_QEMU 0x1100
73 #define PCI_DEVICE_ID_VIRTIO_NET 0x1000
74 #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
75 #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
76 #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
78 typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
79 uint32_t address, uint32_t data, int len);
80 typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
81 uint32_t address, int len);
82 typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
83 uint32_t addr, uint32_t size, int type);
84 typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
86 typedef void PCICapConfigWriteFunc(PCIDevice *pci_dev,
87 uint32_t address, uint32_t val, int len);
88 typedef uint32_t PCICapConfigReadFunc(PCIDevice *pci_dev,
89 uint32_t address, int len);
90 typedef int PCICapConfigInitFunc(PCIDevice *pci_dev);
92 #define PCI_ADDRESS_SPACE_MEM 0x00
93 #define PCI_ADDRESS_SPACE_IO 0x01
94 #define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
96 typedef struct PCIIORegion {
97 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
98 uint32_t size;
99 uint8_t type;
100 PCIMapIORegionFunc *map_func;
101 } PCIIORegion;
103 #define PCI_ROM_SLOT 6
104 #define PCI_NUM_REGIONS 7
106 /* Declarations from linux/pci_regs.h */
107 #define PCI_VENDOR_ID 0x00 /* 16 bits */
108 #define PCI_DEVICE_ID 0x02 /* 16 bits */
109 #define PCI_COMMAND 0x04 /* 16 bits */
110 #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
111 #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
112 #define PCI_COMMAND_MASTER 0x4 /* Enable bus master */
113 #define PCI_STATUS 0x06 /* 16 bits */
114 #define PCI_REVISION_ID 0x08 /* 8 bits */
115 #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
116 #define PCI_CLASS_DEVICE 0x0a /* Device class */
117 #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
118 #define PCI_LATENCY_TIMER 0x0d /* 8 bits */
119 #define PCI_HEADER_TYPE 0x0e /* 8 bits */
120 #define PCI_HEADER_TYPE_NORMAL 0
121 #define PCI_HEADER_TYPE_BRIDGE 1
122 #define PCI_HEADER_TYPE_CARDBUS 2
123 #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
124 #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
125 #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
126 #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
127 #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
128 #define PCI_SUBSYSTEM_VENDOR_ID 0x2c /* 16 bits */
129 #define PCI_SUBSYSTEM_ID 0x2e /* 16 bits */
130 #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
131 #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
132 #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
133 #define PCI_MIN_GNT 0x3e /* 8 bits */
134 #define PCI_MAX_LAT 0x3f /* 8 bits */
136 /* Capability lists */
137 #define PCI_CAP_LIST_ID 0 /* Capability ID */
138 #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
140 #define PCI_REVISION 0x08 /* obsolete, use PCI_REVISION_ID */
141 #define PCI_SUBVENDOR_ID 0x2c /* obsolete, use PCI_SUBSYSTEM_VENDOR_ID */
142 #define PCI_SUBDEVICE_ID 0x2e /* obsolete, use PCI_SUBSYSTEM_ID */
144 /* Bits in the PCI Status Register (PCI 2.3 spec) */
145 #define PCI_STATUS_RESERVED1 0x007
146 #define PCI_STATUS_INT_STATUS 0x008
147 #ifndef PCI_STATUS_CAP_LIST
148 #define PCI_STATUS_CAP_LIST 0x010
149 #endif
150 #ifndef PCI_STATUS_66MHZ
151 #define PCI_STATUS_66MHZ 0x020
152 #endif
154 #define PCI_STATUS_RESERVED2 0x040
156 #ifndef PCI_STATUS_FAST_BACK
157 #define PCI_STATUS_FAST_BACK 0x080
158 #endif
160 #define PCI_STATUS_DEVSEL 0x600
162 #define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
163 PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
164 PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)
166 #define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)
168 /* Bits in the PCI Command Register (PCI 2.3 spec) */
169 #define PCI_COMMAND_RESERVED 0xf800
171 #define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)
173 /* Size of the standard PCI config header */
174 #define PCI_CONFIG_HEADER_SIZE 0x40
175 /* Size of the standard PCI config space */
176 #define PCI_CONFIG_SPACE_SIZE 0x100
178 /* Bits in cap_present field. */
179 enum {
180 QEMU_PCI_CAP_MSIX = 0x1,
183 #define PCI_CAPABILITY_CONFIG_MAX_LENGTH 0x60
184 #define PCI_CAPABILITY_CONFIG_DEFAULT_START_ADDR 0x40
185 #define PCI_CAPABILITY_CONFIG_MSI_LENGTH 0x10
186 #define PCI_CAPABILITY_CONFIG_MSIX_LENGTH 0x10
188 struct PCIDevice {
189 DeviceState qdev;
190 /* PCI config space */
191 uint8_t config[PCI_CONFIG_SPACE_SIZE];
193 /* Used to enable config checks on load. Note that writeable bits are
194 * never checked even if set in cmask. */
195 uint8_t cmask[PCI_CONFIG_SPACE_SIZE];
197 /* Used to implement R/W bytes */
198 uint8_t wmask[PCI_CONFIG_SPACE_SIZE];
200 /* Used to allocate config space for capabilities. */
201 uint8_t used[PCI_CONFIG_SPACE_SIZE];
203 /* the following fields are read only */
204 PCIBus *bus;
205 int devfn;
206 char name[64];
207 PCIIORegion io_regions[PCI_NUM_REGIONS];
209 /* do not access the following fields */
210 PCIConfigReadFunc *config_read;
211 PCIConfigWriteFunc *config_write;
212 PCIUnregisterFunc *unregister;
214 /* IRQ objects for the INTA-INTD pins. */
215 qemu_irq *irq;
217 /* Current IRQ levels. Used internally by the generic PCI code. */
218 int irq_state[4];
220 /* Capability bits */
221 uint32_t cap_present;
223 /* Offset of MSI-X capability in config space */
224 uint8_t msix_cap;
226 /* MSI-X entries */
227 int msix_entries_nr;
229 /* Space to store MSIX table */
230 uint8_t *msix_table_page;
231 /* MMIO index used to map MSIX table and pending bit entries. */
232 int msix_mmio_index;
233 /* Reference-count for entries actually in use by driver. */
234 unsigned *msix_entry_used;
235 /* Region including the MSI-X table */
236 uint32_t msix_bar_size;
237 struct kvm_irq_routing_entry *msix_irq_entries;
239 /* Device capability configuration space */
240 struct {
241 int supported;
242 unsigned int start, length;
243 PCICapConfigReadFunc *config_read;
244 PCICapConfigWriteFunc *config_write;
245 } cap;
248 PCIDevice *pci_register_device(PCIBus *bus, const char *name,
249 int instance_size, int devfn,
250 PCIConfigReadFunc *config_read,
251 PCIConfigWriteFunc *config_write);
252 int pci_unregister_device(PCIDevice *pci_dev, int assigned);
254 void pci_register_bar(PCIDevice *pci_dev, int region_num,
255 uint32_t size, int type,
256 PCIMapIORegionFunc *map_func);
258 int pci_enable_capability_support(PCIDevice *pci_dev,
259 uint32_t config_start,
260 PCICapConfigReadFunc *config_read,
261 PCICapConfigWriteFunc *config_write,
262 PCICapConfigInitFunc *config_init);
264 int pci_map_irq(PCIDevice *pci_dev, int pin);
266 int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
268 void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
270 void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
272 uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
274 uint32_t pci_default_read_config(PCIDevice *d,
275 uint32_t address, int len);
276 void pci_default_write_config(PCIDevice *d,
277 uint32_t address, uint32_t val, int len);
278 void pci_device_save(PCIDevice *s, QEMUFile *f);
279 int pci_device_load(PCIDevice *s, QEMUFile *f);
280 uint32_t pci_default_cap_read_config(PCIDevice *pci_dev,
281 uint32_t address, int len);
282 void pci_default_cap_write_config(PCIDevice *pci_dev,
283 uint32_t address, uint32_t val, int len);
284 int pci_access_cap_config(PCIDevice *pci_dev, uint32_t address, int len);
286 typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
287 typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
288 PCIBus *pci_register_bus(DeviceState *parent, const char *name,
289 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
290 qemu_irq *pic, int devfn_min, int nirq);
292 PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
293 const char *default_devaddr);
294 PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
295 const char *default_devaddr);
296 void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
297 uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
298 int pci_bus_num(PCIBus *s);
299 void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
300 PCIBus *pci_find_bus(int bus_num);
301 PCIDevice *pci_find_device(int bus_num, int slot, int function);
303 int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
304 unsigned *slotp);
306 int pci_parse_host_devaddr(const char *addr, int *busp,
307 int *slotp, int *funcp);
308 PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
310 void pci_info(Monitor *mon);
311 PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
312 pci_map_irq_fn map_irq, const char *name);
314 static inline void
315 pci_set_byte(uint8_t *config, uint8_t val)
317 *config = val;
320 static inline uint8_t
321 pci_get_byte(uint8_t *config)
323 return *config;
326 static inline void
327 pci_set_word(uint8_t *config, uint16_t val)
329 cpu_to_le16wu((uint16_t *)config, val);
332 static inline uint16_t
333 pci_get_word(uint8_t *config)
335 return le16_to_cpupu((uint16_t *)config);
338 static inline void
339 pci_set_long(uint8_t *config, uint32_t val)
341 cpu_to_le32wu((uint32_t *)config, val);
344 static inline uint32_t
345 pci_get_long(uint8_t *config)
347 return le32_to_cpupu((uint32_t *)config);
350 static inline void
351 pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
353 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
356 static inline void
357 pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
359 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
362 static inline void
363 pci_config_set_class(uint8_t *pci_config, uint16_t val)
365 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
368 typedef void (*pci_qdev_initfn)(PCIDevice *dev);
369 typedef struct {
370 DeviceInfo qdev;
371 pci_qdev_initfn init;
372 PCIConfigReadFunc *config_read;
373 PCIConfigWriteFunc *config_write;
374 } PCIDeviceInfo;
376 void pci_qdev_register(PCIDeviceInfo *info);
377 void pci_qdev_register_many(PCIDeviceInfo *info);
379 PCIDevice *pci_create(const char *name, const char *devaddr);
380 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
382 /* lsi53c895a.c */
383 #define LSI_MAX_DEVS 7
384 void lsi_scsi_attach(DeviceState *host, BlockDriverState *bd, int id);
386 /* vmware_vga.c */
387 void pci_vmsvga_init(PCIBus *bus);
389 /* usb-uhci.c */
390 void usb_uhci_piix3_init(PCIBus *bus, int devfn);
391 void usb_uhci_piix4_init(PCIBus *bus, int devfn);
393 /* usb-ohci.c */
394 void usb_ohci_init_pci(struct PCIBus *bus, int num_ports, int devfn);
396 /* prep_pci.c */
397 PCIBus *pci_prep_init(qemu_irq *pic);
399 /* apb_pci.c */
400 PCIBus *pci_apb_init(target_phys_addr_t special_base,
401 target_phys_addr_t mem_base,
402 qemu_irq *pic, PCIBus **bus2, PCIBus **bus3);
404 /* sh_pci.c */
405 PCIBus *sh_pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
406 qemu_irq *pic, int devfn_min, int nirq);
408 #endif