Disable the vnc CopyRect encoding
[qemu-kvm/fedora.git] / hw / ppc440.c
blob164c3268984de6683623c9bb2cae789ae5d5659d
1 /*
2 * Qemu PowerPC 440 chip emulation
4 * Copyright 2007 IBM Corporation.
5 * Authors:
6 * Jerone Young <jyoung5@us.ibm.com>
7 * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
8 * Hollis Blanchard <hollisb@us.ibm.com>
10 * This work is licensed under the GNU GPL license version 2 or later.
14 #include "hw.h"
15 #include "isa.h"
16 #include "ppc.h"
17 #include "ppc4xx.h"
18 #include "ppc440.h"
19 #include "ppc405.h"
20 #include "sysemu.h"
21 #define KVM_UPSTREAM
22 #include "kvm.h"
24 #define PPC440EP_PCI_CONFIG 0xeec00000
25 #define PPC440EP_PCI_INTACK 0xeed00000
26 #define PPC440EP_PCI_SPECIAL 0xeed00000
27 #define PPC440EP_PCI_REGS 0xef400000
28 #define PPC440EP_PCI_IO 0xe8000000
29 #define PPC440EP_PCI_IOLEN 0x00010000
31 #define PPC440EP_SDRAM_NR_BANKS 4
33 static const unsigned int ppc440ep_sdram_bank_sizes[] = {
34 256<<20, 128<<20, 64<<20, 32<<20, 16<<20, 8<<20, 0
37 CPUState *ppc440ep_init(ram_addr_t *ram_size, PCIBus **pcip,
38 const unsigned int pci_irq_nrs[4], int do_init)
40 target_phys_addr_t ram_bases[PPC440EP_SDRAM_NR_BANKS];
41 target_phys_addr_t ram_sizes[PPC440EP_SDRAM_NR_BANKS];
42 CPUState *env;
43 ppc4xx_mmio_t *mmio;
44 qemu_irq *pic;
45 qemu_irq *irqs;
46 qemu_irq *pci_irqs;
48 env = cpu_ppc_init("440EP");
49 if (!env && kvm_enabled()) {
50 /* XXX Since qemu doesn't yet emulate 440, we just say it's a 405.
51 * Since KVM doesn't use qemu's CPU emulation it seems to be working
52 * OK. */
53 env = cpu_ppc_init("405");
55 if (!env) {
56 fprintf(stderr, "Unable to initialize CPU!\n");
57 exit(1);
60 ppc_dcr_init(env, NULL, NULL);
62 /* interrupt controller */
63 irqs = qemu_mallocz(sizeof(qemu_irq) * PPCUIC_OUTPUT_NB);
64 irqs[PPCUIC_OUTPUT_INT] = ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_INT];
65 irqs[PPCUIC_OUTPUT_CINT] = ((qemu_irq *)env->irq_inputs)[PPC40x_INPUT_CINT];
66 pic = ppcuic_init(env, irqs, 0x0C0, 0, 1);
68 /* SDRAM controller */
69 memset(ram_bases, 0, sizeof(ram_bases));
70 memset(ram_sizes, 0, sizeof(ram_sizes));
71 *ram_size = ppc4xx_sdram_adjust(*ram_size, PPC440EP_SDRAM_NR_BANKS,
72 ram_bases, ram_sizes,
73 ppc440ep_sdram_bank_sizes);
74 /* XXX 440EP's ECC interrupts are on UIC1, but we've only created UIC0. */
75 ppc4xx_sdram_init(env, pic[14], PPC440EP_SDRAM_NR_BANKS, ram_bases,
76 ram_sizes, do_init);
78 /* PCI */
79 pci_irqs = qemu_malloc(sizeof(qemu_irq) * 4);
80 pci_irqs[0] = pic[pci_irq_nrs[0]];
81 pci_irqs[1] = pic[pci_irq_nrs[1]];
82 pci_irqs[2] = pic[pci_irq_nrs[2]];
83 pci_irqs[3] = pic[pci_irq_nrs[3]];
84 *pcip = ppc4xx_pci_init(env, pci_irqs,
85 PPC440EP_PCI_CONFIG,
86 PPC440EP_PCI_INTACK,
87 PPC440EP_PCI_SPECIAL,
88 PPC440EP_PCI_REGS);
89 if (!*pcip)
90 printf("couldn't create PCI controller!\n");
92 isa_mmio_init(PPC440EP_PCI_IO, PPC440EP_PCI_IOLEN);
94 /* MMIO -- most "miscellaneous" devices live above 0xef600000. */
95 mmio = ppc4xx_mmio_init(env, 0xef600000);
97 if (serial_hds[0])
98 ppc405_serial_init(env, mmio, 0x300, pic[0], serial_hds[0]);
100 if (serial_hds[1])
101 ppc405_serial_init(env, mmio, 0x400, pic[1], serial_hds[1]);
103 return env;