propagate return status of set_breakpoint() up call chain
[openocd/genbsdl.git] / src / target / mips_m4k.c
blob62c484a98af2467d9db4107c067bb1911df3382d
1 /***************************************************************************
2 * Copyright (C) 2008 by Spencer Oliver *
3 * spen@spen-soft.co.uk *
4 * *
5 * Copyright (C) 2008 by David T.L. Wong *
6 * *
7 * Copyright (C) 2009 by David N. Claffey <dnclaffey@gmail.com> *
8 * *
9 * This program is free software; you can redistribute it and/or modify *
10 * it under the terms of the GNU General Public License as published by *
11 * the Free Software Foundation; either version 2 of the License, or *
12 * (at your option) any later version. *
13 * *
14 * This program is distributed in the hope that it will be useful, *
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
17 * GNU General Public License for more details. *
18 * *
19 * You should have received a copy of the GNU General Public License *
20 * along with this program; if not, write to the *
21 * Free Software Foundation, Inc., *
22 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
23 ***************************************************************************/
24 #ifdef HAVE_CONFIG_H
25 #include "config.h"
26 #endif
28 #include "breakpoints.h"
29 #include "mips32.h"
30 #include "mips_m4k.h"
31 #include "mips32_dmaacc.h"
32 #include "target_type.h"
33 #include "register.h"
35 static void mips_m4k_enable_breakpoints(struct target *target);
36 static void mips_m4k_enable_watchpoints(struct target *target);
37 static int mips_m4k_set_breakpoint(struct target *target,
38 struct breakpoint *breakpoint);
39 static int mips_m4k_unset_breakpoint(struct target *target,
40 struct breakpoint *breakpoint);
42 static int mips_m4k_examine_debug_reason(struct target *target)
44 uint32_t break_status;
45 int retval;
47 if ((target->debug_reason != DBG_REASON_DBGRQ)
48 && (target->debug_reason != DBG_REASON_SINGLESTEP))
50 /* get info about inst breakpoint support */
51 if ((retval = target_read_u32(target, EJTAG_IBS, &break_status)) != ERROR_OK)
52 return retval;
53 if (break_status & 0x1f)
55 /* we have halted on a breakpoint */
56 if ((retval = target_write_u32(target, EJTAG_IBS, 0)) != ERROR_OK)
57 return retval;
58 target->debug_reason = DBG_REASON_BREAKPOINT;
61 /* get info about data breakpoint support */
62 if ((retval = target_read_u32(target, EJTAG_DBS, &break_status)) != ERROR_OK)
63 return retval;
64 if (break_status & 0x1f)
66 /* we have halted on a breakpoint */
67 if ((retval = target_write_u32(target, EJTAG_DBS, 0)) != ERROR_OK)
68 return retval;
69 target->debug_reason = DBG_REASON_WATCHPOINT;
73 return ERROR_OK;
76 static int mips_m4k_debug_entry(struct target *target)
78 struct mips32_common *mips32 = target_to_mips32(target);
79 struct mips_ejtag *ejtag_info = &mips32->ejtag_info;
80 uint32_t debug_reg;
82 /* read debug register */
83 mips_ejtag_read_debug(ejtag_info, &debug_reg);
85 /* make sure break unit configured */
86 mips32_configure_break_unit(target);
88 /* attempt to find halt reason */
89 mips_m4k_examine_debug_reason(target);
91 /* clear single step if active */
92 if (debug_reg & EJTAG_DEBUG_DSS)
94 /* stopped due to single step - clear step bit */
95 mips_ejtag_config_step(ejtag_info, 0);
98 mips32_save_context(target);
100 /* default to mips32 isa, it will be changed below if required */
101 mips32->isa_mode = MIPS32_ISA_MIPS32;
103 if (ejtag_info->impcode & EJTAG_IMP_MIPS16) {
104 mips32->isa_mode = buf_get_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 1);
107 LOG_DEBUG("entered debug state at PC 0x%" PRIx32 ", target->state: %s",
108 buf_get_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 32),
109 target_state_name(target));
111 return ERROR_OK;
114 static int mips_m4k_poll(struct target *target)
116 int retval;
117 struct mips32_common *mips32 = target_to_mips32(target);
118 struct mips_ejtag *ejtag_info = &mips32->ejtag_info;
119 uint32_t ejtag_ctrl = ejtag_info->ejtag_ctrl;
121 /* read ejtag control reg */
122 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_CONTROL);
123 mips_ejtag_drscan_32(ejtag_info, &ejtag_ctrl);
125 /* clear this bit before handling polling
126 * as after reset registers will read zero */
127 if (ejtag_ctrl & EJTAG_CTRL_ROCC)
129 /* we have detected a reset, clear flag
130 * otherwise ejtag will not work */
131 ejtag_ctrl = ejtag_info->ejtag_ctrl & ~EJTAG_CTRL_ROCC;
133 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_CONTROL);
134 mips_ejtag_drscan_32(ejtag_info, &ejtag_ctrl);
135 LOG_DEBUG("Reset Detected");
138 /* check for processor halted */
139 if (ejtag_ctrl & EJTAG_CTRL_BRKST)
141 if ((target->state == TARGET_RUNNING) || (target->state == TARGET_RESET))
143 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_NORMALBOOT);
145 target->state = TARGET_HALTED;
147 if ((retval = mips_m4k_debug_entry(target)) != ERROR_OK)
148 return retval;
150 target_call_event_callbacks(target, TARGET_EVENT_HALTED);
152 else if (target->state == TARGET_DEBUG_RUNNING)
154 target->state = TARGET_HALTED;
156 if ((retval = mips_m4k_debug_entry(target)) != ERROR_OK)
157 return retval;
159 target_call_event_callbacks(target, TARGET_EVENT_DEBUG_HALTED);
162 else
164 target->state = TARGET_RUNNING;
167 // LOG_DEBUG("ctrl = 0x%08X", ejtag_ctrl);
169 return ERROR_OK;
172 static int mips_m4k_halt(struct target *target)
174 struct mips32_common *mips32 = target_to_mips32(target);
175 struct mips_ejtag *ejtag_info = &mips32->ejtag_info;
177 LOG_DEBUG("target->state: %s",
178 target_state_name(target));
180 if (target->state == TARGET_HALTED)
182 LOG_DEBUG("target was already halted");
183 return ERROR_OK;
186 if (target->state == TARGET_UNKNOWN)
188 LOG_WARNING("target was in unknown state when halt was requested");
191 if (target->state == TARGET_RESET)
193 if ((jtag_get_reset_config() & RESET_SRST_PULLS_TRST) && jtag_get_srst())
195 LOG_ERROR("can't request a halt while in reset if nSRST pulls nTRST");
196 return ERROR_TARGET_FAILURE;
198 else
200 /* we came here in a reset_halt or reset_init sequence
201 * debug entry was already prepared in mips32_prepare_reset_halt()
203 target->debug_reason = DBG_REASON_DBGRQ;
205 return ERROR_OK;
209 /* break processor */
210 mips_ejtag_enter_debug(ejtag_info);
212 target->debug_reason = DBG_REASON_DBGRQ;
214 return ERROR_OK;
217 static int mips_m4k_assert_reset(struct target *target)
219 struct mips_m4k_common *mips_m4k = target_to_m4k(target);
220 struct mips_ejtag *ejtag_info = &mips_m4k->mips32.ejtag_info;
221 int assert_srst = 1;
223 LOG_DEBUG("target->state: %s",
224 target_state_name(target));
226 enum reset_types jtag_reset_config = jtag_get_reset_config();
228 if (!(jtag_reset_config & RESET_HAS_SRST))
229 assert_srst = 0;
231 if (target->reset_halt)
233 /* use hardware to catch reset */
234 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_EJTAGBOOT);
236 else
238 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_NORMALBOOT);
241 if (assert_srst)
243 /* here we should issue a srst only, but we may have to assert trst as well */
244 if (jtag_reset_config & RESET_SRST_PULLS_TRST)
246 jtag_add_reset(1, 1);
248 else
250 jtag_add_reset(0, 1);
253 else
255 if (mips_m4k->is_pic32mx)
257 uint32_t mchip_cmd;
259 LOG_DEBUG("Using MTAP reset to reset processor...");
261 /* use microchip specific MTAP reset */
262 mips_ejtag_set_instr(ejtag_info, MTAP_SW_MTAP);
263 mips_ejtag_set_instr(ejtag_info, MTAP_COMMAND);
265 mchip_cmd = MCHP_ASERT_RST;
266 mips_ejtag_drscan_8(ejtag_info, &mchip_cmd);
267 mchip_cmd = MCHP_DE_ASSERT_RST;
268 mips_ejtag_drscan_8(ejtag_info, &mchip_cmd);
269 mips_ejtag_set_instr(ejtag_info, MTAP_SW_ETAP);
271 else
273 /* use ejtag reset - not supported by all cores */
274 uint32_t ejtag_ctrl = ejtag_info->ejtag_ctrl | EJTAG_CTRL_PRRST | EJTAG_CTRL_PERRST;
275 LOG_DEBUG("Using EJTAG reset (PRRST) to reset processor...");
276 mips_ejtag_set_instr(ejtag_info, EJTAG_INST_CONTROL);
277 mips_ejtag_drscan_32(ejtag_info, &ejtag_ctrl);
281 target->state = TARGET_RESET;
282 jtag_add_sleep(50000);
284 register_cache_invalidate(mips_m4k->mips32.core_cache);
286 if (target->reset_halt)
288 int retval;
289 if ((retval = target_halt(target)) != ERROR_OK)
290 return retval;
293 return ERROR_OK;
296 static int mips_m4k_deassert_reset(struct target *target)
298 LOG_DEBUG("target->state: %s",
299 target_state_name(target));
301 /* deassert reset lines */
302 jtag_add_reset(0, 0);
304 return ERROR_OK;
307 static int mips_m4k_soft_reset_halt(struct target *target)
309 /* TODO */
310 return ERROR_OK;
313 static int mips_m4k_single_step_core(struct target *target)
315 struct mips32_common *mips32 = target_to_mips32(target);
316 struct mips_ejtag *ejtag_info = &mips32->ejtag_info;
318 /* configure single step mode */
319 mips_ejtag_config_step(ejtag_info, 1);
321 /* disable interrupts while stepping */
322 mips32_enable_interrupts(target, 0);
324 /* exit debug mode */
325 mips_ejtag_exit_debug(ejtag_info);
327 mips_m4k_debug_entry(target);
329 return ERROR_OK;
332 static int mips_m4k_resume(struct target *target, int current,
333 uint32_t address, int handle_breakpoints, int debug_execution)
335 struct mips32_common *mips32 = target_to_mips32(target);
336 struct mips_ejtag *ejtag_info = &mips32->ejtag_info;
337 struct breakpoint *breakpoint = NULL;
338 uint32_t resume_pc;
340 if (target->state != TARGET_HALTED)
342 LOG_WARNING("target not halted");
343 return ERROR_TARGET_NOT_HALTED;
346 if (!debug_execution)
348 target_free_all_working_areas(target);
349 mips_m4k_enable_breakpoints(target);
350 mips_m4k_enable_watchpoints(target);
353 /* current = 1: continue on current pc, otherwise continue at <address> */
354 if (!current)
356 buf_set_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 32, address);
357 mips32->core_cache->reg_list[MIPS32_PC].dirty = 1;
358 mips32->core_cache->reg_list[MIPS32_PC].valid = 1;
361 if (ejtag_info->impcode & EJTAG_IMP_MIPS16) {
362 buf_set_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 1, mips32->isa_mode);
365 resume_pc = buf_get_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 32);
367 mips32_restore_context(target);
369 /* the front-end may request us not to handle breakpoints */
370 if (handle_breakpoints)
372 /* Single step past breakpoint at current address */
373 if ((breakpoint = breakpoint_find(target, resume_pc)))
375 LOG_DEBUG("unset breakpoint at 0x%8.8" PRIx32 "", breakpoint->address);
376 mips_m4k_unset_breakpoint(target, breakpoint);
377 mips_m4k_single_step_core(target);
378 mips_m4k_set_breakpoint(target, breakpoint);
382 /* enable interrupts if we are running */
383 mips32_enable_interrupts(target, !debug_execution);
385 /* exit debug mode */
386 mips_ejtag_exit_debug(ejtag_info);
387 target->debug_reason = DBG_REASON_NOTHALTED;
389 /* registers are now invalid */
390 register_cache_invalidate(mips32->core_cache);
392 if (!debug_execution)
394 target->state = TARGET_RUNNING;
395 target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
396 LOG_DEBUG("target resumed at 0x%" PRIx32 "", resume_pc);
398 else
400 target->state = TARGET_DEBUG_RUNNING;
401 target_call_event_callbacks(target, TARGET_EVENT_DEBUG_RESUMED);
402 LOG_DEBUG("target debug resumed at 0x%" PRIx32 "", resume_pc);
405 return ERROR_OK;
408 static int mips_m4k_step(struct target *target, int current,
409 uint32_t address, int handle_breakpoints)
411 /* get pointers to arch-specific information */
412 struct mips32_common *mips32 = target_to_mips32(target);
413 struct mips_ejtag *ejtag_info = &mips32->ejtag_info;
414 struct breakpoint *breakpoint = NULL;
416 if (target->state != TARGET_HALTED)
418 LOG_WARNING("target not halted");
419 return ERROR_TARGET_NOT_HALTED;
422 /* current = 1: continue on current pc, otherwise continue at <address> */
423 if (!current)
424 buf_set_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 32, address);
426 /* the front-end may request us not to handle breakpoints */
427 if (handle_breakpoints) {
428 breakpoint = breakpoint_find(target,
429 buf_get_u32(mips32->core_cache->reg_list[MIPS32_PC].value, 0, 32));
430 if (breakpoint)
431 mips_m4k_unset_breakpoint(target, breakpoint);
434 /* restore context */
435 mips32_restore_context(target);
437 /* configure single step mode */
438 mips_ejtag_config_step(ejtag_info, 1);
440 target->debug_reason = DBG_REASON_SINGLESTEP;
442 target_call_event_callbacks(target, TARGET_EVENT_RESUMED);
444 /* disable interrupts while stepping */
445 mips32_enable_interrupts(target, 0);
447 /* exit debug mode */
448 mips_ejtag_exit_debug(ejtag_info);
450 /* registers are now invalid */
451 register_cache_invalidate(mips32->core_cache);
453 if (breakpoint)
454 mips_m4k_set_breakpoint(target, breakpoint);
456 LOG_DEBUG("target stepped ");
458 mips_m4k_debug_entry(target);
459 target_call_event_callbacks(target, TARGET_EVENT_HALTED);
461 return ERROR_OK;
464 static void mips_m4k_enable_breakpoints(struct target *target)
466 struct breakpoint *breakpoint = target->breakpoints;
468 /* set any pending breakpoints */
469 while (breakpoint)
471 if (breakpoint->set == 0)
472 mips_m4k_set_breakpoint(target, breakpoint);
473 breakpoint = breakpoint->next;
477 static int mips_m4k_set_breakpoint(struct target *target,
478 struct breakpoint *breakpoint)
480 struct mips32_common *mips32 = target_to_mips32(target);
481 struct mips32_comparator * comparator_list = mips32->inst_break_list;
482 int retval;
484 if (breakpoint->set)
486 LOG_WARNING("breakpoint already set");
487 return ERROR_OK;
490 if (breakpoint->type == BKPT_HARD)
492 int bp_num = 0;
494 while (comparator_list[bp_num].used && (bp_num < mips32->num_inst_bpoints))
495 bp_num++;
496 if (bp_num >= mips32->num_inst_bpoints)
498 LOG_ERROR("Can not find free FP Comparator(bpid: %d)",
499 breakpoint->unique_id );
500 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
502 breakpoint->set = bp_num + 1;
503 comparator_list[bp_num].used = 1;
504 comparator_list[bp_num].bp_value = breakpoint->address;
505 target_write_u32(target, comparator_list[bp_num].reg_address, comparator_list[bp_num].bp_value);
506 target_write_u32(target, comparator_list[bp_num].reg_address + 0x08, 0x00000000);
507 target_write_u32(target, comparator_list[bp_num].reg_address + 0x18, 1);
508 LOG_DEBUG("bpid: %d, bp_num %i bp_value 0x%" PRIx32 "",
509 breakpoint->unique_id,
510 bp_num, comparator_list[bp_num].bp_value);
512 else if (breakpoint->type == BKPT_SOFT)
514 LOG_DEBUG("bpid: %d", breakpoint->unique_id );
515 if (breakpoint->length == 4)
517 uint32_t verify = 0xffffffff;
519 if ((retval = target_read_memory(target, breakpoint->address, breakpoint->length, 1,
520 breakpoint->orig_instr)) != ERROR_OK)
522 return retval;
524 if ((retval = target_write_u32(target, breakpoint->address, MIPS32_SDBBP)) != ERROR_OK)
526 return retval;
529 if ((retval = target_read_u32(target, breakpoint->address, &verify)) != ERROR_OK)
531 return retval;
533 if (verify != MIPS32_SDBBP)
535 LOG_ERROR("Unable to set 32bit breakpoint at address %08" PRIx32 " - check that memory is read/writable", breakpoint->address);
536 return ERROR_OK;
539 else
541 uint16_t verify = 0xffff;
543 if ((retval = target_read_memory(target, breakpoint->address, breakpoint->length, 1,
544 breakpoint->orig_instr)) != ERROR_OK)
546 return retval;
548 if ((retval = target_write_u16(target, breakpoint->address, MIPS16_SDBBP)) != ERROR_OK)
550 return retval;
553 if ((retval = target_read_u16(target, breakpoint->address, &verify)) != ERROR_OK)
555 return retval;
557 if (verify != MIPS16_SDBBP)
559 LOG_ERROR("Unable to set 16bit breakpoint at address %08" PRIx32 " - check that memory is read/writable", breakpoint->address);
560 return ERROR_OK;
564 breakpoint->set = 20; /* Any nice value but 0 */
567 return ERROR_OK;
570 static int mips_m4k_unset_breakpoint(struct target *target,
571 struct breakpoint *breakpoint)
573 /* get pointers to arch-specific information */
574 struct mips32_common *mips32 = target_to_mips32(target);
575 struct mips32_comparator *comparator_list = mips32->inst_break_list;
576 int retval;
578 if (!breakpoint->set)
580 LOG_WARNING("breakpoint not set");
581 return ERROR_OK;
584 if (breakpoint->type == BKPT_HARD)
586 int bp_num = breakpoint->set - 1;
587 if ((bp_num < 0) || (bp_num >= mips32->num_inst_bpoints))
589 LOG_DEBUG("Invalid FP Comparator number in breakpoint (bpid: %d)",
590 breakpoint->unique_id);
591 return ERROR_OK;
593 LOG_DEBUG("bpid: %d - releasing hw: %d",
594 breakpoint->unique_id,
595 bp_num );
596 comparator_list[bp_num].used = 0;
597 comparator_list[bp_num].bp_value = 0;
598 target_write_u32(target, comparator_list[bp_num].reg_address + 0x18, 0);
601 else
603 /* restore original instruction (kept in target endianness) */
604 LOG_DEBUG("bpid: %d", breakpoint->unique_id);
605 if (breakpoint->length == 4)
607 uint32_t current_instr;
609 /* check that user program has not modified breakpoint instruction */
610 if ((retval = target_read_memory(target, breakpoint->address, 4, 1,
611 (uint8_t*)&current_instr)) != ERROR_OK)
613 return retval;
615 if (current_instr == MIPS32_SDBBP)
617 if ((retval = target_write_memory(target, breakpoint->address, 4, 1,
618 breakpoint->orig_instr)) != ERROR_OK)
620 return retval;
624 else
626 uint16_t current_instr;
628 /* check that user program has not modified breakpoint instruction */
629 if ((retval = target_read_memory(target, breakpoint->address, 2, 1,
630 (uint8_t*)&current_instr)) != ERROR_OK)
632 return retval;
635 if (current_instr == MIPS16_SDBBP)
637 if ((retval = target_write_memory(target, breakpoint->address, 2, 1,
638 breakpoint->orig_instr)) != ERROR_OK)
640 return retval;
645 breakpoint->set = 0;
647 return ERROR_OK;
650 static int mips_m4k_add_breakpoint(struct target *target, struct breakpoint *breakpoint)
652 struct mips32_common *mips32 = target_to_mips32(target);
654 if (breakpoint->type == BKPT_HARD)
656 if (mips32->num_inst_bpoints_avail < 1)
658 LOG_INFO("no hardware breakpoint available");
659 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
662 mips32->num_inst_bpoints_avail--;
665 return mips_m4k_set_breakpoint(target, breakpoint);
668 static int mips_m4k_remove_breakpoint(struct target *target,
669 struct breakpoint *breakpoint)
671 /* get pointers to arch-specific information */
672 struct mips32_common *mips32 = target_to_mips32(target);
674 if (target->state != TARGET_HALTED)
676 LOG_WARNING("target not halted");
677 return ERROR_TARGET_NOT_HALTED;
680 if (breakpoint->set)
682 mips_m4k_unset_breakpoint(target, breakpoint);
685 if (breakpoint->type == BKPT_HARD)
686 mips32->num_inst_bpoints_avail++;
688 return ERROR_OK;
691 static int mips_m4k_set_watchpoint(struct target *target,
692 struct watchpoint *watchpoint)
694 struct mips32_common *mips32 = target_to_mips32(target);
695 struct mips32_comparator *comparator_list = mips32->data_break_list;
696 int wp_num = 0;
698 * watchpoint enabled, ignore all byte lanes in value register
699 * and exclude both load and store accesses from watchpoint
700 * condition evaluation
702 int enable = EJTAG_DBCn_NOSB | EJTAG_DBCn_NOLB | EJTAG_DBCn_BE |
703 (0xff << EJTAG_DBCn_BLM_SHIFT);
705 if (watchpoint->set)
707 LOG_WARNING("watchpoint already set");
708 return ERROR_OK;
711 while(comparator_list[wp_num].used && (wp_num < mips32->num_data_bpoints))
712 wp_num++;
713 if (wp_num >= mips32->num_data_bpoints)
715 LOG_ERROR("Can not find free FP Comparator");
716 return ERROR_FAIL;
719 if (watchpoint->length != 4)
721 LOG_ERROR("Only watchpoints of length 4 are supported");
722 return ERROR_TARGET_UNALIGNED_ACCESS;
725 if (watchpoint->address % 4)
727 LOG_ERROR("Watchpoints address should be word aligned");
728 return ERROR_TARGET_UNALIGNED_ACCESS;
731 switch (watchpoint->rw)
733 case WPT_READ:
734 enable &= ~EJTAG_DBCn_NOLB;
735 break;
736 case WPT_WRITE:
737 enable &= ~EJTAG_DBCn_NOSB;
738 break;
739 case WPT_ACCESS:
740 enable &= ~(EJTAG_DBCn_NOLB | EJTAG_DBCn_NOSB);
741 break;
742 default:
743 LOG_ERROR("BUG: watchpoint->rw neither read, write nor access");
746 watchpoint->set = wp_num + 1;
747 comparator_list[wp_num].used = 1;
748 comparator_list[wp_num].bp_value = watchpoint->address;
749 target_write_u32(target, comparator_list[wp_num].reg_address, comparator_list[wp_num].bp_value);
750 target_write_u32(target, comparator_list[wp_num].reg_address + 0x08, 0x00000000);
751 target_write_u32(target, comparator_list[wp_num].reg_address + 0x10, 0x00000000);
752 target_write_u32(target, comparator_list[wp_num].reg_address + 0x18, enable);
753 target_write_u32(target, comparator_list[wp_num].reg_address + 0x20, 0);
754 LOG_DEBUG("wp_num %i bp_value 0x%" PRIx32 "", wp_num, comparator_list[wp_num].bp_value);
756 return ERROR_OK;
759 static int mips_m4k_unset_watchpoint(struct target *target,
760 struct watchpoint *watchpoint)
762 /* get pointers to arch-specific information */
763 struct mips32_common *mips32 = target_to_mips32(target);
764 struct mips32_comparator *comparator_list = mips32->data_break_list;
766 if (!watchpoint->set)
768 LOG_WARNING("watchpoint not set");
769 return ERROR_OK;
772 int wp_num = watchpoint->set - 1;
773 if ((wp_num < 0) || (wp_num >= mips32->num_data_bpoints))
775 LOG_DEBUG("Invalid FP Comparator number in watchpoint");
776 return ERROR_OK;
778 comparator_list[wp_num].used = 0;
779 comparator_list[wp_num].bp_value = 0;
780 target_write_u32(target, comparator_list[wp_num].reg_address + 0x18, 0);
781 watchpoint->set = 0;
783 return ERROR_OK;
786 static int mips_m4k_add_watchpoint(struct target *target, struct watchpoint *watchpoint)
788 struct mips32_common *mips32 = target_to_mips32(target);
790 if (mips32->num_data_bpoints_avail < 1)
792 LOG_INFO("no hardware watchpoints available");
793 return ERROR_TARGET_RESOURCE_NOT_AVAILABLE;
796 mips32->num_data_bpoints_avail--;
798 mips_m4k_set_watchpoint(target, watchpoint);
799 return ERROR_OK;
802 static int mips_m4k_remove_watchpoint(struct target *target,
803 struct watchpoint *watchpoint)
805 /* get pointers to arch-specific information */
806 struct mips32_common *mips32 = target_to_mips32(target);
808 if (target->state != TARGET_HALTED)
810 LOG_WARNING("target not halted");
811 return ERROR_TARGET_NOT_HALTED;
814 if (watchpoint->set)
816 mips_m4k_unset_watchpoint(target, watchpoint);
819 mips32->num_data_bpoints_avail++;
821 return ERROR_OK;
824 static void mips_m4k_enable_watchpoints(struct target *target)
826 struct watchpoint *watchpoint = target->watchpoints;
828 /* set any pending watchpoints */
829 while (watchpoint)
831 if (watchpoint->set == 0)
832 mips_m4k_set_watchpoint(target, watchpoint);
833 watchpoint = watchpoint->next;
837 static int mips_m4k_read_memory(struct target *target, uint32_t address,
838 uint32_t size, uint32_t count, uint8_t *buffer)
840 struct mips32_common *mips32 = target_to_mips32(target);
841 struct mips_ejtag *ejtag_info = &mips32->ejtag_info;
843 LOG_DEBUG("address: 0x%8.8" PRIx32 ", size: 0x%8.8" PRIx32 ", count: 0x%8.8" PRIx32 "", address, size, count);
845 if (target->state != TARGET_HALTED)
847 LOG_WARNING("target not halted");
848 return ERROR_TARGET_NOT_HALTED;
851 /* sanitize arguments */
852 if (((size != 4) && (size != 2) && (size != 1)) || (count == 0) || !(buffer))
853 return ERROR_INVALID_ARGUMENTS;
855 if (((size == 4) && (address & 0x3u)) || ((size == 2) && (address & 0x1u)))
856 return ERROR_TARGET_UNALIGNED_ACCESS;
858 /* if noDMA off, use DMAACC mode for memory read */
859 int retval;
860 if (ejtag_info->impcode & EJTAG_IMP_NODMA)
861 retval = mips32_pracc_read_mem(ejtag_info, address, size, count, (void *)buffer);
862 else
863 retval = mips32_dmaacc_read_mem(ejtag_info, address, size, count, (void *)buffer);
864 if (ERROR_OK != retval)
865 return retval;
867 return ERROR_OK;
870 static int mips_m4k_write_memory(struct target *target, uint32_t address,
871 uint32_t size, uint32_t count, uint8_t *buffer)
873 struct mips32_common *mips32 = target_to_mips32(target);
874 struct mips_ejtag *ejtag_info = &mips32->ejtag_info;
876 LOG_DEBUG("address: 0x%8.8" PRIx32 ", size: 0x%8.8" PRIx32 ", count: 0x%8.8" PRIx32 "",
877 address, size, count);
879 if (target->state != TARGET_HALTED)
881 LOG_WARNING("target not halted");
882 return ERROR_TARGET_NOT_HALTED;
885 /* sanitize arguments */
886 if (((size != 4) && (size != 2) && (size != 1)) || (count == 0) || !(buffer))
887 return ERROR_INVALID_ARGUMENTS;
889 if (((size == 4) && (address & 0x3u)) || ((size == 2) && (address & 0x1u)))
890 return ERROR_TARGET_UNALIGNED_ACCESS;
892 /* if noDMA off, use DMAACC mode for memory write */
893 if (ejtag_info->impcode & EJTAG_IMP_NODMA)
894 return mips32_pracc_write_mem(ejtag_info, address, size, count, (void *)buffer);
895 else
896 return mips32_dmaacc_write_mem(ejtag_info, address, size, count, (void *)buffer);
899 static int mips_m4k_init_target(struct command_context *cmd_ctx,
900 struct target *target)
902 mips32_build_reg_cache(target);
904 return ERROR_OK;
907 static int mips_m4k_init_arch_info(struct target *target,
908 struct mips_m4k_common *mips_m4k, struct jtag_tap *tap)
910 struct mips32_common *mips32 = &mips_m4k->mips32;
912 mips_m4k->common_magic = MIPSM4K_COMMON_MAGIC;
914 /* initialize mips4k specific info */
915 mips32_init_arch_info(target, mips32, tap);
916 mips32->arch_info = mips_m4k;
918 return ERROR_OK;
921 static int mips_m4k_target_create(struct target *target, Jim_Interp *interp)
923 struct mips_m4k_common *mips_m4k = calloc(1, sizeof(struct mips_m4k_common));
925 mips_m4k_init_arch_info(target, mips_m4k, target->tap);
927 return ERROR_OK;
930 static int mips_m4k_examine(struct target *target)
932 int retval;
933 struct mips_m4k_common *mips_m4k = target_to_m4k(target);
934 struct mips_ejtag *ejtag_info = &mips_m4k->mips32.ejtag_info;
935 uint32_t idcode = 0;
937 if (!target_was_examined(target))
939 mips_ejtag_get_idcode(ejtag_info, &idcode);
940 ejtag_info->idcode = idcode;
942 if (((idcode >> 1) & 0x7FF) == 0x29)
944 /* we are using a pic32mx so select ejtag port
945 * as it is not selected by default */
946 mips_ejtag_set_instr(ejtag_info, MTAP_SW_ETAP);
947 LOG_DEBUG("PIC32MX Detected - using EJTAG Interface");
948 mips_m4k->is_pic32mx = true;
952 /* init rest of ejtag interface */
953 if ((retval = mips_ejtag_init(ejtag_info)) != ERROR_OK)
954 return retval;
956 if ((retval = mips32_examine(target)) != ERROR_OK)
957 return retval;
959 return ERROR_OK;
962 static int mips_m4k_bulk_write_memory(struct target *target, uint32_t address,
963 uint32_t count, uint8_t *buffer)
965 struct mips32_common *mips32 = target_to_mips32(target);
966 struct mips_ejtag *ejtag_info = &mips32->ejtag_info;
967 struct working_area *source;
968 int retval;
969 int write_t = 1;
971 LOG_DEBUG("address: 0x%8.8" PRIx32 ", count: 0x%8.8" PRIx32 "", address, count);
973 if (target->state != TARGET_HALTED)
975 LOG_WARNING("target not halted");
976 return ERROR_TARGET_NOT_HALTED;
979 /* check alignment */
980 if (address & 0x3u)
981 return ERROR_TARGET_UNALIGNED_ACCESS;
983 /* Get memory for block write handler */
984 retval = target_alloc_working_area(target, MIPS32_FASTDATA_HANDLER_SIZE, &source);
985 if (retval != ERROR_OK)
987 LOG_WARNING("No working area available, falling back to non-bulk write");
988 return mips_m4k_write_memory(target, address, 4, count, buffer);
991 /* TAP data register is loaded LSB first (little endian) */
992 if (target->endianness == TARGET_BIG_ENDIAN)
994 uint32_t i, t32;
995 for(i = 0; i < (count * 4); i += 4)
997 t32 = be_to_h_u32((uint8_t *) &buffer[i]);
998 h_u32_to_le(&buffer[i], t32);
1002 retval = mips32_pracc_fastdata_xfer(ejtag_info, source, write_t, address,
1003 count, (uint32_t*) buffer);
1004 if (retval != ERROR_OK)
1006 /* FASTDATA access failed, try normal memory write */
1007 LOG_DEBUG("Fastdata access Failed, falling back to non-bulk write");
1008 retval = mips_m4k_write_memory(target, address, 4, count, buffer);
1011 if (source)
1012 target_free_working_area(target, source);
1014 return retval;
1017 struct target_type mips_m4k_target =
1019 .name = "mips_m4k",
1021 .poll = mips_m4k_poll,
1022 .arch_state = mips32_arch_state,
1024 .target_request_data = NULL,
1026 .halt = mips_m4k_halt,
1027 .resume = mips_m4k_resume,
1028 .step = mips_m4k_step,
1030 .assert_reset = mips_m4k_assert_reset,
1031 .deassert_reset = mips_m4k_deassert_reset,
1032 .soft_reset_halt = mips_m4k_soft_reset_halt,
1034 .get_gdb_reg_list = mips32_get_gdb_reg_list,
1036 .read_memory = mips_m4k_read_memory,
1037 .write_memory = mips_m4k_write_memory,
1038 .bulk_write_memory = mips_m4k_bulk_write_memory,
1039 .checksum_memory = mips32_checksum_memory,
1040 .blank_check_memory = mips32_blank_check_memory,
1042 .run_algorithm = mips32_run_algorithm,
1044 .add_breakpoint = mips_m4k_add_breakpoint,
1045 .remove_breakpoint = mips_m4k_remove_breakpoint,
1046 .add_watchpoint = mips_m4k_add_watchpoint,
1047 .remove_watchpoint = mips_m4k_remove_watchpoint,
1049 .target_create = mips_m4k_target_create,
1050 .init_target = mips_m4k_init_target,
1051 .examine = mips_m4k_examine,