Remove FSF address from GPL notices
[openocd.git] / src / target / mips32_pracc.h
blob112110fcc1ea4803247c91899d01df37374a7260
1 /***************************************************************************
2 * Copyright (C) 2008 by Spencer Oliver *
3 * spen@spen-soft.co.uk *
4 * *
5 * Copyright (C) 2008 by David T.L. Wong *
6 * *
7 * Copyright (C) 2011 by Drasko DRASKOVIC *
8 * drasko.draskovic@gmail.com *
9 * *
10 * This program is free software; you can redistribute it and/or modify *
11 * it under the terms of the GNU General Public License as published by *
12 * the Free Software Foundation; either version 2 of the License, or *
13 * (at your option) any later version. *
14 * *
15 * This program is distributed in the hope that it will be useful, *
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
18 * GNU General Public License for more details. *
19 * *
20 * You should have received a copy of the GNU General Public License *
21 * along with this program. If not, see <http://www.gnu.org/licenses/>. *
22 ***************************************************************************/
24 #ifndef MIPS32_PRACC_H
25 #define MIPS32_PRACC_H
27 #include <target/mips32.h>
28 #include <target/mips_ejtag.h>
30 #define MIPS32_PRACC_FASTDATA_AREA 0xFF200000
31 #define MIPS32_PRACC_FASTDATA_SIZE 16
32 #define MIPS32_PRACC_BASE_ADDR 0xFF200000
33 #define MIPS32_PRACC_TEXT 0xFF200200
34 #define MIPS32_PRACC_PARAM_OUT 0xFF202000
36 #define PRACC_UPPER_BASE_ADDR (MIPS32_PRACC_BASE_ADDR >> 16)
37 #define PRACC_OUT_OFFSET (MIPS32_PRACC_PARAM_OUT - MIPS32_PRACC_BASE_ADDR)
39 #define MIPS32_FASTDATA_HANDLER_SIZE 0x80
40 #define UPPER16(uint32_t) (uint32_t >> 16)
41 #define LOWER16(uint32_t) (uint32_t & 0xFFFF)
42 #define NEG16(v) (((~(v)) + 1) & 0xFFFF)
43 /*#define NEG18(v) (((~(v)) + 1) & 0x3FFFF)*/
45 struct pracc_queue_info {
46 int retval;
47 const int max_code;
48 int code_count;
49 int store_count;
50 uint32_t *pracc_list; /* Code and store addresses */
52 void pracc_queue_init(struct pracc_queue_info *ctx);
53 void pracc_add(struct pracc_queue_info *ctx, uint32_t addr, uint32_t instr);
54 void pracc_queue_free(struct pracc_queue_info *ctx);
55 int mips32_pracc_queue_exec(struct mips_ejtag *ejtag_info,
56 struct pracc_queue_info *ctx, uint32_t *buf);
58 int mips32_pracc_read_mem(struct mips_ejtag *ejtag_info,
59 uint32_t addr, int size, int count, void *buf);
60 int mips32_pracc_write_mem(struct mips_ejtag *ejtag_info,
61 uint32_t addr, int size, int count, const void *buf);
62 int mips32_pracc_fastdata_xfer(struct mips_ejtag *ejtag_info, struct working_area *source,
63 int write_t, uint32_t addr, int count, uint32_t *buf);
65 int mips32_pracc_read_regs(struct mips_ejtag *ejtag_info, uint32_t *regs);
66 int mips32_pracc_write_regs(struct mips_ejtag *ejtag_info, uint32_t *regs);
68 int mips32_pracc_exec(struct mips_ejtag *ejtag_info, struct pracc_queue_info *ctx, uint32_t *param_out);
70 /**
71 * \b mips32_cp0_read
73 * Simulates mfc0 ASM instruction (Move From C0),
74 * i.e. implements copro C0 Register read.
76 * @param[in] ejtag_info
77 * @param[in] val Storage to hold read value
78 * @param[in] cp0_reg Number of copro C0 register we want to read
79 * @param[in] cp0_sel Select for the given C0 register
81 * @return ERROR_OK on Sucess, ERROR_FAIL otherwise
83 int mips32_cp0_read(struct mips_ejtag *ejtag_info,
84 uint32_t *val, uint32_t cp0_reg, uint32_t cp0_sel);
86 /**
87 * \b mips32_cp0_write
89 * Simulates mtc0 ASM instruction (Move To C0),
90 * i.e. implements copro C0 Register read.
92 * @param[in] ejtag_info
93 * @param[in] val Value to be written
94 * @param[in] cp0_reg Number of copro C0 register we want to write to
95 * @param[in] cp0_sel Select for the given C0 register
97 * @return ERROR_OK on Sucess, ERROR_FAIL otherwise
99 int mips32_cp0_write(struct mips_ejtag *ejtag_info,
100 uint32_t val, uint32_t cp0_reg, uint32_t cp0_sel);
102 #endif