Remove FSF address from GPL notices
[openocd.git] / src / target / arm_dpm.h
blob2e18f8053c5902ba2c90b796e4be4e0d42659329
1 /*
2 * Copyright (C) 2009 by David Brownell
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
9 * This program is distributed in the hope that it will be useful
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 #ifndef __ARM_DPM_H
19 #define __ARM_DPM_H
21 /**
22 * @file
23 * This is the interface to the Debug Programmers Model for ARMv6 and
24 * ARMv7 processors. ARMv6 processors (such as ARM11xx implementations)
25 * introduced a model which became part of the ARMv7-AR architecture
26 * which is most familiar through the Cortex-A series parts. While
27 * specific details differ (like how to write the instruction register),
28 * the high level models easily support shared code because those
29 * registers are compatible.
32 struct dpm_bpwp {
33 unsigned number;
34 uint32_t address;
35 uint32_t control;
36 /* true if hardware state needs flushing */
37 bool dirty;
40 struct dpm_bp {
41 struct breakpoint *bp;
42 struct dpm_bpwp bpwp;
45 struct dpm_wp {
46 struct watchpoint *wp;
47 struct dpm_bpwp bpwp;
50 /**
51 * This wraps an implementation of DPM primitives. Each interface
52 * provider supplies a structure like this, which is the glue between
53 * upper level code and the lower level hardware access.
55 * It is a PRELIMINARY AND INCOMPLETE set of primitives, starting with
56 * support for CPU register access.
58 struct arm_dpm {
59 struct arm *arm;
61 /** Cache of DIDR */
62 uint32_t didr;
64 /** Invoke before a series of instruction operations */
65 int (*prepare)(struct arm_dpm *);
67 /** Invoke after a series of instruction operations */
68 int (*finish)(struct arm_dpm *);
70 /* WRITE TO CPU */
72 /** Runs one instruction, writing data to DCC before execution. */
73 int (*instr_write_data_dcc)(struct arm_dpm *,
74 uint32_t opcode, uint32_t data);
76 /** Runs one instruction, writing data to R0 before execution. */
77 int (*instr_write_data_r0)(struct arm_dpm *,
78 uint32_t opcode, uint32_t data);
80 /** Optional core-specific operation invoked after CPSR writes. */
81 int (*instr_cpsr_sync)(struct arm_dpm *dpm);
83 /* READ FROM CPU */
85 /** Runs one instruction, reading data from dcc after execution. */
86 int (*instr_read_data_dcc)(struct arm_dpm *,
87 uint32_t opcode, uint32_t *data);
89 /** Runs one instruction, reading data from r0 after execution. */
90 int (*instr_read_data_r0)(struct arm_dpm *,
91 uint32_t opcode, uint32_t *data);
93 /* BREAKPOINT/WATCHPOINT SUPPORT */
95 /**
96 * Enables one breakpoint or watchpoint by writing to the
97 * hardware registers. The specified breakpoint/watchpoint
98 * must currently be disabled. Indices 0..15 are used for
99 * breakpoints; indices 16..31 are for watchpoints.
101 int (*bpwp_enable)(struct arm_dpm *, unsigned index_value,
102 uint32_t addr, uint32_t control);
105 * Disables one breakpoint or watchpoint by clearing its
106 * hardware control registers. Indices are the same ones
107 * accepted by bpwp_enable().
109 int (*bpwp_disable)(struct arm_dpm *, unsigned index_value);
111 /* The breakpoint and watchpoint arrays are private to the
112 * DPM infrastructure. There are nbp indices in the dbp
113 * array. There are nwp indices in the dwp array.
116 unsigned nbp;
117 unsigned nwp;
118 struct dpm_bp *dbp;
119 struct dpm_wp *dwp;
121 /** Address of the instruction which triggered a watchpoint. */
122 uint32_t wp_pc;
124 /** Recent value of DSCR. */
125 uint32_t dscr;
127 /* FIXME -- read/write DCSR methods and symbols */
130 int arm_dpm_setup(struct arm_dpm *dpm);
131 int arm_dpm_initialize(struct arm_dpm *dpm);
133 int arm_dpm_read_current_registers(struct arm_dpm *);
134 int dpm_modeswitch(struct arm_dpm *dpm, enum arm_mode mode);
137 int arm_dpm_write_dirty_registers(struct arm_dpm *, bool bpwp);
139 void arm_dpm_report_wfar(struct arm_dpm *, uint32_t wfar);
141 /* DSCR bits; see ARMv7a arch spec section C10.3.1.
142 * Not all v7 bits are valid in v6.
144 #define DSCR_CORE_HALTED (0x1 << 0)
145 #define DSCR_CORE_RESTARTED (0x1 << 1)
146 #define DSCR_ENTRY_MASK (0xF << 2)
147 #define DSCR_STICKY_ABORT_PRECISE (0x1 << 6)
148 #define DSCR_STICKY_ABORT_IMPRECISE (0x1 << 7)
149 #define DSCR_STICKY_UNDEFINED (0x1 << 8)
150 #define DSCR_DBG_NOPWRDWN (0x1 << 9) /* v6 only */
151 #define DSCR_DBG_ACK (0x1 << 10)
152 #define DSCR_INT_DIS (0x1 << 11)
153 #define DSCR_CP14_USR_COMMS (0x1 << 12)
154 #define DSCR_ITR_EN (0x1 << 13)
155 #define DSCR_HALT_DBG_MODE (0x1 << 14)
156 #define DSCR_MON_DBG_MODE (0x1 << 15)
157 #define DSCR_SEC_PRIV_INVASV_DIS (0x1 << 16)
158 #define DSCR_SEC_PRIV_NINVASV_DIS (0x1 << 17)
159 #define DSCR_NON_SECURE (0x1 << 18)
160 #define DSCR_DSCRD_IMPRECISE_ABORT (0x1 << 19)
161 #define DSCR_EXT_DCC_MASK (0x3 << 20) /* DTR mode */ /* bits 22, 23 are reserved */
162 #define DSCR_INSTR_COMP (0x1 << 24)
163 #define DSCR_PIPE_ADVANCE (0x1 << 25)
164 #define DSCR_DTRTX_FULL_LATCHED (0x1 << 26)
165 #define DSCR_DTRRX_FULL_LATCHED (0x1 << 27) /* bit 28 is reserved */
166 #define DSCR_DTR_TX_FULL (0x1 << 29)
167 #define DSCR_DTR_RX_FULL (0x1 << 30) /* bit 31 is reserved */
169 #define DSCR_ENTRY(dscr) (((dscr) >> 2) & 0xf)
170 #define DSCR_RUN_MODE(dscr) ((dscr) & (DSCR_CORE_HALTED | DSCR_CORE_RESTARTED))
173 /* Methods of entry into debug mode */
174 #define DSCR_ENTRY_HALT_REQ (0x0 << 2)
175 #define DSCR_ENTRY_BREAKPOINT (0x1 << 2)
176 #define DSCR_ENTRY_IMPRECISE_WATCHPT (0x2 << 2)
177 #define DSCR_ENTRY_BKPT_INSTR (0x3 << 2)
178 #define DSCR_ENTRY_EXT_DBG_REQ (0x4 << 2)
179 #define DSCR_ENTRY_VECT_CATCH (0x5 << 2)
180 #define DSCR_ENTRY_D_SIDE_ABORT (0x6 << 2) /* v6 only */
181 #define DSCR_ENTRY_I_SIDE_ABORT (0x7 << 2) /* v6 only */
182 #define DSCR_ENTRY_OS_UNLOCK (0x8 << 2)
183 #define DSCR_ENTRY_PRECISE_WATCHPT (0xA << 2)
185 /* DTR modes */
186 #define DSCR_EXT_DCC_NON_BLOCKING (0x0 << 20)
187 #define DSCR_EXT_DCC_STALL_MODE (0x1 << 20)
188 #define DSCR_EXT_DCC_FAST_MODE (0x2 << 20) /* bits 22, 23 are reserved */
194 /* DRCR (debug run control register) bits */
195 #define DRCR_HALT (1 << 0)
196 #define DRCR_RESTART (1 << 1)
197 #define DRCR_CLEAR_EXCEPTIONS (1 << 2)
199 void arm_dpm_report_dscr(struct arm_dpm *dpm, uint32_t dcsr);
201 #endif /* __ARM_DPM_H */