mips32, add support for micromips in debug mode
[openocd.git] / src / target / mips32.h
blobd79451fb70ae6ae7dc96d4cad00f8c8f7349d642
1 /***************************************************************************
2 * Copyright (C) 2008 by Spencer Oliver *
3 * spen@spen-soft.co.uk *
4 * *
5 * Copyright (C) 2008 by David T.L. Wong *
6 * *
7 * Copyright (C) 2011 by Drasko DRASKOVIC *
8 * drasko.draskovic@gmail.com *
9 * *
10 * This program is free software; you can redistribute it and/or modify *
11 * it under the terms of the GNU General Public License as published by *
12 * the Free Software Foundation; either version 2 of the License, or *
13 * (at your option) any later version. *
14 * *
15 * This program is distributed in the hope that it will be useful, *
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of *
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the *
18 * GNU General Public License for more details. *
19 * *
20 * You should have received a copy of the GNU General Public License *
21 * along with this program. If not, see <http://www.gnu.org/licenses/>. *
22 ***************************************************************************/
24 #ifndef OPENOCD_TARGET_MIPS32_H
25 #define OPENOCD_TARGET_MIPS32_H
27 #include "target.h"
28 #include "mips32_pracc.h"
30 #define MIPS32_COMMON_MAGIC 0xB320B320
32 /**
33 * Memory segments (32bit kernel mode addresses)
34 * These are the traditional names used in the 32-bit universe.
36 #define KUSEG 0x00000000
37 #define KSEG0 0x80000000
38 #define KSEG1 0xa0000000
39 #define KSEG2 0xc0000000
40 #define KSEG3 0xe0000000
42 /** Returns the kernel segment base of a given address */
43 #define KSEGX(a) ((a) & 0xe0000000)
45 /** CP0 CONFIG regites fields */
46 #define MIPS32_CONFIG0_KU_SHIFT 25
47 #define MIPS32_CONFIG0_KU_MASK (0x7 << MIPS32_CONFIG0_KU_SHIFT)
49 #define MIPS32_CONFIG0_K0_SHIFT 0
50 #define MIPS32_CONFIG0_K0_MASK (0x7 << MIPS32_CONFIG0_K0_SHIFT)
52 #define MIPS32_CONFIG0_K23_SHIFT 28
53 #define MIPS32_CONFIG0_K23_MASK (0x7 << MIPS32_CONFIG0_K23_SHIFT)
55 #define MIPS32_CONFIG0_AR_SHIFT 10
56 #define MIPS32_CONFIG0_AR_MASK (0x7 << MIPS32_CONFIG0_AR_SHIFT)
58 #define MIPS32_CONFIG1_DL_SHIFT 10
59 #define MIPS32_CONFIG1_DL_MASK (0x7 << MIPS32_CONFIG1_DL_SHIFT)
61 #define MIPS32_ARCH_REL1 0x0
62 #define MIPS32_ARCH_REL2 0x1
64 #define MIPS32_SCAN_DELAY_LEGACY_MODE 2000000
66 /* offsets into mips32 core register cache */
67 enum {
68 MIPS32_PC = 37,
69 MIPS32_FIR = 71,
70 MIPS32NUMCOREREGS
73 enum mips32_isa_mode {
74 MIPS32_ISA_MIPS32 = 0,
75 MIPS32_ISA_MIPS16E = 1,
78 struct mips32_comparator {
79 int used;
80 uint32_t bp_value;
81 uint32_t reg_address;
84 struct mips32_common {
85 uint32_t common_magic;
86 void *arch_info;
87 struct reg_cache *core_cache;
88 struct mips_ejtag ejtag_info;
89 uint32_t core_regs[MIPS32NUMCOREREGS];
90 enum mips32_isa_mode isa_mode;
92 /* working area for fastdata access */
93 struct working_area *fast_data_area;
95 int bp_scanned;
96 int num_inst_bpoints;
97 int num_data_bpoints;
98 int num_inst_bpoints_avail;
99 int num_data_bpoints_avail;
100 struct mips32_comparator *inst_break_list;
101 struct mips32_comparator *data_break_list;
103 /* register cache to processor synchronization */
104 int (*read_core_reg)(struct target *target, unsigned int num);
105 int (*write_core_reg)(struct target *target, unsigned int num);
108 static inline struct mips32_common *
109 target_to_mips32(struct target *target)
111 return target->arch_info;
114 struct mips32_core_reg {
115 uint32_t num;
116 struct target *target;
117 struct mips32_common *mips32_common;
120 struct mips32_algorithm {
121 int common_magic;
122 enum mips32_isa_mode isa_mode;
125 #define MIPS32_OP_ADDU 0x21u
126 #define MIPS32_OP_ADDIU 0x09u
127 #define MIPS32_OP_ANDI 0x0Cu
128 #define MIPS32_OP_BEQ 0x04u
129 #define MIPS32_OP_BGTZ 0x07u
130 #define MIPS32_OP_BNE 0x05u
131 #define MIPS32_OP_ADDI 0x08u
132 #define MIPS32_OP_AND 0x24u
133 #define MIPS32_OP_CACHE 0x2Fu
134 #define MIPS32_OP_COP0 0x10u
135 #define MIPS32_OP_J 0x02u
136 #define MIPS32_OP_JR 0x08u
137 #define MIPS32_OP_LUI 0x0Fu
138 #define MIPS32_OP_LW 0x23u
139 #define MIPS32_OP_LB 0x20u
140 #define MIPS32_OP_LBU 0x24u
141 #define MIPS32_OP_LHU 0x25u
142 #define MIPS32_OP_MFHI 0x10u
143 #define MIPS32_OP_MTHI 0x11u
144 #define MIPS32_OP_MFLO 0x12u
145 #define MIPS32_OP_MTLO 0x13u
146 #define MIPS32_OP_RDHWR 0x3Bu
147 #define MIPS32_OP_SB 0x28u
148 #define MIPS32_OP_SH 0x29u
149 #define MIPS32_OP_SW 0x2Bu
150 #define MIPS32_OP_ORI 0x0Du
151 #define MIPS32_OP_XORI 0x0Eu
152 #define MIPS32_OP_XOR 0x26u
153 #define MIPS32_OP_SLTU 0x2Bu
154 #define MIPS32_OP_SRL 0x03u
155 #define MIPS32_OP_SYNCI 0x1Fu
156 #define MIPS32_OP_SLL 0x00u
157 #define MIPS32_OP_SLTI 0x0Au
158 #define MIPS32_OP_MOVN 0x0Bu
160 #define MIPS32_OP_REGIMM 0x01u
161 #define MIPS32_OP_SDBBP 0x3Fu
162 #define MIPS32_OP_SPECIAL 0x00u
163 #define MIPS32_OP_SPECIAL2 0x07u
164 #define MIPS32_OP_SPECIAL3 0x1Fu
166 #define MIPS32_COP0_MF 0x00u
167 #define MIPS32_COP0_MT 0x04u
169 #define MIPS32_R_INST(opcode, rs, rt, rd, shamt, funct) \
170 (((opcode) << 26) | ((rs) << 21) | ((rt) << 16) | ((rd) << 11) | ((shamt) << 6) | (funct))
171 #define MIPS32_I_INST(opcode, rs, rt, immd) \
172 (((opcode) << 26) | ((rs) << 21) | ((rt) << 16) | (immd))
173 #define MIPS32_J_INST(opcode, addr) (((opcode) << 26) | (addr))
175 #define MIPS32_ISA_NOP 0
176 #define MIPS32_ISA_ADDI(tar, src, val) MIPS32_I_INST(MIPS32_OP_ADDI, src, tar, val)
177 #define MIPS32_ISA_ADDIU(tar, src, val) MIPS32_I_INST(MIPS32_OP_ADDIU, src, tar, val)
178 #define MIPS32_ISA_ADDU(dst, src, tar) MIPS32_R_INST(MIPS32_OP_SPECIAL, src, tar, dst, 0, MIPS32_OP_ADDU)
179 #define MIPS32_ISA_AND(dst, src, tar) MIPS32_R_INST(0, src, tar, dst, 0, MIPS32_OP_AND)
180 #define MIPS32_ISA_ANDI(tar, src, val) MIPS32_I_INST(MIPS32_OP_ANDI, src, tar, val)
182 #define MIPS32_ISA_B(off) MIPS32_ISA_BEQ(0, 0, off)
183 #define MIPS32_ISA_BEQ(src, tar, off) MIPS32_I_INST(MIPS32_OP_BEQ, src, tar, off)
184 #define MIPS32_ISA_BGTZ(reg, off) MIPS32_I_INST(MIPS32_OP_BGTZ, reg, 0, off)
185 #define MIPS32_ISA_BNE(src, tar, off) MIPS32_I_INST(MIPS32_OP_BNE, src, tar, off)
186 #define MIPS32_ISA_CACHE(op, off, base) MIPS32_I_INST(MIPS32_OP_CACHE, base, op, off)
187 #define MIPS32_ISA_J(tar) MIPS32_J_INST(MIPS32_OP_J, (0x0FFFFFFFu & (tar)) >> 2)
188 #define MIPS32_ISA_JR(reg) MIPS32_R_INST(0, reg, 0, 0, 0, MIPS32_OP_JR)
190 #define MIPS32_ISA_LB(reg, off, base) MIPS32_I_INST(MIPS32_OP_LB, base, reg, off)
191 #define MIPS32_ISA_LBU(reg, off, base) MIPS32_I_INST(MIPS32_OP_LBU, base, reg, off)
192 #define MIPS32_ISA_LHU(reg, off, base) MIPS32_I_INST(MIPS32_OP_LHU, base, reg, off)
193 #define MIPS32_ISA_LUI(reg, val) MIPS32_I_INST(MIPS32_OP_LUI, 0, reg, val)
194 #define MIPS32_ISA_LW(reg, off, base) MIPS32_I_INST(MIPS32_OP_LW, base, reg, off)
196 #define MIPS32_ISA_MFC0(gpr, cpr, sel) MIPS32_R_INST(MIPS32_OP_COP0, MIPS32_COP0_MF, gpr, cpr, 0, sel)
197 #define MIPS32_ISA_MTC0(gpr, cpr, sel) MIPS32_R_INST(MIPS32_OP_COP0, MIPS32_COP0_MT, gpr, cpr, 0, sel)
198 #define MIPS32_ISA_MFLO(reg) MIPS32_R_INST(0, 0, 0, reg, 0, MIPS32_OP_MFLO)
199 #define MIPS32_ISA_MFHI(reg) MIPS32_R_INST(0, 0, 0, reg, 0, MIPS32_OP_MFHI)
200 #define MIPS32_ISA_MTLO(reg) MIPS32_R_INST(0, reg, 0, 0, 0, MIPS32_OP_MTLO)
201 #define MIPS32_ISA_MTHI(reg) MIPS32_R_INST(0, reg, 0, 0, 0, MIPS32_OP_MTHI)
203 #define MIPS32_ISA_MOVN(dst, src, tar) MIPS32_R_INST(MIPS32_OP_SPECIAL, src, tar, dst, 0, MIPS32_OP_MOVN)
204 #define MIPS32_ISA_ORI(tar, src, val) MIPS32_I_INST(MIPS32_OP_ORI, src, tar, val)
205 #define MIPS32_ISA_RDHWR(tar, dst) MIPS32_R_INST(MIPS32_OP_SPECIAL3, 0, tar, dst, 0, MIPS32_OP_RDHWR)
206 #define MIPS32_ISA_SB(reg, off, base) MIPS32_I_INST(MIPS32_OP_SB, base, reg, off)
207 #define MIPS32_ISA_SH(reg, off, base) MIPS32_I_INST(MIPS32_OP_SH, base, reg, off)
208 #define MIPS32_ISA_SW(reg, off, base) MIPS32_I_INST(MIPS32_OP_SW, base, reg, off)
210 #define MIPS32_ISA_SLL(dst, src, sa) MIPS32_R_INST(MIPS32_OP_SPECIAL, 0, src, dst, sa, MIPS32_OP_SLL)
211 #define MIPS32_ISA_SLTI(tar, src, val) MIPS32_I_INST(MIPS32_OP_SLTI, src, tar, val)
212 #define MIPS32_ISA_SLTU(dst, src, tar) MIPS32_R_INST(MIPS32_OP_SPECIAL, src, tar, dst, 0, MIPS32_OP_SLTU)
213 #define MIPS32_ISA_SRL(reg, src, off) MIPS32_R_INST(0, 0, src, reg, off, MIPS32_OP_SRL)
214 #define MIPS32_ISA_SYNC 0xFu
215 #define MIPS32_ISA_SYNCI(off, base) MIPS32_I_INST(MIPS32_OP_REGIMM, base, MIPS32_OP_SYNCI, off)
217 #define MIPS32_ISA_XOR(reg, val1, val2) MIPS32_R_INST(0, val1, val2, reg, 0, MIPS32_OP_XOR)
218 #define MIPS32_ISA_XORI(tar, src, val) MIPS32_I_INST(MIPS32_OP_XORI, src, tar, val)
220 #define MIPS32_ISA_SYNCI_STEP 0x1 /* reg num od address step size to be used with synci instruction */
223 * Cache operations definitions
224 * Operation field is 5 bits long :
225 * 1) bits 1..0 hold cache type
226 * 2) bits 4..2 hold operation code
228 #define MIPS32_CACHE_D_HIT_WRITEBACK ((0x1 << 0) | (0x6 << 2))
229 #define MIPS32_CACHE_I_HIT_INVALIDATE ((0x0 << 0) | (0x4 << 2))
231 /* ejtag specific instructions */
232 #define MIPS32_ISA_DRET 0x4200001Fu
233 /* MIPS32_ISA_J_INST(MIPS32_ISA_OP_SPECIAL2, MIPS32_ISA_OP_SDBBP) */
234 #define MIPS32_ISA_SDBBP 0x7000003Fu
235 #define MIPS16_ISA_SDBBP 0xE801u
237 /*MICRO MIPS INSTRUCTIONS, see doc MD00582 */
238 #define POOL32A 0X00u
239 #define POOL32AXf 0x3Cu
240 #define POOL32B 0x08u
241 #define POOL32I 0x10u
242 #define MMIPS32_OP_ADDI 0x04u
243 #define MMIPS32_OP_ADDIU 0x0Cu
244 #define MMIPS32_OP_ADDU 0x150u
245 #define MMIPS32_OP_AND 0x250u
246 #define MMIPS32_OP_ANDI 0x34u
247 #define MMIPS32_OP_BEQ 0x25u
248 #define MMIPS32_OP_BGTZ 0x06u
249 #define MMIPS32_OP_BNE 0x2Du
250 #define MMIPS32_OP_CACHE 0x06u
251 #define MMIPS32_OP_J 0x35u
252 #define MMIPS32_OP_JALR 0x03Cu
253 #define MMIPS32_OP_LB 0x07u
254 #define MMIPS32_OP_LBU 0x05u
255 #define MMIPS32_OP_LHU 0x0Du
256 #define MMIPS32_OP_LUI 0x0Du
257 #define MMIPS32_OP_LW 0x3Fu
258 #define MMIPS32_OP_MFC0 0x03u
259 #define MMIPS32_OP_MTC0 0x0Bu
260 #define MMIPS32_OP_MFLO 0x075u
261 #define MMIPS32_OP_MFHI 0x035u
262 #define MMIPS32_OP_MTLO 0x0F5u
263 #define MMIPS32_OP_MTHI 0x0B5u
264 #define MMIPS32_OP_MOVN 0x018u
265 #define MMIPS32_OP_ORI 0x14u
266 #define MMIPS32_OP_RDHWR 0x1ACu
267 #define MMIPS32_OP_SB 0x06u
268 #define MMIPS32_OP_SH 0x0Eu
269 #define MMIPS32_OP_SW 0x3Eu
270 #define MMIPS32_OP_SLTU 0x390u
271 #define MMIPS32_OP_SLL 0x000u
272 #define MMIPS32_OP_SLTI 0x24u
273 #define MMIPS32_OP_SRL 0x040u
274 #define MMIPS32_OP_SYNCI 0x10u
275 #define MMIPS32_OP_XOR 0x310u
276 #define MMIPS32_OP_XORI 0x1Cu
278 #define MMIPS32_ADDI(tar, src, val) MIPS32_I_INST(MMIPS32_OP_ADDI, tar, src, val)
279 #define MMIPS32_ADDIU(tar, src, val) MIPS32_I_INST(MMIPS32_OP_ADDIU, tar, src, val)
280 #define MMIPS32_ADDU(dst, src, tar) MIPS32_R_INST(POOL32A, tar, src, dst, 0, MMIPS32_OP_ADDU)
281 #define MMIPS32_AND(dst, src, tar) MIPS32_R_INST(POOL32A, tar, src, dst, 0, MMIPS32_OP_AND)
282 #define MMIPS32_ANDI(tar, src, val) MIPS32_I_INST(MMIPS32_OP_ANDI, tar, src, val)
284 #define MMIPS32_B(off) MMIPS32_BEQ(0, 0, off)
285 #define MMIPS32_BEQ(src, tar, off) MIPS32_I_INST(MMIPS32_OP_BEQ, tar, src, off)
286 #define MMIPS32_BGTZ(reg, off) MIPS32_I_INST(POOL32I, MMIPS32_OP_BGTZ, reg, off)
287 #define MMIPS32_BNE(src, tar, off) MIPS32_I_INST(MMIPS32_OP_BNE, tar, src, off)
288 #define MMIPS32_CACHE(op, off, base) MIPS32_R_INST(POOL32B, op, base, MMIPS32_OP_CACHE << 1, 0, off)
290 #define MMIPS32_J(tar) MIPS32_J_INST(MMIPS32_OP_J, ((0x07FFFFFFu & ((tar) >> 1))))
291 #define MMIPS32_JR(reg) MIPS32_R_INST(POOL32A, 0, reg, 0, MMIPS32_OP_JALR, POOL32AXf)
292 #define MMIPS32_LB(reg, off, base) MIPS32_I_INST(MMIPS32_OP_LB, reg, base, off)
293 #define MMIPS32_LBU(reg, off, base) MIPS32_I_INST(MMIPS32_OP_LBU, reg, base, off)
294 #define MMIPS32_LHU(reg, off, base) MIPS32_I_INST(MMIPS32_OP_LHU, reg, base, off)
295 #define MMIPS32_LUI(reg, val) MIPS32_I_INST(POOL32I, MMIPS32_OP_LUI, reg, val)
296 #define MMIPS32_LW(reg, off, base) MIPS32_I_INST(MMIPS32_OP_LW, reg, base, off)
298 #define MMIPS32_MFC0(gpr, cpr, sel) MIPS32_R_INST(POOL32A, gpr, cpr, sel, MMIPS32_OP_MFC0, POOL32AXf)
299 #define MMIPS32_MFLO(reg) MIPS32_R_INST(POOL32A, 0, reg, 0, MMIPS32_OP_MFLO, POOL32AXf)
300 #define MMIPS32_MFHI(reg) MIPS32_R_INST(POOL32A, 0, reg, 0, MMIPS32_OP_MFHI, POOL32AXf)
301 #define MMIPS32_MTC0(gpr, cpr, sel) MIPS32_R_INST(POOL32A, gpr, cpr, sel, MMIPS32_OP_MTC0, POOL32AXf)
302 #define MMIPS32_MTLO(reg) MIPS32_R_INST(POOL32A, 0, reg, 0, MMIPS32_OP_MTLO, POOL32AXf)
303 #define MMIPS32_MTHI(reg) MIPS32_R_INST(POOL32A, 0, reg, 0, MMIPS32_OP_MTHI, POOL32AXf)
305 #define MMIPS32_MOVN(dst, src, tar) MIPS32_R_INST(POOL32A, tar, src, dst, 0, MMIPS32_OP_MOVN)
306 #define MMIPS32_NOP 0
307 #define MMIPS32_ORI(tar, src, val) MIPS32_I_INST(MMIPS32_OP_ORI, tar, src, val)
308 #define MMIPS32_RDHWR(tar, dst) MIPS32_R_INST(POOL32A, dst, tar, 0, MMIPS32_OP_RDHWR, POOL32AXf)
309 #define MMIPS32_SB(reg, off, base) MIPS32_I_INST(MMIPS32_OP_SB, reg, base, off)
310 #define MMIPS32_SH(reg, off, base) MIPS32_I_INST(MMIPS32_OP_SH, reg, base, off)
311 #define MMIPS32_SW(reg, off, base) MIPS32_I_INST(MMIPS32_OP_SW, reg, base, off)
313 #define MMIPS32_SRL(reg, src, off) MIPS32_R_INST(POOL32A, reg, src, off, 0, MMIPS32_OP_SRL)
314 #define MMIPS32_SLTU(dst, src, tar) MIPS32_R_INST(POOL32A, tar, src, dst, 0, MMIPS32_OP_SLTU)
315 #define MMIPS32_SYNCI(off, base) MIPS32_I_INST(POOL32I, MMIPS32_OP_SYNCI, base, off)
316 #define MMIPS32_SLL(dst, src, sa) MIPS32_R_INST(POOL32A, dst, src, sa, 0, MMIPS32_OP_SLL)
317 #define MMIPS32_SLTI(tar, src, val) MIPS32_I_INST(MMIPS32_OP_SLTI, tar, src, val)
318 #define MMIPS32_SYNC 0x00001A7Cu /* MIPS32_R_INST(POOL32A, 0, 0, 0, 0x1ADu, POOL32AXf) */
320 #define MMIPS32_XOR(reg, val1, val2) MIPS32_R_INST(POOL32A, val1, val2, reg, 0, MMIPS32_OP_XOR)
321 #define MMIPS32_XORI(tar, src, val) MIPS32_I_INST(MMIPS32_OP_XORI, tar, src, val)
323 #define MMIPS32_SYNCI_STEP 0x1u /* reg num od address step size to be used with synci instruction */
326 /* ejtag specific instructions */
327 #define MMIPS32_DRET 0x0000E37Cu /* MIPS32_R_INST(POOL32A, 0, 0, 0, 0x38D, POOL32AXf) */
328 #define MMIPS32_SDBBP 0x0000DB7Cu /* MIPS32_R_INST(POOL32A, 0, 0, 0, 0x1BD, POOL32AXf) */
329 #define MMIPS16_SDBBP 0x46C0u /* POOL16C instr */
331 /* instruction code with isa selection */
332 #define MIPS32_NOP 0 /* same for both isa's */
333 #define MIPS32_ADDI(isa, tar, src, val) (isa ? MMIPS32_ADDI(tar, src, val) : MIPS32_ISA_ADDI(tar, src, val))
334 #define MIPS32_ADDIU(isa, tar, src, val) (isa ? MMIPS32_ADDIU(tar, src, val) : MIPS32_ISA_ADDIU(tar, src, val))
335 #define MIPS32_ADDU(isa, dst, src, tar) (isa ? MMIPS32_ADDU(dst, src, tar) : MIPS32_ISA_ADDU(dst, src, tar))
336 #define MIPS32_AND(isa, dst, src, tar) (isa ? MMIPS32_AND(dst, src, tar) : MIPS32_ISA_AND(dst, src, tar))
337 #define MIPS32_ANDI(isa, tar, src, val) (isa ? MMIPS32_ANDI(tar, src, val) : MIPS32_ISA_ANDI(tar, src, val))
339 #define MIPS32_B(isa, off) (isa ? MMIPS32_B(off) : MIPS32_ISA_B(off))
340 #define MIPS32_BEQ(isa, src, tar, off) (isa ? MMIPS32_BEQ(src, tar, off) : MIPS32_ISA_BEQ(src, tar, off))
341 #define MIPS32_BGTZ(isa, reg, off) (isa ? MMIPS32_BGTZ(reg, off) : MIPS32_ISA_BGTZ(reg, off))
342 #define MIPS32_BNE(isa, src, tar, off) (isa ? MMIPS32_BNE(src, tar, off) : MIPS32_ISA_BNE(src, tar, off))
343 #define MIPS32_CACHE(isa, op, off, base) (isa ? MMIPS32_CACHE(op, off, base) : MIPS32_ISA_CACHE(op, off, base))
345 #define MIPS32_J(isa, tar) (isa ? MMIPS32_J(tar) : MIPS32_ISA_J(tar))
346 #define MIPS32_JR(isa, reg) (isa ? MMIPS32_JR(reg) : MIPS32_ISA_JR(reg))
347 #define MIPS32_LB(isa, reg, off, base) (isa ? MMIPS32_LB(reg, off, base) : MIPS32_ISA_LB(reg, off, base))
348 #define MIPS32_LBU(isa, reg, off, base) (isa ? MMIPS32_LBU(reg, off, base) : MIPS32_ISA_LBU(reg, off, base))
349 #define MIPS32_LHU(isa, reg, off, base) (isa ? MMIPS32_LHU(reg, off, base) : MIPS32_ISA_LHU(reg, off, base))
350 #define MIPS32_LW(isa, reg, off, base) (isa ? MMIPS32_LW(reg, off, base) : MIPS32_ISA_LW(reg, off, base))
351 #define MIPS32_LUI(isa, reg, val) (isa ? MMIPS32_LUI(reg, val) : MIPS32_ISA_LUI(reg, val))
353 #define MIPS32_MFC0(isa, gpr, cpr, sel) (isa ? MMIPS32_MFC0(gpr, cpr, sel) : MIPS32_ISA_MFC0(gpr, cpr, sel))
354 #define MIPS32_MTC0(isa, gpr, cpr, sel) (isa ? MMIPS32_MTC0(gpr, cpr, sel) : MIPS32_ISA_MTC0(gpr, cpr, sel))
355 #define MIPS32_MFLO(isa, reg) (isa ? MMIPS32_MFLO(reg) : MIPS32_ISA_MFLO(reg))
356 #define MIPS32_MFHI(isa, reg) (isa ? MMIPS32_MFHI(reg) : MIPS32_ISA_MFHI(reg))
357 #define MIPS32_MTLO(isa, reg) (isa ? MMIPS32_MTLO(reg) : MIPS32_ISA_MTLO(reg))
358 #define MIPS32_MTHI(isa, reg) (isa ? MMIPS32_MTHI(reg) : MIPS32_ISA_MTHI(reg))
360 #define MIPS32_MOVN(isa, dst, src, tar) (isa ? MMIPS32_MOVN(dst, src, tar) : MIPS32_ISA_MOVN(dst, src, tar))
361 #define MIPS32_ORI(isa, tar, src, val) (isa ? MMIPS32_ORI(tar, src, val) : MIPS32_ISA_ORI(tar, src, val))
362 #define MIPS32_RDHWR(isa, tar, dst) (isa ? MMIPS32_RDHWR(tar, dst) : MIPS32_ISA_RDHWR(tar, dst))
363 #define MIPS32_SB(isa, reg, off, base) (isa ? MMIPS32_SB(reg, off, base) : MIPS32_ISA_SB(reg, off, base))
364 #define MIPS32_SH(isa, reg, off, base) (isa ? MMIPS32_SH(reg, off, base) : MIPS32_ISA_SH(reg, off, base))
365 #define MIPS32_SW(isa, reg, off, base) (isa ? MMIPS32_SW(reg, off, base) : MIPS32_ISA_SW(reg, off, base))
367 #define MIPS32_SLL(isa, dst, src, sa) (isa ? MMIPS32_SLL(dst, src, sa) : MIPS32_ISA_SLL(dst, src, sa))
368 #define MIPS32_SLTI(isa, tar, src, val) (isa ? MMIPS32_SLTI(tar, src, val) : MIPS32_ISA_SLTI(tar, src, val))
369 #define MIPS32_SLTU(isa, dst, src, tar) (isa ? MMIPS32_SLTU(dst, src, tar) : MIPS32_ISA_SLTU(dst, src, tar))
370 #define MIPS32_SRL(isa, reg, src, off) (isa ? MMIPS32_SRL(reg, src, off) : MIPS32_ISA_SRL(reg, src, off))
372 #define MIPS32_SYNCI(isa, off, base) (isa ? MMIPS32_SYNCI(off, base) : MIPS32_ISA_SYNCI(off, base))
373 #define MIPS32_SYNC(isa) (isa ? MMIPS32_SYNC : MIPS32_ISA_SYNC)
374 #define MIPS32_XOR(isa, reg, val1, val2) (isa ? MMIPS32_XOR(reg, val1, val2) : MIPS32_ISA_XOR(reg, val1, val2))
375 #define MIPS32_XORI(isa, tar, src, val) (isa ? MMIPS32_XORI(tar, src, val) : MIPS32_ISA_XORI(tar, src, val))
377 #define MIPS32_SYNCI_STEP 0x1
379 /* ejtag specific instructions */
380 #define MIPS32_DRET(isa) (isa ? MMIPS32_DRET : MIPS32_ISA_DRET)
381 #define MIPS32_SDBBP(isa) (isa ? MMIPS32_SDBBP : MIPS32_ISA_SDBBP)
383 #define MIPS16_SDBBP(isa) (isa ? MMIPS16_SDBBP : MIPS16_ISA_SDBBP)
385 extern const struct command_registration mips32_command_handlers[];
387 int mips32_arch_state(struct target *target);
389 int mips32_init_arch_info(struct target *target,
390 struct mips32_common *mips32, struct jtag_tap *tap);
392 int mips32_restore_context(struct target *target);
393 int mips32_save_context(struct target *target);
395 struct reg_cache *mips32_build_reg_cache(struct target *target);
397 int mips32_run_algorithm(struct target *target,
398 int num_mem_params, struct mem_param *mem_params,
399 int num_reg_params, struct reg_param *reg_params,
400 target_addr_t entry_point, target_addr_t exit_point,
401 int timeout_ms, void *arch_info);
403 int mips32_configure_break_unit(struct target *target);
405 int mips32_enable_interrupts(struct target *target, int enable);
407 int mips32_examine(struct target *target);
409 int mips32_register_commands(struct command_context *cmd_ctx);
411 int mips32_get_gdb_reg_list(struct target *target,
412 struct reg **reg_list[], int *reg_list_size,
413 enum target_register_class reg_class);
414 int mips32_checksum_memory(struct target *target, target_addr_t address,
415 uint32_t count, uint32_t *checksum);
416 int mips32_blank_check_memory(struct target *target,
417 target_addr_t address, uint32_t count, uint32_t *blank, uint8_t erased_value);
419 #endif /* OPENOCD_TARGET_MIPS32_H */