Merge from mainline (165734:167278).
[official-gcc/graphite-test-results.git] / gcc / config / mcore / mcore.h
blobf1be99492025338397e23897a328842462c38321
1 /* Definitions of target machine for GNU compiler,
2 for Motorola M*CORE Processor.
3 Copyright (C) 1993, 1999, 2000, 2001, 2002, 2003, 2004, 2005, 2007,
4 2008, 2009, 2010 Free Software Foundation, Inc.
6 This file is part of GCC.
8 GCC is free software; you can redistribute it and/or modify it
9 under the terms of the GNU General Public License as published
10 by the Free Software Foundation; either version 3, or (at your
11 option) any later version.
13 GCC is distributed in the hope that it will be useful, but WITHOUT
14 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
16 License for more details.
18 You should have received a copy of the GNU General Public License
19 along with GCC; see the file COPYING3. If not see
20 <http://www.gnu.org/licenses/>. */
22 #ifndef GCC_MCORE_H
23 #define GCC_MCORE_H
25 /* RBE: need to move these elsewhere. */
26 #undef LIKE_PPC_ABI
27 #define MCORE_STRUCT_ARGS
28 /* RBE: end of "move elsewhere". */
30 /* Run-time Target Specification. */
31 #define TARGET_MCORE
33 /* Get tree.c to declare a target-specific specialization of
34 merge_decl_attributes. */
35 #define TARGET_DLLIMPORT_DECL_ATTRIBUTES 1
37 #define TARGET_CPU_CPP_BUILTINS() \
38 do \
39 { \
40 builtin_define ("__mcore__"); \
41 builtin_define ("__MCORE__"); \
42 if (TARGET_LITTLE_END) \
43 builtin_define ("__MCORELE__"); \
44 else \
45 builtin_define ("__MCOREBE__"); \
46 if (TARGET_M340) \
47 builtin_define ("__M340__"); \
48 else \
49 builtin_define ("__M210__"); \
50 } \
51 while (0)
53 #undef CPP_SPEC
54 #define CPP_SPEC "%{m210:%{mlittle-endian:%ethe m210 does not have little endian support}}"
56 /* We don't have a -lg library, so don't put it in the list. */
57 #undef LIB_SPEC
58 #define LIB_SPEC "%{!shared: %{!p:%{!pg:-lc}}%{p:-lc_p}%{pg:-lc_p}}"
60 #undef ASM_SPEC
61 #define ASM_SPEC "%{mbig-endian:-EB} %{m210:-cpu=210 -EB}"
63 #undef LINK_SPEC
64 #define LINK_SPEC "%{mbig-endian:-EB} %{m210:-EB} -X"
66 #define TARGET_DEFAULT \
67 (MASK_HARDLIT \
68 | MASK_DIV \
69 | MASK_RELAX_IMM \
70 | MASK_M340 \
71 | MASK_LITTLE_END)
73 #ifndef MULTILIB_DEFAULTS
74 #define MULTILIB_DEFAULTS { "mlittle-endian", "m340" }
75 #endif
77 /* The ability to have 4 byte alignment is being suppressed for now.
78 If this ability is reenabled, you must disable the definition below
79 *and* edit t-mcore to enable multilibs for 4 byte alignment code. */
80 #undef TARGET_8ALIGN
81 #define TARGET_8ALIGN 1
83 extern char * mcore_current_function_name;
85 /* The MCore ABI says that bitfields are unsigned by default. */
86 #define CC1_SPEC "-funsigned-bitfields"
88 /* Target machine storage Layout. */
90 #define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
91 if (GET_MODE_CLASS (MODE) == MODE_INT \
92 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
93 { \
94 (MODE) = SImode; \
95 (UNSIGNEDP) = 1; \
98 /* Define this if most significant bit is lowest numbered
99 in instructions that operate on numbered bit-fields. */
100 #define BITS_BIG_ENDIAN 0
102 /* Define this if most significant byte of a word is the lowest numbered. */
103 #define BYTES_BIG_ENDIAN (! TARGET_LITTLE_END)
105 /* Define this if most significant word of a multiword number is the lowest
106 numbered. */
107 #define WORDS_BIG_ENDIAN (! TARGET_LITTLE_END)
109 #define MAX_BITS_PER_WORD 32
111 /* Width of a word, in units (bytes). */
112 #define UNITS_PER_WORD 4
114 /* A C expression for the size in bits of the type `long long' on the
115 target machine. If you don't define this, the default is two
116 words. */
117 #define LONG_LONG_TYPE_SIZE 64
119 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
120 #define PARM_BOUNDARY 32
122 /* Boundary (in *bits*) on which stack pointer should be aligned. */
123 #define STACK_BOUNDARY (TARGET_8ALIGN ? 64 : 32)
125 /* Largest increment in UNITS we allow the stack to grow in a single operation. */
126 #define STACK_UNITS_MAXSTEP 4096
128 /* Allocation boundary (in *bits*) for the code of a function. */
129 #define FUNCTION_BOUNDARY ((TARGET_OVERALIGN_FUNC) ? 32 : 16)
131 /* Alignment of field after `int : 0' in a structure. */
132 #define EMPTY_FIELD_BOUNDARY 32
134 /* No data type wants to be aligned rounder than this. */
135 #define BIGGEST_ALIGNMENT (TARGET_8ALIGN ? 64 : 32)
137 /* The best alignment to use in cases where we have a choice. */
138 #define FASTEST_ALIGNMENT 32
140 /* Every structures size must be a multiple of 8 bits. */
141 #define STRUCTURE_SIZE_BOUNDARY 8
143 /* Look at the fundamental type that is used for a bit-field and use
144 that to impose alignment on the enclosing structure.
145 struct s {int a:8}; should have same alignment as "int", not "char". */
146 #define PCC_BITFIELD_TYPE_MATTERS 1
148 /* Largest integer machine mode for structures. If undefined, the default
149 is GET_MODE_SIZE(DImode). */
150 #define MAX_FIXED_MODE_SIZE 32
152 /* Make strings word-aligned so strcpy from constants will be faster. */
153 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
154 ((TREE_CODE (EXP) == STRING_CST \
155 && (ALIGN) < FASTEST_ALIGNMENT) \
156 ? FASTEST_ALIGNMENT : (ALIGN))
158 /* Make arrays of chars word-aligned for the same reasons. */
159 #define DATA_ALIGNMENT(TYPE, ALIGN) \
160 (TREE_CODE (TYPE) == ARRAY_TYPE \
161 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
162 && (ALIGN) < FASTEST_ALIGNMENT ? FASTEST_ALIGNMENT : (ALIGN))
164 /* Set this nonzero if move instructions will actually fail to work
165 when given unaligned data. */
166 #define STRICT_ALIGNMENT 1
168 /* Standard register usage. */
170 /* Register allocation for our first guess
172 r0 stack pointer
173 r1 scratch, target reg for xtrb?
174 r2-r7 arguments.
175 r8-r14 call saved
176 r15 link register
177 ap arg pointer (doesn't really exist, always eliminated)
178 c c bit
179 fp frame pointer (doesn't really exist, always eliminated)
180 x19 two control registers. */
182 /* Number of actual hardware registers.
183 The hardware registers are assigned numbers for the compiler
184 from 0 to just below FIRST_PSEUDO_REGISTER.
185 All registers that the compiler knows about must be given numbers,
186 even those that are not normally considered general registers.
188 MCore has 16 integer registers and 2 control registers + the arg
189 pointer. */
191 #define FIRST_PSEUDO_REGISTER 20
193 #define R1_REG 1 /* Where literals are forced. */
194 #define LK_REG 15 /* Overloaded on general register. */
195 #define AP_REG 16 /* Fake arg pointer register. */
196 /* RBE: mcore.md depends on CC_REG being set to 17. */
197 #define CC_REG 17 /* Can't name it C_REG. */
198 #define FP_REG 18 /* Fake frame pointer register. */
200 /* Specify the registers used for certain standard purposes.
201 The values of these macros are register numbers. */
204 #undef PC_REGNUM /* Define this if the program counter is overloaded on a register. */
205 #define STACK_POINTER_REGNUM 0 /* Register to use for pushing function arguments. */
206 #define FRAME_POINTER_REGNUM 8 /* When we need FP, use r8. */
208 /* The assembler's names for the registers. RFP need not always be used as
209 the Real framepointer; it can also be used as a normal general register.
210 Note that the name `fp' is horribly misleading since `fp' is in fact only
211 the argument-and-return-context pointer. */
212 #define REGISTER_NAMES \
214 "sp", "r1", "r2", "r3", "r4", "r5", "r6", "r7", \
215 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", \
216 "apvirtual", "c", "fpvirtual", "x19" \
219 /* 1 for registers that have pervasive standard uses
220 and are not available for the register allocator. */
221 #define FIXED_REGISTERS \
222 /* r0 r1 r2 r3 r4 r5 r6 r7 r8 r9 r10 r11 r12 r13 r14 r15 ap c fp x19 */ \
223 { 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1}
225 /* 1 for registers not available across function calls.
226 These must include the FIXED_REGISTERS and also any
227 registers that can be used without being saved.
228 The latter must include the registers where values are returned
229 and the register where structure-value addresses are passed.
230 Aside from that, you can include as many other registers as you like. */
232 /* RBE: r15 {link register} not available across calls,
233 But we don't mark it that way here.... */
234 #define CALL_USED_REGISTERS \
235 /* r0 r1 r2 r3 r4 r5 r6 r7 r8 r9 r10 r11 r12 r13 r14 r15 ap c fp x19 */ \
236 { 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 1, 1, 1, 1}
238 /* The order in which register should be allocated. */
239 #define REG_ALLOC_ORDER \
240 /* r7 r6 r5 r4 r3 r2 r15 r14 r13 r12 r11 r10 r9 r8 r1 r0 ap c fp x19*/ \
241 { 7, 6, 5, 4, 3, 2, 15, 14, 13, 12, 11, 10, 9, 8, 1, 0, 16, 17, 18, 19}
243 /* Return number of consecutive hard regs needed starting at reg REGNO
244 to hold something of mode MODE.
245 This is ordinarily the length in words of a value of mode MODE
246 but can be less for certain modes in special long registers.
248 On the MCore regs are UNITS_PER_WORD bits wide; */
249 #define HARD_REGNO_NREGS(REGNO, MODE) \
250 (((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
252 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
253 We may keep double values in even registers. */
254 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
255 ((TARGET_8ALIGN && GET_MODE_SIZE (MODE) > UNITS_PER_WORD) ? (((REGNO) & 1) == 0) : (REGNO < 18))
257 /* Value is 1 if it is a good idea to tie two pseudo registers
258 when one has mode MODE1 and one has mode MODE2.
259 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
260 for any hard reg, then this must be 0 for correct output. */
261 #define MODES_TIEABLE_P(MODE1, MODE2) \
262 ((MODE1) == (MODE2) || GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
264 /* Definitions for register eliminations.
266 We have two registers that can be eliminated on the MCore. First, the
267 frame pointer register can often be eliminated in favor of the stack
268 pointer register. Secondly, the argument pointer register can always be
269 eliminated; it is replaced with either the stack or frame pointer. */
271 /* Base register for access to arguments of the function. */
272 #define ARG_POINTER_REGNUM 16
274 /* Register in which the static-chain is passed to a function. */
275 #define STATIC_CHAIN_REGNUM 1
277 /* This is an array of structures. Each structure initializes one pair
278 of eliminable registers. The "from" register number is given first,
279 followed by "to". Eliminations of the same "from" register are listed
280 in order of preference. */
281 #define ELIMINABLE_REGS \
282 {{ FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
283 { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
284 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM},}
286 /* Define the offset between two registers, one to be eliminated, and the other
287 its replacement, at the start of a routine. */
288 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
289 OFFSET = mcore_initial_elimination_offset (FROM, TO)
291 /* Define the classes of registers for register constraints in the
292 machine description. Also define ranges of constants.
294 One of the classes must always be named ALL_REGS and include all hard regs.
295 If there is more than one class, another class must be named NO_REGS
296 and contain no registers.
298 The name GENERAL_REGS must be the name of a class (or an alias for
299 another name such as ALL_REGS). This is the class of registers
300 that is allowed by "g" or "r" in a register constraint.
301 Also, registers outside this class are allocated only when
302 instructions express preferences for them.
304 The classes must be numbered in nondecreasing order; that is,
305 a larger-numbered class must never be contained completely
306 in a smaller-numbered class.
308 For any two classes, it is very desirable that there be another
309 class that represents their union. */
311 /* The MCore has only general registers. There are
312 also some special purpose registers: the T bit register, the
313 procedure Link and the Count Registers. */
314 enum reg_class
316 NO_REGS,
317 ONLYR1_REGS,
318 LRW_REGS,
319 GENERAL_REGS,
320 C_REGS,
321 ALL_REGS,
322 LIM_REG_CLASSES
325 #define N_REG_CLASSES (int) LIM_REG_CLASSES
327 #define IRA_COVER_CLASSES \
329 GENERAL_REGS, C_REGS, LIM_REG_CLASSES \
333 /* Give names of register classes as strings for dump file. */
334 #define REG_CLASS_NAMES \
336 "NO_REGS", \
337 "ONLYR1_REGS", \
338 "LRW_REGS", \
339 "GENERAL_REGS", \
340 "C_REGS", \
341 "ALL_REGS", \
344 /* Define which registers fit in which classes.
345 This is an initializer for a vector of HARD_REG_SET
346 of length N_REG_CLASSES. */
348 /* ??? STACK_POINTER_REGNUM should be excluded from LRW_REGS. */
349 #define REG_CLASS_CONTENTS \
351 {0x000000}, /* NO_REGS */ \
352 {0x000002}, /* ONLYR1_REGS */ \
353 {0x007FFE}, /* LRW_REGS */ \
354 {0x01FFFF}, /* GENERAL_REGS */ \
355 {0x020000}, /* C_REGS */ \
356 {0x0FFFFF} /* ALL_REGS */ \
359 /* The same information, inverted:
360 Return the class number of the smallest class containing
361 reg number REGNO. This could be a conditional expression
362 or could index an array. */
364 extern const enum reg_class regno_reg_class[FIRST_PSEUDO_REGISTER];
365 #define REGNO_REG_CLASS(REGNO) regno_reg_class[REGNO]
367 /* When this hook returns true for MODE, the compiler allows
368 registers explicitly used in the rtl to be used as spill registers
369 but prevents the compiler from extending the lifetime of these
370 registers. */
371 #define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P hook_bool_mode_true
373 /* The class value for index registers, and the one for base regs. */
374 #define INDEX_REG_CLASS NO_REGS
375 #define BASE_REG_CLASS GENERAL_REGS
377 /* Get reg_class from a letter such as appears in the machine
378 description. */
379 extern const enum reg_class reg_class_from_letter[];
381 #define REG_CLASS_FROM_LETTER(C) \
382 (ISLOWER (C) ? reg_class_from_letter[(C) - 'a'] : NO_REGS)
384 /* The letters I, J, K, L, M, N, O, and P in a register constraint string
385 can be used to stand for particular ranges of immediate operands.
386 This macro defines what the ranges are.
387 C is the letter, and VALUE is a constant value.
388 Return 1 if VALUE is in the range specified by C.
389 I: loadable by movi (0..127)
390 J: arithmetic operand 1..32
391 K: shift operand 0..31
392 L: negative arithmetic operand -1..-32
393 M: powers of two, constants loadable by bgeni
394 N: powers of two minus 1, constants loadable by bmaski, including -1
395 O: allowed by cmov with two constants +/- 1 of each other
396 P: values we will generate 'inline' -- without an 'lrw'
398 Others defined for use after reload
399 Q: constant 1
400 R: a label
401 S: 0/1/2 cleared bits out of 32 [for bclri's]
402 T: 2 set bits out of 32 [for bseti's]
403 U: constant 0
404 xxxS: 1 cleared bit out of 32 (complement of power of 2). for bclri
405 xxxT: 2 cleared bits out of 32. for pairs of bclris. */
406 #define CONST_OK_FOR_I(VALUE) (((HOST_WIDE_INT)(VALUE)) >= 0 && ((HOST_WIDE_INT)(VALUE)) <= 0x7f)
407 #define CONST_OK_FOR_J(VALUE) (((HOST_WIDE_INT)(VALUE)) > 0 && ((HOST_WIDE_INT)(VALUE)) <= 32)
408 #define CONST_OK_FOR_L(VALUE) (((HOST_WIDE_INT)(VALUE)) < 0 && ((HOST_WIDE_INT)(VALUE)) >= -32)
409 #define CONST_OK_FOR_K(VALUE) (((HOST_WIDE_INT)(VALUE)) >= 0 && ((HOST_WIDE_INT)(VALUE)) <= 31)
410 #define CONST_OK_FOR_M(VALUE) (exact_log2 (VALUE) >= 0 && exact_log2 (VALUE) <= 30)
411 #define CONST_OK_FOR_N(VALUE) (((HOST_WIDE_INT)(VALUE)) == -1 || (exact_log2 ((VALUE) + 1) >= 0 && exact_log2 ((VALUE) + 1) <= 30))
412 #define CONST_OK_FOR_O(VALUE) (CONST_OK_FOR_I(VALUE) || \
413 CONST_OK_FOR_M(VALUE) || \
414 CONST_OK_FOR_N(VALUE) || \
415 CONST_OK_FOR_M((HOST_WIDE_INT)(VALUE) - 1) || \
416 CONST_OK_FOR_N((HOST_WIDE_INT)(VALUE) + 1))
418 #define CONST_OK_FOR_P(VALUE) (mcore_const_ok_for_inline (VALUE))
420 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
421 ((C) == 'I' ? CONST_OK_FOR_I (VALUE) \
422 : (C) == 'J' ? CONST_OK_FOR_J (VALUE) \
423 : (C) == 'L' ? CONST_OK_FOR_L (VALUE) \
424 : (C) == 'K' ? CONST_OK_FOR_K (VALUE) \
425 : (C) == 'M' ? CONST_OK_FOR_M (VALUE) \
426 : (C) == 'N' ? CONST_OK_FOR_N (VALUE) \
427 : (C) == 'P' ? CONST_OK_FOR_P (VALUE) \
428 : (C) == 'O' ? CONST_OK_FOR_O (VALUE) \
429 : 0)
431 /* Similar, but for floating constants, and defining letters G and H.
432 Here VALUE is the CONST_DOUBLE rtx itself. */
433 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
434 ((C) == 'G' ? CONST_OK_FOR_I (CONST_DOUBLE_HIGH (VALUE)) \
435 && CONST_OK_FOR_I (CONST_DOUBLE_LOW (VALUE)) \
436 : 0)
438 /* Letters in the range `Q' through `U' in a register constraint string
439 may be defined in a machine-dependent fashion to stand for arbitrary
440 operand types. */
441 #define EXTRA_CONSTRAINT(OP, C) \
442 ((C) == 'R' ? (GET_CODE (OP) == MEM \
443 && GET_CODE (XEXP (OP, 0)) == LABEL_REF) \
444 : (C) == 'S' ? (GET_CODE (OP) == CONST_INT \
445 && mcore_num_zeros (INTVAL (OP)) <= 2) \
446 : (C) == 'T' ? (GET_CODE (OP) == CONST_INT \
447 && mcore_num_ones (INTVAL (OP)) == 2) \
448 : (C) == 'Q' ? (GET_CODE (OP) == CONST_INT \
449 && INTVAL(OP) == 1) \
450 : (C) == 'U' ? (GET_CODE (OP) == CONST_INT \
451 && INTVAL(OP) == 0) \
452 : 0)
454 /* Given an rtx X being reloaded into a reg required to be
455 in class CLASS, return the class of reg to actually use.
456 In general this is just CLASS; but on some machines
457 in some cases it is preferable to use a more restrictive class. */
458 #define PREFERRED_RELOAD_CLASS(X, CLASS) mcore_reload_class (X, CLASS)
460 /* Return the register class of a scratch register needed to copy IN into
461 or out of a register in CLASS in MODE. If it can be done directly,
462 NO_REGS is returned. */
463 #define SECONDARY_RELOAD_CLASS(CLASS, MODE, X) \
464 mcore_secondary_reload_class (CLASS, MODE, X)
466 /* Return the maximum number of consecutive registers
467 needed to represent mode MODE in a register of class CLASS.
469 On MCore this is the size of MODE in words. */
470 #define CLASS_MAX_NREGS(CLASS, MODE) \
471 (ROUND_ADVANCE (GET_MODE_SIZE (MODE)))
473 /* Stack layout; function entry, exit and calling. */
475 /* Define the number of register that can hold parameters.
476 These two macros are used only in other macro definitions below. */
477 #define NPARM_REGS 6
478 #define FIRST_PARM_REG 2
479 #define FIRST_RET_REG 2
481 /* Define this if pushing a word on the stack
482 makes the stack pointer a smaller address. */
483 #define STACK_GROWS_DOWNWARD
485 /* Offset within stack frame to start allocating local variables at.
486 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
487 first local allocated. Otherwise, it is the offset to the BEGINNING
488 of the first local allocated. */
489 #define STARTING_FRAME_OFFSET 0
491 /* If defined, the maximum amount of space required for outgoing arguments
492 will be computed and placed into the variable
493 `crtl->outgoing_args_size'. No space will be pushed
494 onto the stack for each call; instead, the function prologue should
495 increase the stack frame size by this amount. */
496 #define ACCUMULATE_OUTGOING_ARGS 1
498 /* Offset of first parameter from the argument pointer register value. */
499 #define FIRST_PARM_OFFSET(FNDECL) 0
501 /* Define how to find the value returned by a function.
502 VALTYPE is the data type of the value (as a tree).
503 If the precise function being called is known, FUNC is its FUNCTION_DECL;
504 otherwise, FUNC is 0. */
505 #define FUNCTION_VALUE(VALTYPE, FUNC) mcore_function_value (VALTYPE, FUNC)
507 /* Don't default to pcc-struct-return, because gcc is the only compiler, and
508 we want to retain compatibility with older gcc versions. */
509 #define DEFAULT_PCC_STRUCT_RETURN 0
511 /* Define how to find the value returned by a library function
512 assuming the value has mode MODE. */
513 #define LIBCALL_VALUE(MODE) gen_rtx_REG (MODE, FIRST_RET_REG)
515 /* 1 if N is a possible register number for a function value.
516 On the MCore, only r4 can return results. */
517 #define FUNCTION_VALUE_REGNO_P(REGNO) ((REGNO) == FIRST_RET_REG)
519 /* 1 if N is a possible register number for function argument passing. */
520 #define FUNCTION_ARG_REGNO_P(REGNO) \
521 ((REGNO) >= FIRST_PARM_REG && (REGNO) < (NPARM_REGS + FIRST_PARM_REG))
523 /* Define a data type for recording info about an argument list
524 during the scan of that argument list. This data type should
525 hold all necessary information about the function itself
526 and about the args processed so far, enough to enable macros
527 such as FUNCTION_ARG to determine where the next arg should go.
529 On MCore, this is a single integer, which is a number of words
530 of arguments scanned so far (including the invisible argument,
531 if any, which holds the structure-value-address).
532 Thus NARGREGS or more means all following args should go on the stack. */
533 #define CUMULATIVE_ARGS int
535 #define ROUND_ADVANCE(SIZE) \
536 ((SIZE + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
538 /* Round a register number up to a proper boundary for an arg of mode
539 MODE.
541 We round to an even reg for things larger than a word. */
542 #define ROUND_REG(X, MODE) \
543 ((TARGET_8ALIGN \
544 && GET_MODE_UNIT_SIZE ((MODE)) > UNITS_PER_WORD) \
545 ? ((X) + ((X) & 1)) : (X))
548 /* Initialize a variable CUM of type CUMULATIVE_ARGS
549 for a call to a function whose data type is FNTYPE.
550 For a library call, FNTYPE is 0.
552 On MCore, the offset always starts at 0: the first parm reg is always
553 the same reg. */
554 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
555 ((CUM) = 0)
557 /* Call the function profiler with a given profile label. */
558 #define FUNCTION_PROFILER(STREAM,LABELNO) \
560 fprintf (STREAM, " trap 1\n"); \
561 fprintf (STREAM, " .align 2\n"); \
562 fprintf (STREAM, " .long LP%d\n", (LABELNO)); \
565 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
566 the stack pointer does not matter. The value is tested only in
567 functions that have frame pointers.
568 No definition is equivalent to always zero. */
569 #define EXIT_IGNORE_STACK 0
571 /* Length in units of the trampoline for entering a nested function. */
572 #define TRAMPOLINE_SIZE 12
574 /* Alignment required for a trampoline in bits. */
575 #define TRAMPOLINE_ALIGNMENT 32
577 /* Macros to check register numbers against specific register classes. */
579 /* These assume that REGNO is a hard or pseudo reg number.
580 They give nonzero only if REGNO is a hard reg of the suitable class
581 or a pseudo reg currently allocated to a suitable hard reg.
582 Since they use reg_renumber, they are safe only once reg_renumber
583 has been allocated, which happens in local-alloc.c. */
584 #define REGNO_OK_FOR_BASE_P(REGNO) \
585 ((REGNO) < AP_REG || (unsigned) reg_renumber[(REGNO)] < AP_REG)
587 #define REGNO_OK_FOR_INDEX_P(REGNO) 0
589 /* Maximum number of registers that can appear in a valid memory
590 address. */
591 #define MAX_REGS_PER_ADDRESS 1
593 /* Recognize any constant value that is a valid address. */
594 #define CONSTANT_ADDRESS_P(X) (GET_CODE (X) == LABEL_REF)
596 /* Nonzero if the constant value X is a legitimate general operand.
597 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
599 On the MCore, allow anything but a double. */
600 #define LEGITIMATE_CONSTANT_P(X) (GET_CODE(X) != CONST_DOUBLE \
601 && CONSTANT_P (X))
603 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
604 and check its validity for a certain class.
605 We have two alternate definitions for each of them.
606 The usual definition accepts all pseudo regs; the other rejects
607 them unless they have been allocated suitable hard regs.
608 The symbol REG_OK_STRICT causes the latter definition to be used. */
609 #ifndef REG_OK_STRICT
611 /* Nonzero if X is a hard reg that can be used as a base reg
612 or if it is a pseudo reg. */
613 #define REG_OK_FOR_BASE_P(X) \
614 (REGNO (X) <= 16 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
616 /* Nonzero if X is a hard reg that can be used as an index
617 or if it is a pseudo reg. */
618 #define REG_OK_FOR_INDEX_P(X) 0
620 #else
622 /* Nonzero if X is a hard reg that can be used as a base reg. */
623 #define REG_OK_FOR_BASE_P(X) \
624 REGNO_OK_FOR_BASE_P (REGNO (X))
626 /* Nonzero if X is a hard reg that can be used as an index. */
627 #define REG_OK_FOR_INDEX_P(X) 0
629 #endif
630 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
631 that is a valid memory address for an instruction.
632 The MODE argument is the machine mode for the MEM expression
633 that wants to use this address.
635 The other macros defined here are used only in GO_IF_LEGITIMATE_ADDRESS. */
636 #define BASE_REGISTER_RTX_P(X) \
637 (GET_CODE (X) == REG && REG_OK_FOR_BASE_P (X))
639 #define INDEX_REGISTER_RTX_P(X) \
640 (GET_CODE (X) == REG && REG_OK_FOR_INDEX_P (X))
643 /* Jump to LABEL if X is a valid address RTX. This must also take
644 REG_OK_STRICT into account when deciding about valid registers, but it uses
645 the above macros so we are in luck.
647 Allow REG
648 REG+disp
650 A legitimate index for a QI is 0..15, for HI is 0..30, for SI is 0..60,
651 and for DI is 0..56 because we use two SI loads, etc. */
652 #define GO_IF_LEGITIMATE_INDEX(MODE, REGNO, OP, LABEL) \
653 do \
655 if (GET_CODE (OP) == CONST_INT) \
657 if (GET_MODE_SIZE (MODE) >= 4 \
658 && (((unsigned HOST_WIDE_INT) INTVAL (OP)) % 4) == 0 \
659 && ((unsigned HOST_WIDE_INT) INTVAL (OP)) \
660 <= (unsigned HOST_WIDE_INT) 64 - GET_MODE_SIZE (MODE)) \
661 goto LABEL; \
662 if (GET_MODE_SIZE (MODE) == 2 \
663 && (((unsigned HOST_WIDE_INT) INTVAL (OP)) % 2) == 0 \
664 && ((unsigned HOST_WIDE_INT) INTVAL (OP)) <= 30) \
665 goto LABEL; \
666 if (GET_MODE_SIZE (MODE) == 1 \
667 && ((unsigned HOST_WIDE_INT) INTVAL (OP)) <= 15) \
668 goto LABEL; \
671 while (0)
673 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, LABEL) \
675 if (BASE_REGISTER_RTX_P (X)) \
676 goto LABEL; \
677 else if (GET_CODE (X) == PLUS || GET_CODE (X) == LO_SUM) \
679 rtx xop0 = XEXP (X,0); \
680 rtx xop1 = XEXP (X,1); \
681 if (BASE_REGISTER_RTX_P (xop0)) \
682 GO_IF_LEGITIMATE_INDEX (MODE, REGNO (xop0), xop1, LABEL); \
683 if (BASE_REGISTER_RTX_P (xop1)) \
684 GO_IF_LEGITIMATE_INDEX (MODE, REGNO (xop1), xop0, LABEL); \
688 /* Specify the machine mode that this machine uses
689 for the index in the tablejump instruction. */
690 #define CASE_VECTOR_MODE SImode
692 /* 'char' is signed by default. */
693 #define DEFAULT_SIGNED_CHAR 0
695 /* The type of size_t unsigned int. */
696 #define SIZE_TYPE "unsigned int"
698 /* Max number of bytes we can move from memory to memory
699 in one reasonably fast instruction. */
700 #define MOVE_MAX 4
702 /* Define if operations between registers always perform the operation
703 on the full register even if a narrower mode is specified. */
704 #define WORD_REGISTER_OPERATIONS
706 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
707 will either zero-extend or sign-extend. The value of this macro should
708 be the code that says which one of the two operations is implicitly
709 done, UNKNOWN if none. */
710 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
712 /* Nonzero if access to memory by bytes is slow and undesirable. */
713 #define SLOW_BYTE_ACCESS TARGET_SLOW_BYTES
715 /* Shift counts are truncated to 6-bits (0 to 63) instead of the expected
716 5-bits, so we can not define SHIFT_COUNT_TRUNCATED to true for this
717 target. */
718 #define SHIFT_COUNT_TRUNCATED 0
720 /* All integers have the same format so truncation is easy. */
721 #define TRULY_NOOP_TRUNCATION(OUTPREC,INPREC) 1
723 /* Define this if addresses of constant functions
724 shouldn't be put through pseudo regs where they can be cse'd.
725 Desirable on machines where ordinary constants are expensive
726 but a CALL with constant address is cheap. */
727 /* Why is this defined??? -- dac */
728 #define NO_FUNCTION_CSE 1
730 /* The machine modes of pointers and functions. */
731 #define Pmode SImode
732 #define FUNCTION_MODE Pmode
734 /* Compute extra cost of moving data between one register class
735 and another. All register moves are cheap. */
736 #define REGISTER_MOVE_COST(MODE, SRCCLASS, DSTCLASS) 2
738 #define WORD_REGISTER_OPERATIONS
740 /* Assembler output control. */
741 #define ASM_COMMENT_START "\t//"
743 #define ASM_APP_ON "// inline asm begin\n"
744 #define ASM_APP_OFF "// inline asm end\n"
746 #define FILE_ASM_OP "\t.file\n"
748 /* Switch to the text or data segment. */
749 #define TEXT_SECTION_ASM_OP "\t.text"
750 #define DATA_SECTION_ASM_OP "\t.data"
752 /* Switch into a generic section. */
753 #undef TARGET_ASM_NAMED_SECTION
754 #define TARGET_ASM_NAMED_SECTION mcore_asm_named_section
756 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (SImode, LK_REG)
758 /* This is how to output an insn to push a register on the stack.
759 It need not be very fast code. */
760 #define ASM_OUTPUT_REG_PUSH(FILE,REGNO) \
761 fprintf (FILE, "\tsubi\t %s,%d\n\tstw\t %s,(%s)\n", \
762 reg_names[STACK_POINTER_REGNUM], \
763 (STACK_BOUNDARY / BITS_PER_UNIT), \
764 reg_names[REGNO], \
765 reg_names[STACK_POINTER_REGNUM])
767 /* Length in instructions of the code output by ASM_OUTPUT_REG_PUSH. */
768 #define REG_PUSH_LENGTH 2
770 /* This is how to output an insn to pop a register from the stack. */
771 #define ASM_OUTPUT_REG_POP(FILE,REGNO) \
772 fprintf (FILE, "\tldw\t %s,(%s)\n\taddi\t %s,%d\n", \
773 reg_names[REGNO], \
774 reg_names[STACK_POINTER_REGNUM], \
775 reg_names[STACK_POINTER_REGNUM], \
776 (STACK_BOUNDARY / BITS_PER_UNIT))
779 /* Output a reference to a label. */
780 #undef ASM_OUTPUT_LABELREF
781 #define ASM_OUTPUT_LABELREF(STREAM, NAME) \
782 fprintf (STREAM, "%s%s", USER_LABEL_PREFIX, \
783 (* targetm.strip_name_encoding) (NAME))
785 /* This is how to output an assembler line
786 that says to advance the location counter
787 to a multiple of 2**LOG bytes. */
788 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
789 if ((LOG) != 0) \
790 fprintf (FILE, "\t.align\t%d\n", LOG)
792 #ifndef ASM_DECLARE_RESULT
793 #define ASM_DECLARE_RESULT(FILE, RESULT)
794 #endif
796 #define MULTIPLE_SYMBOL_SPACES 1
798 #define SUPPORTS_ONE_ONLY 1
800 /* A pair of macros to output things for the callgraph data.
801 VALUE means (to the tools that reads this info later):
802 0 a call from src to dst
803 1 the call is special (e.g. dst is "unknown" or "alloca")
804 2 the call is special (e.g., the src is a table instead of routine)
806 Frame sizes are augmented with timestamps to help later tools
807 differentiate between static entities with same names in different
808 files. */
809 extern long mcore_current_compilation_timestamp;
810 #define ASM_OUTPUT_CG_NODE(FILE,SRCNAME,VALUE) \
811 do \
813 if (mcore_current_compilation_timestamp == 0) \
814 mcore_current_compilation_timestamp = time (0); \
815 fprintf ((FILE),"\t.equ\t__$frame$size$_%s_$_%08lx,%d\n", \
816 (SRCNAME), mcore_current_compilation_timestamp, (VALUE)); \
818 while (0)
820 #define ASM_OUTPUT_CG_EDGE(FILE,SRCNAME,DSTNAME,VALUE) \
821 do \
823 fprintf ((FILE),"\t.equ\t__$function$call$_%s_$_%s,%d\n", \
824 (SRCNAME), (DSTNAME), (VALUE)); \
826 while (0)
828 /* Globalizing directive for a label. */
829 #define GLOBAL_ASM_OP "\t.export\t"
831 /* The prefix to add to user-visible assembler symbols. */
832 #undef USER_LABEL_PREFIX
833 #define USER_LABEL_PREFIX ""
835 /* Make an internal label into a string. */
836 #undef ASM_GENERATE_INTERNAL_LABEL
837 #define ASM_GENERATE_INTERNAL_LABEL(STRING, PREFIX, NUM) \
838 sprintf (STRING, "*.%s%ld", PREFIX, (long) NUM)
840 /* Jump tables must be 32 bit aligned. */
841 #undef ASM_OUTPUT_CASE_LABEL
842 #define ASM_OUTPUT_CASE_LABEL(STREAM,PREFIX,NUM,TABLE) \
843 fprintf (STREAM, "\t.align 2\n.%s%d:\n", PREFIX, NUM);
845 /* Output a relative address. Not needed since jump tables are absolute
846 but we must define it anyway. */
847 #define ASM_OUTPUT_ADDR_DIFF_ELT(STREAM,BODY,VALUE,REL) \
848 fputs ("- - - ASM_OUTPUT_ADDR_DIFF_ELT called!\n", STREAM)
850 /* Output an element of a dispatch table. */
851 #define ASM_OUTPUT_ADDR_VEC_ELT(STREAM,VALUE) \
852 fprintf (STREAM, "\t.long\t.L%d\n", VALUE)
854 /* Output various types of constants. */
856 /* This is how to output an assembler line
857 that says to advance the location counter by SIZE bytes. */
858 #undef ASM_OUTPUT_SKIP
859 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
860 fprintf (FILE, "\t.fill %d, 1\n", (int)(SIZE))
862 /* This says how to output an assembler line
863 to define a global common symbol, with alignment information. */
864 /* XXX - for now we ignore the alignment. */
865 #undef ASM_OUTPUT_ALIGNED_COMMON
866 #define ASM_OUTPUT_ALIGNED_COMMON(FILE, NAME, SIZE, ALIGN) \
867 do \
869 if (mcore_dllexport_name_p (NAME)) \
870 MCORE_EXPORT_NAME (FILE, NAME) \
871 if (! mcore_dllimport_name_p (NAME)) \
873 fputs ("\t.comm\t", FILE); \
874 assemble_name (FILE, NAME); \
875 fprintf (FILE, ",%lu\n", (unsigned long)(SIZE)); \
878 while (0)
880 /* This says how to output an assembler line
881 to define a local common symbol.... */
882 #undef ASM_OUTPUT_LOCAL
883 #define ASM_OUTPUT_LOCAL(FILE, NAME, SIZE, ROUNDED) \
884 (fputs ("\t.lcomm\t", FILE), \
885 assemble_name (FILE, NAME), \
886 fprintf (FILE, ",%d\n", (int)SIZE))
888 /* ... and how to define a local common symbol whose alignment
889 we wish to specify. ALIGN comes in as bits, we have to turn
890 it into bytes. */
891 #undef ASM_OUTPUT_ALIGNED_LOCAL
892 #define ASM_OUTPUT_ALIGNED_LOCAL(FILE, NAME, SIZE, ALIGN) \
893 do \
895 fputs ("\t.bss\t", (FILE)); \
896 assemble_name ((FILE), (NAME)); \
897 fprintf ((FILE), ",%d,%d\n", (int)(SIZE), (ALIGN) / BITS_PER_UNIT);\
899 while (0)
901 #endif /* ! GCC_MCORE_H */