added 2.6.29.6 aldebaran kernel
[nao-ulib.git] / kernel / 2.6.29.6-aldebaran-rt / drivers / net / igb / e1000_82575.h
blobc1928b5efe1f711233994d2396d632645742c904
1 /*******************************************************************************
3 Intel(R) Gigabit Ethernet Linux driver
4 Copyright(c) 2007 - 2008 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
28 #ifndef _E1000_82575_H_
29 #define _E1000_82575_H_
31 void igb_update_mc_addr_list_82575(struct e1000_hw*, u8*, u32, u32, u32);
32 extern void igb_shutdown_fiber_serdes_link_82575(struct e1000_hw *hw);
33 extern void igb_rx_fifo_flush_82575(struct e1000_hw *hw);
35 #define E1000_RAR_ENTRIES_82575 16
36 #define E1000_RAR_ENTRIES_82576 24
38 /* SRRCTL bit definitions */
39 #define E1000_SRRCTL_BSIZEPKT_SHIFT 10 /* Shift _right_ */
40 #define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT 2 /* Shift _left_ */
41 #define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000
42 #define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000
44 #define E1000_MRQC_ENABLE_RSS_4Q 0x00000002
45 #define E1000_MRQC_RSS_FIELD_IPV4_UDP 0x00400000
46 #define E1000_MRQC_RSS_FIELD_IPV6_UDP 0x00800000
47 #define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX 0x01000000
49 #define E1000_EICR_TX_QUEUE ( \
50 E1000_EICR_TX_QUEUE0 | \
51 E1000_EICR_TX_QUEUE1 | \
52 E1000_EICR_TX_QUEUE2 | \
53 E1000_EICR_TX_QUEUE3)
55 #define E1000_EICR_RX_QUEUE ( \
56 E1000_EICR_RX_QUEUE0 | \
57 E1000_EICR_RX_QUEUE1 | \
58 E1000_EICR_RX_QUEUE2 | \
59 E1000_EICR_RX_QUEUE3)
61 #define E1000_EIMS_RX_QUEUE E1000_EICR_RX_QUEUE
62 #define E1000_EIMS_TX_QUEUE E1000_EICR_TX_QUEUE
64 /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
66 /* Receive Descriptor - Advanced */
67 union e1000_adv_rx_desc {
68 struct {
69 __le64 pkt_addr; /* Packet buffer address */
70 __le64 hdr_addr; /* Header buffer address */
71 } read;
72 struct {
73 struct {
74 struct {
75 __le16 pkt_info; /* RSS type, Packet type */
76 __le16 hdr_info; /* Split Header,
77 * header buffer length */
78 } lo_dword;
79 union {
80 __le32 rss; /* RSS Hash */
81 struct {
82 __le16 ip_id; /* IP id */
83 __le16 csum; /* Packet Checksum */
84 } csum_ip;
85 } hi_dword;
86 } lower;
87 struct {
88 __le32 status_error; /* ext status/error */
89 __le16 length; /* Packet length */
90 __le16 vlan; /* VLAN tag */
91 } upper;
92 } wb; /* writeback */
95 #define E1000_RXDADV_HDRBUFLEN_MASK 0x7FE0
96 #define E1000_RXDADV_HDRBUFLEN_SHIFT 5
98 /* RSS Hash results */
100 /* RSS Packet Types as indicated in the receive descriptor */
101 #define E1000_RXDADV_PKTTYPE_IPV4 0x00000010 /* IPV4 hdr present */
102 #define E1000_RXDADV_PKTTYPE_TCP 0x00000100 /* TCP hdr present */
104 /* Transmit Descriptor - Advanced */
105 union e1000_adv_tx_desc {
106 struct {
107 __le64 buffer_addr; /* Address of descriptor's data buf */
108 __le32 cmd_type_len;
109 __le32 olinfo_status;
110 } read;
111 struct {
112 __le64 rsvd; /* Reserved */
113 __le32 nxtseq_seed;
114 __le32 status;
115 } wb;
118 /* Adv Transmit Descriptor Config Masks */
119 #define E1000_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Descriptor */
120 #define E1000_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */
121 #define E1000_ADVTXD_DCMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
122 #define E1000_ADVTXD_DCMD_DEXT 0x20000000 /* Descriptor extension (1=Adv) */
123 #define E1000_ADVTXD_DCMD_VLE 0x40000000 /* VLAN pkt enable */
124 #define E1000_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */
125 #define E1000_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */
127 /* Context descriptors */
128 struct e1000_adv_tx_context_desc {
129 __le32 vlan_macip_lens;
130 __le32 seqnum_seed;
131 __le32 type_tucmd_mlhl;
132 __le32 mss_l4len_idx;
135 #define E1000_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */
136 #define E1000_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */
137 #define E1000_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */
138 /* IPSec Encrypt Enable for ESP */
139 #define E1000_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */
140 #define E1000_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */
141 /* Adv ctxt IPSec SA IDX mask */
142 /* Adv ctxt IPSec ESP len mask */
144 /* Additional Transmit Descriptor Control definitions */
145 #define E1000_TXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Tx Queue */
146 /* Tx Queue Arbitration Priority 0=low, 1=high */
148 /* Additional Receive Descriptor Control definitions */
149 #define E1000_RXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Rx Queue */
151 /* Direct Cache Access (DCA) definitions */
152 #define E1000_DCA_CTRL_DCA_ENABLE 0x00000000 /* DCA Enable */
153 #define E1000_DCA_CTRL_DCA_DISABLE 0x00000001 /* DCA Disable */
155 #define E1000_DCA_CTRL_DCA_MODE_CB1 0x00 /* DCA Mode CB1 */
156 #define E1000_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */
158 #define E1000_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */
159 #define E1000_DCA_RXCTRL_DESC_DCA_EN (1 << 5) /* DCA Rx Desc enable */
160 #define E1000_DCA_RXCTRL_HEAD_DCA_EN (1 << 6) /* DCA Rx Desc header enable */
161 #define E1000_DCA_RXCTRL_DATA_DCA_EN (1 << 7) /* DCA Rx Desc payload enable */
163 #define E1000_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */
164 #define E1000_DCA_TXCTRL_DESC_DCA_EN (1 << 5) /* DCA Tx Desc enable */
165 #define E1000_DCA_TXCTRL_TX_WB_RO_EN (1 << 11) /* Tx Desc writeback RO bit */
167 /* Additional DCA related definitions, note change in position of CPUID */
168 #define E1000_DCA_TXCTRL_CPUID_MASK_82576 0xFF000000 /* Tx CPUID Mask */
169 #define E1000_DCA_RXCTRL_CPUID_MASK_82576 0xFF000000 /* Rx CPUID Mask */
170 #define E1000_DCA_TXCTRL_CPUID_SHIFT 24 /* Tx CPUID now in the last byte */
171 #define E1000_DCA_RXCTRL_CPUID_SHIFT 24 /* Rx CPUID now in the last byte */
173 #endif