MERGE-master-patchset-edits
[linux-2.6/openmoko-kernel.git] / arch / sh / include / asm / mmu_context.h
blob5d9157bd474df7b6988f512e85389b1b31da0d5a
1 /*
2 * Copyright (C) 1999 Niibe Yutaka
3 * Copyright (C) 2003 - 2007 Paul Mundt
5 * ASID handling idea taken from MIPS implementation.
6 */
7 #ifndef __ASM_SH_MMU_CONTEXT_H
8 #define __ASM_SH_MMU_CONTEXT_H
10 #ifdef __KERNEL__
11 #include <cpu/mmu_context.h>
12 #include <asm/tlbflush.h>
13 #include <asm/uaccess.h>
14 #include <asm/io.h>
15 #include <asm-generic/mm_hooks.h>
18 * The MMU "context" consists of two things:
19 * (a) TLB cache version (or round, cycle whatever expression you like)
20 * (b) ASID (Address Space IDentifier)
22 #define MMU_CONTEXT_ASID_MASK 0x000000ff
23 #define MMU_CONTEXT_VERSION_MASK 0xffffff00
24 #define MMU_CONTEXT_FIRST_VERSION 0x00000100
25 #define NO_CONTEXT 0UL
27 /* ASID is 8-bit value, so it can't be 0x100 */
28 #define MMU_NO_ASID 0x100
30 #define asid_cache(cpu) (cpu_data[cpu].asid_cache)
32 #ifdef CONFIG_MMU
33 #define cpu_context(cpu, mm) ((mm)->context.id[cpu])
35 #define cpu_asid(cpu, mm) \
36 (cpu_context((cpu), (mm)) & MMU_CONTEXT_ASID_MASK)
39 * Virtual Page Number mask
41 #define MMU_VPN_MASK 0xfffff000
43 #if defined(CONFIG_SUPERH32)
44 #include "mmu_context_32.h"
45 #else
46 #include "mmu_context_64.h"
47 #endif
50 * Get MMU context if needed.
52 static inline void get_mmu_context(struct mm_struct *mm, unsigned int cpu)
54 unsigned long asid = asid_cache(cpu);
56 /* Check if we have old version of context. */
57 if (((cpu_context(cpu, mm) ^ asid) & MMU_CONTEXT_VERSION_MASK) == 0)
58 /* It's up to date, do nothing */
59 return;
61 /* It's old, we need to get new context with new version. */
62 if (!(++asid & MMU_CONTEXT_ASID_MASK)) {
64 * We exhaust ASID of this version.
65 * Flush all TLB and start new cycle.
67 flush_tlb_all();
69 #ifdef CONFIG_SUPERH64
71 * The SH-5 cache uses the ASIDs, requiring both the I and D
72 * cache to be flushed when the ASID is exhausted. Weak.
74 flush_cache_all();
75 #endif
78 * Fix version; Note that we avoid version #0
79 * to distingush NO_CONTEXT.
81 if (!asid)
82 asid = MMU_CONTEXT_FIRST_VERSION;
85 cpu_context(cpu, mm) = asid_cache(cpu) = asid;
89 * Initialize the context related info for a new mm_struct
90 * instance.
92 static inline int init_new_context(struct task_struct *tsk,
93 struct mm_struct *mm)
95 int i;
97 for (i = 0; i < num_online_cpus(); i++)
98 cpu_context(i, mm) = NO_CONTEXT;
100 return 0;
104 * After we have set current->mm to a new value, this activates
105 * the context for the new mm so we see the new mappings.
107 static inline void activate_context(struct mm_struct *mm, unsigned int cpu)
109 get_mmu_context(mm, cpu);
110 set_asid(cpu_asid(cpu, mm));
113 static inline void switch_mm(struct mm_struct *prev,
114 struct mm_struct *next,
115 struct task_struct *tsk)
117 unsigned int cpu = smp_processor_id();
119 if (likely(prev != next)) {
120 cpu_set(cpu, next->cpu_vm_mask);
121 set_TTB(next->pgd);
122 activate_context(next, cpu);
123 } else
124 if (!cpu_test_and_set(cpu, next->cpu_vm_mask))
125 activate_context(next, cpu);
127 #else
128 #define get_mmu_context(mm) do { } while (0)
129 #define init_new_context(tsk,mm) (0)
130 #define destroy_context(mm) do { } while (0)
131 #define set_asid(asid) do { } while (0)
132 #define get_asid() (0)
133 #define cpu_asid(cpu, mm) ({ (void)cpu; NO_CONTEXT; })
134 #define switch_and_save_asid(asid) (0)
135 #define set_TTB(pgd) do { } while (0)
136 #define get_TTB() (0)
137 #define activate_context(mm,cpu) do { } while (0)
138 #define switch_mm(prev,next,tsk) do { } while (0)
139 #endif /* CONFIG_MMU */
141 #define activate_mm(prev, next) switch_mm((prev),(next),NULL)
142 #define deactivate_mm(tsk,mm) do { } while (0)
143 #define enter_lazy_tlb(mm,tsk) do { } while (0)
145 #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4)
147 * If this processor has an MMU, we need methods to turn it off/on ..
148 * paging_init() will also have to be updated for the processor in
149 * question.
151 static inline void enable_mmu(void)
153 unsigned int cpu = smp_processor_id();
155 /* Enable MMU */
156 ctrl_outl(MMU_CONTROL_INIT, MMUCR);
157 ctrl_barrier();
159 if (asid_cache(cpu) == NO_CONTEXT)
160 asid_cache(cpu) = MMU_CONTEXT_FIRST_VERSION;
162 set_asid(asid_cache(cpu) & MMU_CONTEXT_ASID_MASK);
165 static inline void disable_mmu(void)
167 unsigned long cr;
169 cr = ctrl_inl(MMUCR);
170 cr &= ~MMU_CONTROL_INIT;
171 ctrl_outl(cr, MMUCR);
173 ctrl_barrier();
175 #else
177 * MMU control handlers for processors lacking memory
178 * management hardware.
180 #define enable_mmu() do { } while (0)
181 #define disable_mmu() do { } while (0)
182 #endif
184 #endif /* __KERNEL__ */
185 #endif /* __ASM_SH_MMU_CONTEXT_H */