x86, mce: Don't initialize MCEs on unknown CPUs
[linux-2.6/mini2440.git] / arch / x86 / kernel / cpu / mcheck / mce.c
blob01213048f62f9a1a7e8a58926337c25c67b2711f
1 /*
2 * Machine check handler.
4 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 * Rest from unknown author(s).
6 * 2004 Andi Kleen. Rewrote most of it.
7 * Copyright 2008 Intel Corporation
8 * Author: Andi Kleen
9 */
10 #include <linux/thread_info.h>
11 #include <linux/capability.h>
12 #include <linux/miscdevice.h>
13 #include <linux/interrupt.h>
14 #include <linux/ratelimit.h>
15 #include <linux/kallsyms.h>
16 #include <linux/rcupdate.h>
17 #include <linux/kobject.h>
18 #include <linux/uaccess.h>
19 #include <linux/kdebug.h>
20 #include <linux/kernel.h>
21 #include <linux/percpu.h>
22 #include <linux/string.h>
23 #include <linux/sysdev.h>
24 #include <linux/delay.h>
25 #include <linux/ctype.h>
26 #include <linux/sched.h>
27 #include <linux/sysfs.h>
28 #include <linux/types.h>
29 #include <linux/init.h>
30 #include <linux/kmod.h>
31 #include <linux/poll.h>
32 #include <linux/nmi.h>
33 #include <linux/cpu.h>
34 #include <linux/smp.h>
35 #include <linux/fs.h>
36 #include <linux/mm.h>
38 #include <asm/processor.h>
39 #include <asm/hw_irq.h>
40 #include <asm/apic.h>
41 #include <asm/idle.h>
42 #include <asm/ipi.h>
43 #include <asm/mce.h>
44 #include <asm/msr.h>
46 #include "mce-internal.h"
48 /* Handle unconfigured int18 (should never happen) */
49 static void unexpected_machine_check(struct pt_regs *regs, long error_code)
51 printk(KERN_ERR "CPU#%d: Unexpected int18 (Machine Check).\n",
52 smp_processor_id());
55 /* Call the installed machine check handler for this CPU setup. */
56 void (*machine_check_vector)(struct pt_regs *, long error_code) =
57 unexpected_machine_check;
59 int mce_disabled __read_mostly;
61 #ifdef CONFIG_X86_NEW_MCE
63 #define MISC_MCELOG_MINOR 227
65 #define SPINUNIT 100 /* 100ns */
67 atomic_t mce_entry;
69 DEFINE_PER_CPU(unsigned, mce_exception_count);
72 * Tolerant levels:
73 * 0: always panic on uncorrected errors, log corrected errors
74 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
75 * 2: SIGBUS or log uncorrected errors (if possible), log corrected errors
76 * 3: never panic or SIGBUS, log all errors (for testing only)
78 static int tolerant __read_mostly = 1;
79 static int banks __read_mostly;
80 static u64 *bank __read_mostly;
81 static int rip_msr __read_mostly;
82 static int mce_bootlog __read_mostly = -1;
83 static int monarch_timeout __read_mostly = -1;
84 static int mce_panic_timeout __read_mostly;
85 static int mce_dont_log_ce __read_mostly;
86 int mce_cmci_disabled __read_mostly;
87 int mce_ignore_ce __read_mostly;
88 int mce_ser __read_mostly;
90 /* User mode helper program triggered by machine check event */
91 static unsigned long mce_need_notify;
92 static char mce_helper[128];
93 static char *mce_helper_argv[2] = { mce_helper, NULL };
95 static unsigned long dont_init_banks;
97 static DECLARE_WAIT_QUEUE_HEAD(mce_wait);
98 static DEFINE_PER_CPU(struct mce, mces_seen);
99 static int cpu_missing;
102 /* MCA banks polled by the period polling timer for corrected events */
103 DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
104 [0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
107 static inline int skip_bank_init(int i)
109 return i < BITS_PER_LONG && test_bit(i, &dont_init_banks);
112 static DEFINE_PER_CPU(struct work_struct, mce_work);
114 /* Do initial initialization of a struct mce */
115 void mce_setup(struct mce *m)
117 memset(m, 0, sizeof(struct mce));
118 m->cpu = m->extcpu = smp_processor_id();
119 rdtscll(m->tsc);
120 /* We hope get_seconds stays lockless */
121 m->time = get_seconds();
122 m->cpuvendor = boot_cpu_data.x86_vendor;
123 m->cpuid = cpuid_eax(1);
124 #ifdef CONFIG_SMP
125 m->socketid = cpu_data(m->extcpu).phys_proc_id;
126 #endif
127 m->apicid = cpu_data(m->extcpu).initial_apicid;
128 rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
131 DEFINE_PER_CPU(struct mce, injectm);
132 EXPORT_PER_CPU_SYMBOL_GPL(injectm);
135 * Lockless MCE logging infrastructure.
136 * This avoids deadlocks on printk locks without having to break locks. Also
137 * separate MCEs from kernel messages to avoid bogus bug reports.
140 static struct mce_log mcelog = {
141 .signature = MCE_LOG_SIGNATURE,
142 .len = MCE_LOG_LEN,
143 .recordlen = sizeof(struct mce),
146 void mce_log(struct mce *mce)
148 unsigned next, entry;
150 mce->finished = 0;
151 wmb();
152 for (;;) {
153 entry = rcu_dereference(mcelog.next);
154 for (;;) {
156 * When the buffer fills up discard new entries.
157 * Assume that the earlier errors are the more
158 * interesting ones:
160 if (entry >= MCE_LOG_LEN) {
161 set_bit(MCE_OVERFLOW,
162 (unsigned long *)&mcelog.flags);
163 return;
165 /* Old left over entry. Skip: */
166 if (mcelog.entry[entry].finished) {
167 entry++;
168 continue;
170 break;
172 smp_rmb();
173 next = entry + 1;
174 if (cmpxchg(&mcelog.next, entry, next) == entry)
175 break;
177 memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
178 wmb();
179 mcelog.entry[entry].finished = 1;
180 wmb();
182 mce->finished = 1;
183 set_bit(0, &mce_need_notify);
186 static void print_mce(struct mce *m)
188 printk(KERN_EMERG
189 "CPU %d: Machine Check Exception: %16Lx Bank %d: %016Lx\n",
190 m->extcpu, m->mcgstatus, m->bank, m->status);
191 if (m->ip) {
192 printk(KERN_EMERG "RIP%s %02x:<%016Lx> ",
193 !(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
194 m->cs, m->ip);
195 if (m->cs == __KERNEL_CS)
196 print_symbol("{%s}", m->ip);
197 printk(KERN_CONT "\n");
199 printk(KERN_EMERG "TSC %llx ", m->tsc);
200 if (m->addr)
201 printk(KERN_CONT "ADDR %llx ", m->addr);
202 if (m->misc)
203 printk(KERN_CONT "MISC %llx ", m->misc);
204 printk(KERN_CONT "\n");
205 printk(KERN_EMERG "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x\n",
206 m->cpuvendor, m->cpuid, m->time, m->socketid,
207 m->apicid);
210 static void print_mce_head(void)
212 printk(KERN_EMERG "\nHARDWARE ERROR\n");
215 static void print_mce_tail(void)
217 printk(KERN_EMERG "This is not a software problem!\n"
218 "Run through mcelog --ascii to decode and contact your hardware vendor\n");
221 #define PANIC_TIMEOUT 5 /* 5 seconds */
223 static atomic_t mce_paniced;
225 /* Panic in progress. Enable interrupts and wait for final IPI */
226 static void wait_for_panic(void)
228 long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
229 preempt_disable();
230 local_irq_enable();
231 while (timeout-- > 0)
232 udelay(1);
233 if (panic_timeout == 0)
234 panic_timeout = mce_panic_timeout;
235 panic("Panicing machine check CPU died");
238 static void mce_panic(char *msg, struct mce *final, char *exp)
240 int i;
243 * Make sure only one CPU runs in machine check panic
245 if (atomic_add_return(1, &mce_paniced) > 1)
246 wait_for_panic();
247 barrier();
249 bust_spinlocks(1);
250 console_verbose();
251 print_mce_head();
252 /* First print corrected ones that are still unlogged */
253 for (i = 0; i < MCE_LOG_LEN; i++) {
254 struct mce *m = &mcelog.entry[i];
255 if (!(m->status & MCI_STATUS_VAL))
256 continue;
257 if (!(m->status & MCI_STATUS_UC))
258 print_mce(m);
260 /* Now print uncorrected but with the final one last */
261 for (i = 0; i < MCE_LOG_LEN; i++) {
262 struct mce *m = &mcelog.entry[i];
263 if (!(m->status & MCI_STATUS_VAL))
264 continue;
265 if (!(m->status & MCI_STATUS_UC))
266 continue;
267 if (!final || memcmp(m, final, sizeof(struct mce)))
268 print_mce(m);
270 if (final)
271 print_mce(final);
272 if (cpu_missing)
273 printk(KERN_EMERG "Some CPUs didn't answer in synchronization\n");
274 print_mce_tail();
275 if (exp)
276 printk(KERN_EMERG "Machine check: %s\n", exp);
277 if (panic_timeout == 0)
278 panic_timeout = mce_panic_timeout;
279 panic(msg);
282 /* Support code for software error injection */
284 static int msr_to_offset(u32 msr)
286 unsigned bank = __get_cpu_var(injectm.bank);
287 if (msr == rip_msr)
288 return offsetof(struct mce, ip);
289 if (msr == MSR_IA32_MC0_STATUS + bank*4)
290 return offsetof(struct mce, status);
291 if (msr == MSR_IA32_MC0_ADDR + bank*4)
292 return offsetof(struct mce, addr);
293 if (msr == MSR_IA32_MC0_MISC + bank*4)
294 return offsetof(struct mce, misc);
295 if (msr == MSR_IA32_MCG_STATUS)
296 return offsetof(struct mce, mcgstatus);
297 return -1;
300 /* MSR access wrappers used for error injection */
301 static u64 mce_rdmsrl(u32 msr)
303 u64 v;
304 if (__get_cpu_var(injectm).finished) {
305 int offset = msr_to_offset(msr);
306 if (offset < 0)
307 return 0;
308 return *(u64 *)((char *)&__get_cpu_var(injectm) + offset);
310 rdmsrl(msr, v);
311 return v;
314 static void mce_wrmsrl(u32 msr, u64 v)
316 if (__get_cpu_var(injectm).finished) {
317 int offset = msr_to_offset(msr);
318 if (offset >= 0)
319 *(u64 *)((char *)&__get_cpu_var(injectm) + offset) = v;
320 return;
322 wrmsrl(msr, v);
326 * Simple lockless ring to communicate PFNs from the exception handler with the
327 * process context work function. This is vastly simplified because there's
328 * only a single reader and a single writer.
330 #define MCE_RING_SIZE 16 /* we use one entry less */
332 struct mce_ring {
333 unsigned short start;
334 unsigned short end;
335 unsigned long ring[MCE_RING_SIZE];
337 static DEFINE_PER_CPU(struct mce_ring, mce_ring);
339 /* Runs with CPU affinity in workqueue */
340 static int mce_ring_empty(void)
342 struct mce_ring *r = &__get_cpu_var(mce_ring);
344 return r->start == r->end;
347 static int mce_ring_get(unsigned long *pfn)
349 struct mce_ring *r;
350 int ret = 0;
352 *pfn = 0;
353 get_cpu();
354 r = &__get_cpu_var(mce_ring);
355 if (r->start == r->end)
356 goto out;
357 *pfn = r->ring[r->start];
358 r->start = (r->start + 1) % MCE_RING_SIZE;
359 ret = 1;
360 out:
361 put_cpu();
362 return ret;
365 /* Always runs in MCE context with preempt off */
366 static int mce_ring_add(unsigned long pfn)
368 struct mce_ring *r = &__get_cpu_var(mce_ring);
369 unsigned next;
371 next = (r->end + 1) % MCE_RING_SIZE;
372 if (next == r->start)
373 return -1;
374 r->ring[r->end] = pfn;
375 wmb();
376 r->end = next;
377 return 0;
380 int mce_available(struct cpuinfo_x86 *c)
382 if (mce_disabled)
383 return 0;
384 return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
387 static void mce_schedule_work(void)
389 if (!mce_ring_empty()) {
390 struct work_struct *work = &__get_cpu_var(mce_work);
391 if (!work_pending(work))
392 schedule_work(work);
397 * Get the address of the instruction at the time of the machine check
398 * error.
400 static inline void mce_get_rip(struct mce *m, struct pt_regs *regs)
403 if (regs && (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV))) {
404 m->ip = regs->ip;
405 m->cs = regs->cs;
406 } else {
407 m->ip = 0;
408 m->cs = 0;
410 if (rip_msr)
411 m->ip = mce_rdmsrl(rip_msr);
414 #ifdef CONFIG_X86_LOCAL_APIC
416 * Called after interrupts have been reenabled again
417 * when a MCE happened during an interrupts off region
418 * in the kernel.
420 asmlinkage void smp_mce_self_interrupt(struct pt_regs *regs)
422 ack_APIC_irq();
423 exit_idle();
424 irq_enter();
425 mce_notify_irq();
426 mce_schedule_work();
427 irq_exit();
429 #endif
431 static void mce_report_event(struct pt_regs *regs)
433 if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
434 mce_notify_irq();
436 * Triggering the work queue here is just an insurance
437 * policy in case the syscall exit notify handler
438 * doesn't run soon enough or ends up running on the
439 * wrong CPU (can happen when audit sleeps)
441 mce_schedule_work();
442 return;
445 #ifdef CONFIG_X86_LOCAL_APIC
447 * Without APIC do not notify. The event will be picked
448 * up eventually.
450 if (!cpu_has_apic)
451 return;
454 * When interrupts are disabled we cannot use
455 * kernel services safely. Trigger an self interrupt
456 * through the APIC to instead do the notification
457 * after interrupts are reenabled again.
459 apic->send_IPI_self(MCE_SELF_VECTOR);
462 * Wait for idle afterwards again so that we don't leave the
463 * APIC in a non idle state because the normal APIC writes
464 * cannot exclude us.
466 apic_wait_icr_idle();
467 #endif
470 DEFINE_PER_CPU(unsigned, mce_poll_count);
473 * Poll for corrected events or events that happened before reset.
474 * Those are just logged through /dev/mcelog.
476 * This is executed in standard interrupt context.
478 * Note: spec recommends to panic for fatal unsignalled
479 * errors here. However this would be quite problematic --
480 * we would need to reimplement the Monarch handling and
481 * it would mess up the exclusion between exception handler
482 * and poll hander -- * so we skip this for now.
483 * These cases should not happen anyways, or only when the CPU
484 * is already totally * confused. In this case it's likely it will
485 * not fully execute the machine check handler either.
487 void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
489 struct mce m;
490 int i;
492 __get_cpu_var(mce_poll_count)++;
494 mce_setup(&m);
496 m.mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
497 for (i = 0; i < banks; i++) {
498 if (!bank[i] || !test_bit(i, *b))
499 continue;
501 m.misc = 0;
502 m.addr = 0;
503 m.bank = i;
504 m.tsc = 0;
506 barrier();
507 m.status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4);
508 if (!(m.status & MCI_STATUS_VAL))
509 continue;
512 * Uncorrected or signalled events are handled by the exception
513 * handler when it is enabled, so don't process those here.
515 * TBD do the same check for MCI_STATUS_EN here?
517 if (!(flags & MCP_UC) &&
518 (m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)))
519 continue;
521 if (m.status & MCI_STATUS_MISCV)
522 m.misc = mce_rdmsrl(MSR_IA32_MC0_MISC + i*4);
523 if (m.status & MCI_STATUS_ADDRV)
524 m.addr = mce_rdmsrl(MSR_IA32_MC0_ADDR + i*4);
526 if (!(flags & MCP_TIMESTAMP))
527 m.tsc = 0;
529 * Don't get the IP here because it's unlikely to
530 * have anything to do with the actual error location.
532 if (!(flags & MCP_DONTLOG) && !mce_dont_log_ce) {
533 mce_log(&m);
534 add_taint(TAINT_MACHINE_CHECK);
538 * Clear state for this bank.
540 mce_wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0);
544 * Don't clear MCG_STATUS here because it's only defined for
545 * exceptions.
548 sync_core();
550 EXPORT_SYMBOL_GPL(machine_check_poll);
553 * Do a quick check if any of the events requires a panic.
554 * This decides if we keep the events around or clear them.
556 static int mce_no_way_out(struct mce *m, char **msg)
558 int i;
560 for (i = 0; i < banks; i++) {
561 m->status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4);
562 if (mce_severity(m, tolerant, msg) >= MCE_PANIC_SEVERITY)
563 return 1;
565 return 0;
569 * Variable to establish order between CPUs while scanning.
570 * Each CPU spins initially until executing is equal its number.
572 static atomic_t mce_executing;
575 * Defines order of CPUs on entry. First CPU becomes Monarch.
577 static atomic_t mce_callin;
580 * Check if a timeout waiting for other CPUs happened.
582 static int mce_timed_out(u64 *t)
585 * The others already did panic for some reason.
586 * Bail out like in a timeout.
587 * rmb() to tell the compiler that system_state
588 * might have been modified by someone else.
590 rmb();
591 if (atomic_read(&mce_paniced))
592 wait_for_panic();
593 if (!monarch_timeout)
594 goto out;
595 if ((s64)*t < SPINUNIT) {
596 /* CHECKME: Make panic default for 1 too? */
597 if (tolerant < 1)
598 mce_panic("Timeout synchronizing machine check over CPUs",
599 NULL, NULL);
600 cpu_missing = 1;
601 return 1;
603 *t -= SPINUNIT;
604 out:
605 touch_nmi_watchdog();
606 return 0;
610 * The Monarch's reign. The Monarch is the CPU who entered
611 * the machine check handler first. It waits for the others to
612 * raise the exception too and then grades them. When any
613 * error is fatal panic. Only then let the others continue.
615 * The other CPUs entering the MCE handler will be controlled by the
616 * Monarch. They are called Subjects.
618 * This way we prevent any potential data corruption in a unrecoverable case
619 * and also makes sure always all CPU's errors are examined.
621 * Also this detects the case of an machine check event coming from outer
622 * space (not detected by any CPUs) In this case some external agent wants
623 * us to shut down, so panic too.
625 * The other CPUs might still decide to panic if the handler happens
626 * in a unrecoverable place, but in this case the system is in a semi-stable
627 * state and won't corrupt anything by itself. It's ok to let the others
628 * continue for a bit first.
630 * All the spin loops have timeouts; when a timeout happens a CPU
631 * typically elects itself to be Monarch.
633 static void mce_reign(void)
635 int cpu;
636 struct mce *m = NULL;
637 int global_worst = 0;
638 char *msg = NULL;
639 char *nmsg = NULL;
642 * This CPU is the Monarch and the other CPUs have run
643 * through their handlers.
644 * Grade the severity of the errors of all the CPUs.
646 for_each_possible_cpu(cpu) {
647 int severity = mce_severity(&per_cpu(mces_seen, cpu), tolerant,
648 &nmsg);
649 if (severity > global_worst) {
650 msg = nmsg;
651 global_worst = severity;
652 m = &per_cpu(mces_seen, cpu);
657 * Cannot recover? Panic here then.
658 * This dumps all the mces in the log buffer and stops the
659 * other CPUs.
661 if (m && global_worst >= MCE_PANIC_SEVERITY && tolerant < 3)
662 mce_panic("Fatal Machine check", m, msg);
665 * For UC somewhere we let the CPU who detects it handle it.
666 * Also must let continue the others, otherwise the handling
667 * CPU could deadlock on a lock.
671 * No machine check event found. Must be some external
672 * source or one CPU is hung. Panic.
674 if (!m && tolerant < 3)
675 mce_panic("Machine check from unknown source", NULL, NULL);
678 * Now clear all the mces_seen so that they don't reappear on
679 * the next mce.
681 for_each_possible_cpu(cpu)
682 memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
685 static atomic_t global_nwo;
688 * Start of Monarch synchronization. This waits until all CPUs have
689 * entered the exception handler and then determines if any of them
690 * saw a fatal event that requires panic. Then it executes them
691 * in the entry order.
692 * TBD double check parallel CPU hotunplug
694 static int mce_start(int *no_way_out)
696 int order;
697 int cpus = num_online_cpus();
698 u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
700 if (!timeout)
701 return -1;
703 atomic_add(*no_way_out, &global_nwo);
705 * global_nwo should be updated before mce_callin
707 smp_wmb();
708 order = atomic_add_return(1, &mce_callin);
711 * Wait for everyone.
713 while (atomic_read(&mce_callin) != cpus) {
714 if (mce_timed_out(&timeout)) {
715 atomic_set(&global_nwo, 0);
716 return -1;
718 ndelay(SPINUNIT);
722 * mce_callin should be read before global_nwo
724 smp_rmb();
726 if (order == 1) {
728 * Monarch: Starts executing now, the others wait.
730 atomic_set(&mce_executing, 1);
731 } else {
733 * Subject: Now start the scanning loop one by one in
734 * the original callin order.
735 * This way when there are any shared banks it will be
736 * only seen by one CPU before cleared, avoiding duplicates.
738 while (atomic_read(&mce_executing) < order) {
739 if (mce_timed_out(&timeout)) {
740 atomic_set(&global_nwo, 0);
741 return -1;
743 ndelay(SPINUNIT);
748 * Cache the global no_way_out state.
750 *no_way_out = atomic_read(&global_nwo);
752 return order;
756 * Synchronize between CPUs after main scanning loop.
757 * This invokes the bulk of the Monarch processing.
759 static int mce_end(int order)
761 int ret = -1;
762 u64 timeout = (u64)monarch_timeout * NSEC_PER_USEC;
764 if (!timeout)
765 goto reset;
766 if (order < 0)
767 goto reset;
770 * Allow others to run.
772 atomic_inc(&mce_executing);
774 if (order == 1) {
775 /* CHECKME: Can this race with a parallel hotplug? */
776 int cpus = num_online_cpus();
779 * Monarch: Wait for everyone to go through their scanning
780 * loops.
782 while (atomic_read(&mce_executing) <= cpus) {
783 if (mce_timed_out(&timeout))
784 goto reset;
785 ndelay(SPINUNIT);
788 mce_reign();
789 barrier();
790 ret = 0;
791 } else {
793 * Subject: Wait for Monarch to finish.
795 while (atomic_read(&mce_executing) != 0) {
796 if (mce_timed_out(&timeout))
797 goto reset;
798 ndelay(SPINUNIT);
802 * Don't reset anything. That's done by the Monarch.
804 return 0;
808 * Reset all global state.
810 reset:
811 atomic_set(&global_nwo, 0);
812 atomic_set(&mce_callin, 0);
813 barrier();
816 * Let others run again.
818 atomic_set(&mce_executing, 0);
819 return ret;
823 * Check if the address reported by the CPU is in a format we can parse.
824 * It would be possible to add code for most other cases, but all would
825 * be somewhat complicated (e.g. segment offset would require an instruction
826 * parser). So only support physical addresses upto page granuality for now.
828 static int mce_usable_address(struct mce *m)
830 if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
831 return 0;
832 if ((m->misc & 0x3f) > PAGE_SHIFT)
833 return 0;
834 if (((m->misc >> 6) & 7) != MCM_ADDR_PHYS)
835 return 0;
836 return 1;
839 static void mce_clear_state(unsigned long *toclear)
841 int i;
843 for (i = 0; i < banks; i++) {
844 if (test_bit(i, toclear))
845 mce_wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0);
850 * The actual machine check handler. This only handles real
851 * exceptions when something got corrupted coming in through int 18.
853 * This is executed in NMI context not subject to normal locking rules. This
854 * implies that most kernel services cannot be safely used. Don't even
855 * think about putting a printk in there!
857 * On Intel systems this is entered on all CPUs in parallel through
858 * MCE broadcast. However some CPUs might be broken beyond repair,
859 * so be always careful when synchronizing with others.
861 void do_machine_check(struct pt_regs *regs, long error_code)
863 struct mce m, *final;
864 int i;
865 int worst = 0;
866 int severity;
868 * Establish sequential order between the CPUs entering the machine
869 * check handler.
871 int order;
873 * If no_way_out gets set, there is no safe way to recover from this
874 * MCE. If tolerant is cranked up, we'll try anyway.
876 int no_way_out = 0;
878 * If kill_it gets set, there might be a way to recover from this
879 * error.
881 int kill_it = 0;
882 DECLARE_BITMAP(toclear, MAX_NR_BANKS);
883 char *msg = "Unknown";
885 atomic_inc(&mce_entry);
887 __get_cpu_var(mce_exception_count)++;
889 if (notify_die(DIE_NMI, "machine check", regs, error_code,
890 18, SIGKILL) == NOTIFY_STOP)
891 goto out;
892 if (!banks)
893 goto out;
895 mce_setup(&m);
897 m.mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
898 no_way_out = mce_no_way_out(&m, &msg);
900 final = &__get_cpu_var(mces_seen);
901 *final = m;
903 barrier();
906 * When no restart IP must always kill or panic.
908 if (!(m.mcgstatus & MCG_STATUS_RIPV))
909 kill_it = 1;
912 * Go through all the banks in exclusion of the other CPUs.
913 * This way we don't report duplicated events on shared banks
914 * because the first one to see it will clear it.
916 order = mce_start(&no_way_out);
917 for (i = 0; i < banks; i++) {
918 __clear_bit(i, toclear);
919 if (!bank[i])
920 continue;
922 m.misc = 0;
923 m.addr = 0;
924 m.bank = i;
926 m.status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4);
927 if ((m.status & MCI_STATUS_VAL) == 0)
928 continue;
931 * Non uncorrected or non signaled errors are handled by
932 * machine_check_poll. Leave them alone, unless this panics.
934 if (!(m.status & (mce_ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
935 !no_way_out)
936 continue;
939 * Set taint even when machine check was not enabled.
941 add_taint(TAINT_MACHINE_CHECK);
943 severity = mce_severity(&m, tolerant, NULL);
946 * When machine check was for corrected handler don't touch,
947 * unless we're panicing.
949 if (severity == MCE_KEEP_SEVERITY && !no_way_out)
950 continue;
951 __set_bit(i, toclear);
952 if (severity == MCE_NO_SEVERITY) {
954 * Machine check event was not enabled. Clear, but
955 * ignore.
957 continue;
961 * Kill on action required.
963 if (severity == MCE_AR_SEVERITY)
964 kill_it = 1;
966 if (m.status & MCI_STATUS_MISCV)
967 m.misc = mce_rdmsrl(MSR_IA32_MC0_MISC + i*4);
968 if (m.status & MCI_STATUS_ADDRV)
969 m.addr = mce_rdmsrl(MSR_IA32_MC0_ADDR + i*4);
972 * Action optional error. Queue address for later processing.
973 * When the ring overflows we just ignore the AO error.
974 * RED-PEN add some logging mechanism when
975 * usable_address or mce_add_ring fails.
976 * RED-PEN don't ignore overflow for tolerant == 0
978 if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
979 mce_ring_add(m.addr >> PAGE_SHIFT);
981 mce_get_rip(&m, regs);
982 mce_log(&m);
984 if (severity > worst) {
985 *final = m;
986 worst = severity;
990 if (!no_way_out)
991 mce_clear_state(toclear);
994 * Do most of the synchronization with other CPUs.
995 * When there's any problem use only local no_way_out state.
997 if (mce_end(order) < 0)
998 no_way_out = worst >= MCE_PANIC_SEVERITY;
1001 * If we have decided that we just CAN'T continue, and the user
1002 * has not set tolerant to an insane level, give up and die.
1004 * This is mainly used in the case when the system doesn't
1005 * support MCE broadcasting or it has been disabled.
1007 if (no_way_out && tolerant < 3)
1008 mce_panic("Fatal machine check on current CPU", final, msg);
1011 * If the error seems to be unrecoverable, something should be
1012 * done. Try to kill as little as possible. If we can kill just
1013 * one task, do that. If the user has set the tolerance very
1014 * high, don't try to do anything at all.
1017 if (kill_it && tolerant < 3)
1018 force_sig(SIGBUS, current);
1020 /* notify userspace ASAP */
1021 set_thread_flag(TIF_MCE_NOTIFY);
1023 if (worst > 0)
1024 mce_report_event(regs);
1025 mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1026 out:
1027 atomic_dec(&mce_entry);
1028 sync_core();
1030 EXPORT_SYMBOL_GPL(do_machine_check);
1032 /* dummy to break dependency. actual code is in mm/memory-failure.c */
1033 void __attribute__((weak)) memory_failure(unsigned long pfn, int vector)
1035 printk(KERN_ERR "Action optional memory failure at %lx ignored\n", pfn);
1039 * Called after mce notification in process context. This code
1040 * is allowed to sleep. Call the high level VM handler to process
1041 * any corrupted pages.
1042 * Assume that the work queue code only calls this one at a time
1043 * per CPU.
1044 * Note we don't disable preemption, so this code might run on the wrong
1045 * CPU. In this case the event is picked up by the scheduled work queue.
1046 * This is merely a fast path to expedite processing in some common
1047 * cases.
1049 void mce_notify_process(void)
1051 unsigned long pfn;
1052 mce_notify_irq();
1053 while (mce_ring_get(&pfn))
1054 memory_failure(pfn, MCE_VECTOR);
1057 static void mce_process_work(struct work_struct *dummy)
1059 mce_notify_process();
1062 #ifdef CONFIG_X86_MCE_INTEL
1063 /***
1064 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
1065 * @cpu: The CPU on which the event occurred.
1066 * @status: Event status information
1068 * This function should be called by the thermal interrupt after the
1069 * event has been processed and the decision was made to log the event
1070 * further.
1072 * The status parameter will be saved to the 'status' field of 'struct mce'
1073 * and historically has been the register value of the
1074 * MSR_IA32_THERMAL_STATUS (Intel) msr.
1076 void mce_log_therm_throt_event(__u64 status)
1078 struct mce m;
1080 mce_setup(&m);
1081 m.bank = MCE_THERMAL_BANK;
1082 m.status = status;
1083 mce_log(&m);
1085 #endif /* CONFIG_X86_MCE_INTEL */
1088 * Periodic polling timer for "silent" machine check errors. If the
1089 * poller finds an MCE, poll 2x faster. When the poller finds no more
1090 * errors, poll 2x slower (up to check_interval seconds).
1092 static int check_interval = 5 * 60; /* 5 minutes */
1094 static DEFINE_PER_CPU(int, next_interval); /* in jiffies */
1095 static DEFINE_PER_CPU(struct timer_list, mce_timer);
1097 static void mcheck_timer(unsigned long data)
1099 struct timer_list *t = &per_cpu(mce_timer, data);
1100 int *n;
1102 WARN_ON(smp_processor_id() != data);
1104 if (mce_available(&current_cpu_data)) {
1105 machine_check_poll(MCP_TIMESTAMP,
1106 &__get_cpu_var(mce_poll_banks));
1110 * Alert userspace if needed. If we logged an MCE, reduce the
1111 * polling interval, otherwise increase the polling interval.
1113 n = &__get_cpu_var(next_interval);
1114 if (mce_notify_irq())
1115 *n = max(*n/2, HZ/100);
1116 else
1117 *n = min(*n*2, (int)round_jiffies_relative(check_interval*HZ));
1119 t->expires = jiffies + *n;
1120 add_timer_on(t, smp_processor_id());
1123 static void mce_do_trigger(struct work_struct *work)
1125 call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1128 static DECLARE_WORK(mce_trigger_work, mce_do_trigger);
1131 * Notify the user(s) about new machine check events.
1132 * Can be called from interrupt context, but not from machine check/NMI
1133 * context.
1135 int mce_notify_irq(void)
1137 /* Not more than two messages every minute */
1138 static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);
1140 clear_thread_flag(TIF_MCE_NOTIFY);
1142 if (test_and_clear_bit(0, &mce_need_notify)) {
1143 wake_up_interruptible(&mce_wait);
1146 * There is no risk of missing notifications because
1147 * work_pending is always cleared before the function is
1148 * executed.
1150 if (mce_helper[0] && !work_pending(&mce_trigger_work))
1151 schedule_work(&mce_trigger_work);
1153 if (__ratelimit(&ratelimit))
1154 printk(KERN_INFO "Machine check events logged\n");
1156 return 1;
1158 return 0;
1160 EXPORT_SYMBOL_GPL(mce_notify_irq);
1163 * Initialize Machine Checks for a CPU.
1165 static int mce_cap_init(void)
1167 unsigned b;
1168 u64 cap;
1170 rdmsrl(MSR_IA32_MCG_CAP, cap);
1172 b = cap & MCG_BANKCNT_MASK;
1173 printk(KERN_INFO "mce: CPU supports %d MCE banks\n", b);
1175 if (b > MAX_NR_BANKS) {
1176 printk(KERN_WARNING
1177 "MCE: Using only %u machine check banks out of %u\n",
1178 MAX_NR_BANKS, b);
1179 b = MAX_NR_BANKS;
1182 /* Don't support asymmetric configurations today */
1183 WARN_ON(banks != 0 && b != banks);
1184 banks = b;
1185 if (!bank) {
1186 bank = kmalloc(banks * sizeof(u64), GFP_KERNEL);
1187 if (!bank)
1188 return -ENOMEM;
1189 memset(bank, 0xff, banks * sizeof(u64));
1192 /* Use accurate RIP reporting if available. */
1193 if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1194 rip_msr = MSR_IA32_MCG_EIP;
1196 if (cap & MCG_SER_P)
1197 mce_ser = 1;
1199 return 0;
1202 static void mce_init(void)
1204 mce_banks_t all_banks;
1205 u64 cap;
1206 int i;
1209 * Log the machine checks left over from the previous reset.
1211 bitmap_fill(all_banks, MAX_NR_BANKS);
1212 machine_check_poll(MCP_UC|(!mce_bootlog ? MCP_DONTLOG : 0), &all_banks);
1214 set_in_cr4(X86_CR4_MCE);
1216 rdmsrl(MSR_IA32_MCG_CAP, cap);
1217 if (cap & MCG_CTL_P)
1218 wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1220 for (i = 0; i < banks; i++) {
1221 if (skip_bank_init(i))
1222 continue;
1223 wrmsrl(MSR_IA32_MC0_CTL+4*i, bank[i]);
1224 wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0);
1228 /* Add per CPU specific workarounds here */
1229 static int mce_cpu_quirks(struct cpuinfo_x86 *c)
1231 if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1232 pr_info("MCE: unknown CPU type - not enabling MCE support.\n");
1233 return -EOPNOTSUPP;
1236 /* This should be disabled by the BIOS, but isn't always */
1237 if (c->x86_vendor == X86_VENDOR_AMD) {
1238 if (c->x86 == 15 && banks > 4) {
1240 * disable GART TBL walk error reporting, which
1241 * trips off incorrectly with the IOMMU & 3ware
1242 * & Cerberus:
1244 clear_bit(10, (unsigned long *)&bank[4]);
1246 if (c->x86 <= 17 && mce_bootlog < 0) {
1248 * Lots of broken BIOS around that don't clear them
1249 * by default and leave crap in there. Don't log:
1251 mce_bootlog = 0;
1254 * Various K7s with broken bank 0 around. Always disable
1255 * by default.
1257 if (c->x86 == 6 && banks > 0)
1258 bank[0] = 0;
1261 if (c->x86_vendor == X86_VENDOR_INTEL) {
1263 * SDM documents that on family 6 bank 0 should not be written
1264 * because it aliases to another special BIOS controlled
1265 * register.
1266 * But it's not aliased anymore on model 0x1a+
1267 * Don't ignore bank 0 completely because there could be a
1268 * valid event later, merely don't write CTL0.
1271 if (c->x86 == 6 && c->x86_model < 0x1A)
1272 __set_bit(0, &dont_init_banks);
1275 * All newer Intel systems support MCE broadcasting. Enable
1276 * synchronization with a one second timeout.
1278 if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1279 monarch_timeout < 0)
1280 monarch_timeout = USEC_PER_SEC;
1283 * There are also broken BIOSes on some Pentium M and
1284 * earlier systems:
1286 if (c->x86 == 6 && c->x86_model <= 13 && mce_bootlog < 0)
1287 mce_bootlog = 0;
1289 if (monarch_timeout < 0)
1290 monarch_timeout = 0;
1291 if (mce_bootlog != 0)
1292 mce_panic_timeout = 30;
1294 return 0;
1297 static void __cpuinit mce_ancient_init(struct cpuinfo_x86 *c)
1299 if (c->x86 != 5)
1300 return;
1301 switch (c->x86_vendor) {
1302 case X86_VENDOR_INTEL:
1303 intel_p5_mcheck_init(c);
1304 break;
1305 case X86_VENDOR_CENTAUR:
1306 winchip_mcheck_init(c);
1307 break;
1311 static void mce_cpu_features(struct cpuinfo_x86 *c)
1313 switch (c->x86_vendor) {
1314 case X86_VENDOR_INTEL:
1315 mce_intel_feature_init(c);
1316 break;
1317 case X86_VENDOR_AMD:
1318 mce_amd_feature_init(c);
1319 break;
1320 default:
1321 break;
1325 static void mce_init_timer(void)
1327 struct timer_list *t = &__get_cpu_var(mce_timer);
1328 int *n = &__get_cpu_var(next_interval);
1330 if (mce_ignore_ce)
1331 return;
1333 *n = check_interval * HZ;
1334 if (!*n)
1335 return;
1336 setup_timer(t, mcheck_timer, smp_processor_id());
1337 t->expires = round_jiffies(jiffies + *n);
1338 add_timer_on(t, smp_processor_id());
1342 * Called for each booted CPU to set up machine checks.
1343 * Must be called with preempt off:
1345 void __cpuinit mcheck_init(struct cpuinfo_x86 *c)
1347 if (mce_disabled)
1348 return;
1350 mce_ancient_init(c);
1352 if (!mce_available(c))
1353 return;
1355 if (mce_cap_init() < 0 || mce_cpu_quirks(c) < 0) {
1356 mce_disabled = 1;
1357 return;
1360 machine_check_vector = do_machine_check;
1362 mce_init();
1363 mce_cpu_features(c);
1364 mce_init_timer();
1365 INIT_WORK(&__get_cpu_var(mce_work), mce_process_work);
1369 * Character device to read and clear the MCE log.
1372 static DEFINE_SPINLOCK(mce_state_lock);
1373 static int open_count; /* #times opened */
1374 static int open_exclu; /* already open exclusive? */
1376 static int mce_open(struct inode *inode, struct file *file)
1378 spin_lock(&mce_state_lock);
1380 if (open_exclu || (open_count && (file->f_flags & O_EXCL))) {
1381 spin_unlock(&mce_state_lock);
1383 return -EBUSY;
1386 if (file->f_flags & O_EXCL)
1387 open_exclu = 1;
1388 open_count++;
1390 spin_unlock(&mce_state_lock);
1392 return nonseekable_open(inode, file);
1395 static int mce_release(struct inode *inode, struct file *file)
1397 spin_lock(&mce_state_lock);
1399 open_count--;
1400 open_exclu = 0;
1402 spin_unlock(&mce_state_lock);
1404 return 0;
1407 static void collect_tscs(void *data)
1409 unsigned long *cpu_tsc = (unsigned long *)data;
1411 rdtscll(cpu_tsc[smp_processor_id()]);
1414 static DEFINE_MUTEX(mce_read_mutex);
1416 static ssize_t mce_read(struct file *filp, char __user *ubuf, size_t usize,
1417 loff_t *off)
1419 char __user *buf = ubuf;
1420 unsigned long *cpu_tsc;
1421 unsigned prev, next;
1422 int i, err;
1424 cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1425 if (!cpu_tsc)
1426 return -ENOMEM;
1428 mutex_lock(&mce_read_mutex);
1429 next = rcu_dereference(mcelog.next);
1431 /* Only supports full reads right now */
1432 if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce)) {
1433 mutex_unlock(&mce_read_mutex);
1434 kfree(cpu_tsc);
1436 return -EINVAL;
1439 err = 0;
1440 prev = 0;
1441 do {
1442 for (i = prev; i < next; i++) {
1443 unsigned long start = jiffies;
1445 while (!mcelog.entry[i].finished) {
1446 if (time_after_eq(jiffies, start + 2)) {
1447 memset(mcelog.entry + i, 0,
1448 sizeof(struct mce));
1449 goto timeout;
1451 cpu_relax();
1453 smp_rmb();
1454 err |= copy_to_user(buf, mcelog.entry + i,
1455 sizeof(struct mce));
1456 buf += sizeof(struct mce);
1457 timeout:
1461 memset(mcelog.entry + prev, 0,
1462 (next - prev) * sizeof(struct mce));
1463 prev = next;
1464 next = cmpxchg(&mcelog.next, prev, 0);
1465 } while (next != prev);
1467 synchronize_sched();
1470 * Collect entries that were still getting written before the
1471 * synchronize.
1473 on_each_cpu(collect_tscs, cpu_tsc, 1);
1475 for (i = next; i < MCE_LOG_LEN; i++) {
1476 if (mcelog.entry[i].finished &&
1477 mcelog.entry[i].tsc < cpu_tsc[mcelog.entry[i].cpu]) {
1478 err |= copy_to_user(buf, mcelog.entry+i,
1479 sizeof(struct mce));
1480 smp_rmb();
1481 buf += sizeof(struct mce);
1482 memset(&mcelog.entry[i], 0, sizeof(struct mce));
1485 mutex_unlock(&mce_read_mutex);
1486 kfree(cpu_tsc);
1488 return err ? -EFAULT : buf - ubuf;
1491 static unsigned int mce_poll(struct file *file, poll_table *wait)
1493 poll_wait(file, &mce_wait, wait);
1494 if (rcu_dereference(mcelog.next))
1495 return POLLIN | POLLRDNORM;
1496 return 0;
1499 static long mce_ioctl(struct file *f, unsigned int cmd, unsigned long arg)
1501 int __user *p = (int __user *)arg;
1503 if (!capable(CAP_SYS_ADMIN))
1504 return -EPERM;
1506 switch (cmd) {
1507 case MCE_GET_RECORD_LEN:
1508 return put_user(sizeof(struct mce), p);
1509 case MCE_GET_LOG_LEN:
1510 return put_user(MCE_LOG_LEN, p);
1511 case MCE_GETCLEAR_FLAGS: {
1512 unsigned flags;
1514 do {
1515 flags = mcelog.flags;
1516 } while (cmpxchg(&mcelog.flags, flags, 0) != flags);
1518 return put_user(flags, p);
1520 default:
1521 return -ENOTTY;
1525 /* Modified in mce-inject.c, so not static or const */
1526 struct file_operations mce_chrdev_ops = {
1527 .open = mce_open,
1528 .release = mce_release,
1529 .read = mce_read,
1530 .poll = mce_poll,
1531 .unlocked_ioctl = mce_ioctl,
1533 EXPORT_SYMBOL_GPL(mce_chrdev_ops);
1535 static struct miscdevice mce_log_device = {
1536 MISC_MCELOG_MINOR,
1537 "mcelog",
1538 &mce_chrdev_ops,
1542 * mce=off Disables machine check
1543 * mce=no_cmci Disables CMCI
1544 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
1545 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1546 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
1547 * monarchtimeout is how long to wait for other CPUs on machine
1548 * check, or 0 to not wait
1549 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
1550 * mce=nobootlog Don't log MCEs from before booting.
1552 static int __init mcheck_enable(char *str)
1554 if (*str == 0)
1555 enable_p5_mce();
1556 if (*str == '=')
1557 str++;
1558 if (!strcmp(str, "off"))
1559 mce_disabled = 1;
1560 else if (!strcmp(str, "no_cmci"))
1561 mce_cmci_disabled = 1;
1562 else if (!strcmp(str, "dont_log_ce"))
1563 mce_dont_log_ce = 1;
1564 else if (!strcmp(str, "ignore_ce"))
1565 mce_ignore_ce = 1;
1566 else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1567 mce_bootlog = (str[0] == 'b');
1568 else if (isdigit(str[0])) {
1569 get_option(&str, &tolerant);
1570 if (*str == ',') {
1571 ++str;
1572 get_option(&str, &monarch_timeout);
1574 } else {
1575 printk(KERN_INFO "mce argument %s ignored. Please use /sys\n",
1576 str);
1577 return 0;
1579 return 1;
1581 __setup("mce", mcheck_enable);
1584 * Sysfs support
1588 * Disable machine checks on suspend and shutdown. We can't really handle
1589 * them later.
1591 static int mce_disable(void)
1593 int i;
1595 for (i = 0; i < banks; i++) {
1596 if (!skip_bank_init(i))
1597 wrmsrl(MSR_IA32_MC0_CTL + i*4, 0);
1599 return 0;
1602 static int mce_suspend(struct sys_device *dev, pm_message_t state)
1604 return mce_disable();
1607 static int mce_shutdown(struct sys_device *dev)
1609 return mce_disable();
1613 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
1614 * Only one CPU is active at this time, the others get re-added later using
1615 * CPU hotplug:
1617 static int mce_resume(struct sys_device *dev)
1619 mce_init();
1620 mce_cpu_features(&current_cpu_data);
1622 return 0;
1625 static void mce_cpu_restart(void *data)
1627 del_timer_sync(&__get_cpu_var(mce_timer));
1628 if (!mce_available(&current_cpu_data))
1629 return;
1630 mce_init();
1631 mce_init_timer();
1634 /* Reinit MCEs after user configuration changes */
1635 static void mce_restart(void)
1637 on_each_cpu(mce_cpu_restart, NULL, 1);
1640 /* Toggle features for corrected errors */
1641 static void mce_disable_ce(void *all)
1643 if (!mce_available(&current_cpu_data))
1644 return;
1645 if (all)
1646 del_timer_sync(&__get_cpu_var(mce_timer));
1647 cmci_clear();
1650 static void mce_enable_ce(void *all)
1652 if (!mce_available(&current_cpu_data))
1653 return;
1654 cmci_reenable();
1655 cmci_recheck();
1656 if (all)
1657 mce_init_timer();
1660 static struct sysdev_class mce_sysclass = {
1661 .suspend = mce_suspend,
1662 .shutdown = mce_shutdown,
1663 .resume = mce_resume,
1664 .name = "machinecheck",
1667 DEFINE_PER_CPU(struct sys_device, mce_dev);
1669 __cpuinitdata
1670 void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
1672 static struct sysdev_attribute *bank_attrs;
1674 static ssize_t show_bank(struct sys_device *s, struct sysdev_attribute *attr,
1675 char *buf)
1677 u64 b = bank[attr - bank_attrs];
1679 return sprintf(buf, "%llx\n", b);
1682 static ssize_t set_bank(struct sys_device *s, struct sysdev_attribute *attr,
1683 const char *buf, size_t size)
1685 u64 new;
1687 if (strict_strtoull(buf, 0, &new) < 0)
1688 return -EINVAL;
1690 bank[attr - bank_attrs] = new;
1691 mce_restart();
1693 return size;
1696 static ssize_t
1697 show_trigger(struct sys_device *s, struct sysdev_attribute *attr, char *buf)
1699 strcpy(buf, mce_helper);
1700 strcat(buf, "\n");
1701 return strlen(mce_helper) + 1;
1704 static ssize_t set_trigger(struct sys_device *s, struct sysdev_attribute *attr,
1705 const char *buf, size_t siz)
1707 char *p;
1709 strncpy(mce_helper, buf, sizeof(mce_helper));
1710 mce_helper[sizeof(mce_helper)-1] = 0;
1711 p = strchr(mce_helper, '\n');
1713 if (p)
1714 *p = 0;
1716 return strlen(mce_helper) + !!p;
1719 static ssize_t set_ignore_ce(struct sys_device *s,
1720 struct sysdev_attribute *attr,
1721 const char *buf, size_t size)
1723 u64 new;
1725 if (strict_strtoull(buf, 0, &new) < 0)
1726 return -EINVAL;
1728 if (mce_ignore_ce ^ !!new) {
1729 if (new) {
1730 /* disable ce features */
1731 on_each_cpu(mce_disable_ce, (void *)1, 1);
1732 mce_ignore_ce = 1;
1733 } else {
1734 /* enable ce features */
1735 mce_ignore_ce = 0;
1736 on_each_cpu(mce_enable_ce, (void *)1, 1);
1739 return size;
1742 static ssize_t set_cmci_disabled(struct sys_device *s,
1743 struct sysdev_attribute *attr,
1744 const char *buf, size_t size)
1746 u64 new;
1748 if (strict_strtoull(buf, 0, &new) < 0)
1749 return -EINVAL;
1751 if (mce_cmci_disabled ^ !!new) {
1752 if (new) {
1753 /* disable cmci */
1754 on_each_cpu(mce_disable_ce, NULL, 1);
1755 mce_cmci_disabled = 1;
1756 } else {
1757 /* enable cmci */
1758 mce_cmci_disabled = 0;
1759 on_each_cpu(mce_enable_ce, NULL, 1);
1762 return size;
1765 static ssize_t store_int_with_restart(struct sys_device *s,
1766 struct sysdev_attribute *attr,
1767 const char *buf, size_t size)
1769 ssize_t ret = sysdev_store_int(s, attr, buf, size);
1770 mce_restart();
1771 return ret;
1774 static SYSDEV_ATTR(trigger, 0644, show_trigger, set_trigger);
1775 static SYSDEV_INT_ATTR(tolerant, 0644, tolerant);
1776 static SYSDEV_INT_ATTR(monarch_timeout, 0644, monarch_timeout);
1777 static SYSDEV_INT_ATTR(dont_log_ce, 0644, mce_dont_log_ce);
1779 static struct sysdev_ext_attribute attr_check_interval = {
1780 _SYSDEV_ATTR(check_interval, 0644, sysdev_show_int,
1781 store_int_with_restart),
1782 &check_interval
1785 static struct sysdev_ext_attribute attr_ignore_ce = {
1786 _SYSDEV_ATTR(ignore_ce, 0644, sysdev_show_int, set_ignore_ce),
1787 &mce_ignore_ce
1790 static struct sysdev_ext_attribute attr_cmci_disabled = {
1791 _SYSDEV_ATTR(cmci_disabled, 0644, sysdev_show_int, set_cmci_disabled),
1792 &mce_cmci_disabled
1795 static struct sysdev_attribute *mce_attrs[] = {
1796 &attr_tolerant.attr,
1797 &attr_check_interval.attr,
1798 &attr_trigger,
1799 &attr_monarch_timeout.attr,
1800 &attr_dont_log_ce.attr,
1801 &attr_ignore_ce.attr,
1802 &attr_cmci_disabled.attr,
1803 NULL
1806 static cpumask_var_t mce_dev_initialized;
1808 /* Per cpu sysdev init. All of the cpus still share the same ctrl bank: */
1809 static __cpuinit int mce_create_device(unsigned int cpu)
1811 int err;
1812 int i, j;
1814 if (!mce_available(&boot_cpu_data))
1815 return -EIO;
1817 memset(&per_cpu(mce_dev, cpu).kobj, 0, sizeof(struct kobject));
1818 per_cpu(mce_dev, cpu).id = cpu;
1819 per_cpu(mce_dev, cpu).cls = &mce_sysclass;
1821 err = sysdev_register(&per_cpu(mce_dev, cpu));
1822 if (err)
1823 return err;
1825 for (i = 0; mce_attrs[i]; i++) {
1826 err = sysdev_create_file(&per_cpu(mce_dev, cpu), mce_attrs[i]);
1827 if (err)
1828 goto error;
1830 for (j = 0; j < banks; j++) {
1831 err = sysdev_create_file(&per_cpu(mce_dev, cpu),
1832 &bank_attrs[j]);
1833 if (err)
1834 goto error2;
1836 cpumask_set_cpu(cpu, mce_dev_initialized);
1838 return 0;
1839 error2:
1840 while (--j >= 0)
1841 sysdev_remove_file(&per_cpu(mce_dev, cpu), &bank_attrs[j]);
1842 error:
1843 while (--i >= 0)
1844 sysdev_remove_file(&per_cpu(mce_dev, cpu), mce_attrs[i]);
1846 sysdev_unregister(&per_cpu(mce_dev, cpu));
1848 return err;
1851 static __cpuinit void mce_remove_device(unsigned int cpu)
1853 int i;
1855 if (!cpumask_test_cpu(cpu, mce_dev_initialized))
1856 return;
1858 for (i = 0; mce_attrs[i]; i++)
1859 sysdev_remove_file(&per_cpu(mce_dev, cpu), mce_attrs[i]);
1861 for (i = 0; i < banks; i++)
1862 sysdev_remove_file(&per_cpu(mce_dev, cpu), &bank_attrs[i]);
1864 sysdev_unregister(&per_cpu(mce_dev, cpu));
1865 cpumask_clear_cpu(cpu, mce_dev_initialized);
1868 /* Make sure there are no machine checks on offlined CPUs. */
1869 static void mce_disable_cpu(void *h)
1871 unsigned long action = *(unsigned long *)h;
1872 int i;
1874 if (!mce_available(&current_cpu_data))
1875 return;
1876 if (!(action & CPU_TASKS_FROZEN))
1877 cmci_clear();
1878 for (i = 0; i < banks; i++) {
1879 if (!skip_bank_init(i))
1880 wrmsrl(MSR_IA32_MC0_CTL + i*4, 0);
1884 static void mce_reenable_cpu(void *h)
1886 unsigned long action = *(unsigned long *)h;
1887 int i;
1889 if (!mce_available(&current_cpu_data))
1890 return;
1892 if (!(action & CPU_TASKS_FROZEN))
1893 cmci_reenable();
1894 for (i = 0; i < banks; i++) {
1895 if (!skip_bank_init(i))
1896 wrmsrl(MSR_IA32_MC0_CTL + i*4, bank[i]);
1900 /* Get notified when a cpu comes on/off. Be hotplug friendly. */
1901 static int __cpuinit
1902 mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
1904 unsigned int cpu = (unsigned long)hcpu;
1905 struct timer_list *t = &per_cpu(mce_timer, cpu);
1907 switch (action) {
1908 case CPU_ONLINE:
1909 case CPU_ONLINE_FROZEN:
1910 mce_create_device(cpu);
1911 if (threshold_cpu_callback)
1912 threshold_cpu_callback(action, cpu);
1913 break;
1914 case CPU_DEAD:
1915 case CPU_DEAD_FROZEN:
1916 if (threshold_cpu_callback)
1917 threshold_cpu_callback(action, cpu);
1918 mce_remove_device(cpu);
1919 break;
1920 case CPU_DOWN_PREPARE:
1921 case CPU_DOWN_PREPARE_FROZEN:
1922 del_timer_sync(t);
1923 smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
1924 break;
1925 case CPU_DOWN_FAILED:
1926 case CPU_DOWN_FAILED_FROZEN:
1927 t->expires = round_jiffies(jiffies +
1928 __get_cpu_var(next_interval));
1929 add_timer_on(t, cpu);
1930 smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
1931 break;
1932 case CPU_POST_DEAD:
1933 /* intentionally ignoring frozen here */
1934 cmci_rediscover(cpu);
1935 break;
1937 return NOTIFY_OK;
1940 static struct notifier_block mce_cpu_notifier __cpuinitdata = {
1941 .notifier_call = mce_cpu_callback,
1944 static __init int mce_init_banks(void)
1946 int i;
1948 bank_attrs = kzalloc(sizeof(struct sysdev_attribute) * banks,
1949 GFP_KERNEL);
1950 if (!bank_attrs)
1951 return -ENOMEM;
1953 for (i = 0; i < banks; i++) {
1954 struct sysdev_attribute *a = &bank_attrs[i];
1956 a->attr.name = kasprintf(GFP_KERNEL, "bank%d", i);
1957 if (!a->attr.name)
1958 goto nomem;
1960 a->attr.mode = 0644;
1961 a->show = show_bank;
1962 a->store = set_bank;
1964 return 0;
1966 nomem:
1967 while (--i >= 0)
1968 kfree(bank_attrs[i].attr.name);
1969 kfree(bank_attrs);
1970 bank_attrs = NULL;
1972 return -ENOMEM;
1975 static __init int mce_init_device(void)
1977 int err;
1978 int i = 0;
1980 if (!mce_available(&boot_cpu_data))
1981 return -EIO;
1983 zalloc_cpumask_var(&mce_dev_initialized, GFP_KERNEL);
1985 err = mce_init_banks();
1986 if (err)
1987 return err;
1989 err = sysdev_class_register(&mce_sysclass);
1990 if (err)
1991 return err;
1993 for_each_online_cpu(i) {
1994 err = mce_create_device(i);
1995 if (err)
1996 return err;
1999 register_hotcpu_notifier(&mce_cpu_notifier);
2000 misc_register(&mce_log_device);
2002 return err;
2005 device_initcall(mce_init_device);
2007 #else /* CONFIG_X86_OLD_MCE: */
2009 int nr_mce_banks;
2010 EXPORT_SYMBOL_GPL(nr_mce_banks); /* non-fatal.o */
2012 /* This has to be run for each processor */
2013 void mcheck_init(struct cpuinfo_x86 *c)
2015 if (mce_disabled)
2016 return;
2018 switch (c->x86_vendor) {
2019 case X86_VENDOR_AMD:
2020 amd_mcheck_init(c);
2021 break;
2023 case X86_VENDOR_INTEL:
2024 if (c->x86 == 5)
2025 intel_p5_mcheck_init(c);
2026 if (c->x86 == 6)
2027 intel_p6_mcheck_init(c);
2028 if (c->x86 == 15)
2029 intel_p4_mcheck_init(c);
2030 break;
2032 case X86_VENDOR_CENTAUR:
2033 if (c->x86 == 5)
2034 winchip_mcheck_init(c);
2035 break;
2037 default:
2038 break;
2040 printk(KERN_INFO "mce: CPU supports %d MCE banks\n", nr_mce_banks);
2043 static int __init mcheck_enable(char *str)
2045 mce_p5_enabled = 1;
2046 return 1;
2048 __setup("mce", mcheck_enable);
2050 #endif /* CONFIG_X86_OLD_MCE */
2053 * Old style boot options parsing. Only for compatibility.
2055 static int __init mcheck_disable(char *str)
2057 mce_disabled = 1;
2058 return 1;
2060 __setup("nomce", mcheck_disable);