x86, ioapic: Fix non atomic allocation with interrupts disabled
[linux-2.6/mini2440.git] / arch / x86 / kernel / apic / apic.c
blob85eb8e100818d2dfef0bae935684e6fe0253c888
1 /*
2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/kernel_stat.h>
18 #include <linux/mc146818rtc.h>
19 #include <linux/acpi_pmtmr.h>
20 #include <linux/clockchips.h>
21 #include <linux/interrupt.h>
22 #include <linux/bootmem.h>
23 #include <linux/ftrace.h>
24 #include <linux/ioport.h>
25 #include <linux/module.h>
26 #include <linux/sysdev.h>
27 #include <linux/delay.h>
28 #include <linux/timex.h>
29 #include <linux/dmar.h>
30 #include <linux/init.h>
31 #include <linux/cpu.h>
32 #include <linux/dmi.h>
33 #include <linux/nmi.h>
34 #include <linux/smp.h>
35 #include <linux/mm.h>
37 #include <asm/pgalloc.h>
38 #include <asm/atomic.h>
39 #include <asm/mpspec.h>
40 #include <asm/i8253.h>
41 #include <asm/i8259.h>
42 #include <asm/proto.h>
43 #include <asm/apic.h>
44 #include <asm/desc.h>
45 #include <asm/hpet.h>
46 #include <asm/idle.h>
47 #include <asm/mtrr.h>
48 #include <asm/smp.h>
49 #include <asm/mce.h>
51 unsigned int num_processors;
53 unsigned disabled_cpus __cpuinitdata;
55 /* Processor that is doing the boot up */
56 unsigned int boot_cpu_physical_apicid = -1U;
59 * The highest APIC ID seen during enumeration.
61 * This determines the messaging protocol we can use: if all APIC IDs
62 * are in the 0 ... 7 range, then we can use logical addressing which
63 * has some performance advantages (better broadcasting).
65 * If there's an APIC ID above 8, we use physical addressing.
67 unsigned int max_physical_apicid;
70 * Bitmask of physically existing CPUs:
72 physid_mask_t phys_cpu_present_map;
75 * Map cpu index to physical APIC ID
77 DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78 DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79 EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80 EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
82 #ifdef CONFIG_X86_32
84 * Knob to control our willingness to enable the local APIC.
86 * +1=force-enable
88 static int force_enable_local_apic;
90 * APIC command line parameters
92 static int __init parse_lapic(char *arg)
94 force_enable_local_apic = 1;
95 return 0;
97 early_param("lapic", parse_lapic);
98 /* Local APIC was disabled by the BIOS and enabled by the kernel */
99 static int enabled_via_apicbase;
101 #endif
103 #ifdef CONFIG_X86_64
104 static int apic_calibrate_pmtmr __initdata;
105 static __init int setup_apicpmtimer(char *s)
107 apic_calibrate_pmtmr = 1;
108 notsc_setup(NULL);
109 return 0;
111 __setup("apicpmtimer", setup_apicpmtimer);
112 #endif
114 #ifdef CONFIG_X86_X2APIC
115 int x2apic;
116 /* x2apic enabled before OS handover */
117 static int x2apic_preenabled;
118 static int disable_x2apic;
119 static __init int setup_nox2apic(char *str)
121 disable_x2apic = 1;
122 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
123 return 0;
125 early_param("nox2apic", setup_nox2apic);
126 #endif
128 unsigned long mp_lapic_addr;
129 int disable_apic;
130 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
131 static int disable_apic_timer __cpuinitdata;
132 /* Local APIC timer works in C2 */
133 int local_apic_timer_c2_ok;
134 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
136 int first_system_vector = 0xfe;
139 * Debug level, exported for io_apic.c
141 unsigned int apic_verbosity;
143 int pic_mode;
145 /* Have we found an MP table */
146 int smp_found_config;
148 static struct resource lapic_resource = {
149 .name = "Local APIC",
150 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
153 static unsigned int calibration_result;
155 static int lapic_next_event(unsigned long delta,
156 struct clock_event_device *evt);
157 static void lapic_timer_setup(enum clock_event_mode mode,
158 struct clock_event_device *evt);
159 static void lapic_timer_broadcast(const struct cpumask *mask);
160 static void apic_pm_activate(void);
163 * The local apic timer can be used for any function which is CPU local.
165 static struct clock_event_device lapic_clockevent = {
166 .name = "lapic",
167 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
168 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
169 .shift = 32,
170 .set_mode = lapic_timer_setup,
171 .set_next_event = lapic_next_event,
172 .broadcast = lapic_timer_broadcast,
173 .rating = 100,
174 .irq = -1,
176 static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
178 static unsigned long apic_phys;
181 * Get the LAPIC version
183 static inline int lapic_get_version(void)
185 return GET_APIC_VERSION(apic_read(APIC_LVR));
189 * Check, if the APIC is integrated or a separate chip
191 static inline int lapic_is_integrated(void)
193 #ifdef CONFIG_X86_64
194 return 1;
195 #else
196 return APIC_INTEGRATED(lapic_get_version());
197 #endif
201 * Check, whether this is a modern or a first generation APIC
203 static int modern_apic(void)
205 /* AMD systems use old APIC versions, so check the CPU */
206 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
207 boot_cpu_data.x86 >= 0xf)
208 return 1;
209 return lapic_get_version() >= 0x14;
212 void native_apic_wait_icr_idle(void)
214 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
215 cpu_relax();
218 u32 native_safe_apic_wait_icr_idle(void)
220 u32 send_status;
221 int timeout;
223 timeout = 0;
224 do {
225 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
226 if (!send_status)
227 break;
228 udelay(100);
229 } while (timeout++ < 1000);
231 return send_status;
234 void native_apic_icr_write(u32 low, u32 id)
236 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
237 apic_write(APIC_ICR, low);
240 u64 native_apic_icr_read(void)
242 u32 icr1, icr2;
244 icr2 = apic_read(APIC_ICR2);
245 icr1 = apic_read(APIC_ICR);
247 return icr1 | ((u64)icr2 << 32);
251 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
253 void __cpuinit enable_NMI_through_LVT0(void)
255 unsigned int v;
257 /* unmask and set to NMI */
258 v = APIC_DM_NMI;
260 /* Level triggered for 82489DX (32bit mode) */
261 if (!lapic_is_integrated())
262 v |= APIC_LVT_LEVEL_TRIGGER;
264 apic_write(APIC_LVT0, v);
267 #ifdef CONFIG_X86_32
269 * get_physical_broadcast - Get number of physical broadcast IDs
271 int get_physical_broadcast(void)
273 return modern_apic() ? 0xff : 0xf;
275 #endif
278 * lapic_get_maxlvt - get the maximum number of local vector table entries
280 int lapic_get_maxlvt(void)
282 unsigned int v;
284 v = apic_read(APIC_LVR);
286 * - we always have APIC integrated on 64bit mode
287 * - 82489DXs do not report # of LVT entries
289 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
293 * Local APIC timer
296 /* Clock divisor */
297 #define APIC_DIVISOR 16
300 * This function sets up the local APIC timer, with a timeout of
301 * 'clocks' APIC bus clock. During calibration we actually call
302 * this function twice on the boot CPU, once with a bogus timeout
303 * value, second time for real. The other (noncalibrating) CPUs
304 * call this function only once, with the real, calibrated value.
306 * We do reads before writes even if unnecessary, to get around the
307 * P5 APIC double write bug.
309 static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
311 unsigned int lvtt_value, tmp_value;
313 lvtt_value = LOCAL_TIMER_VECTOR;
314 if (!oneshot)
315 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
316 if (!lapic_is_integrated())
317 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
319 if (!irqen)
320 lvtt_value |= APIC_LVT_MASKED;
322 apic_write(APIC_LVTT, lvtt_value);
325 * Divide PICLK by 16
327 tmp_value = apic_read(APIC_TDCR);
328 apic_write(APIC_TDCR,
329 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
330 APIC_TDR_DIV_16);
332 if (!oneshot)
333 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
337 * Setup extended LVT, AMD specific (K8, family 10h)
339 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
340 * MCE interrupts are supported. Thus MCE offset must be set to 0.
342 * If mask=1, the LVT entry does not generate interrupts while mask=0
343 * enables the vector. See also the BKDGs.
346 #define APIC_EILVT_LVTOFF_MCE 0
347 #define APIC_EILVT_LVTOFF_IBS 1
349 static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
351 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
352 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
354 apic_write(reg, v);
357 u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
359 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
360 return APIC_EILVT_LVTOFF_MCE;
363 u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
365 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
366 return APIC_EILVT_LVTOFF_IBS;
368 EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
371 * Program the next event, relative to now
373 static int lapic_next_event(unsigned long delta,
374 struct clock_event_device *evt)
376 apic_write(APIC_TMICT, delta);
377 return 0;
381 * Setup the lapic timer in periodic or oneshot mode
383 static void lapic_timer_setup(enum clock_event_mode mode,
384 struct clock_event_device *evt)
386 unsigned long flags;
387 unsigned int v;
389 /* Lapic used as dummy for broadcast ? */
390 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
391 return;
393 local_irq_save(flags);
395 switch (mode) {
396 case CLOCK_EVT_MODE_PERIODIC:
397 case CLOCK_EVT_MODE_ONESHOT:
398 __setup_APIC_LVTT(calibration_result,
399 mode != CLOCK_EVT_MODE_PERIODIC, 1);
400 break;
401 case CLOCK_EVT_MODE_UNUSED:
402 case CLOCK_EVT_MODE_SHUTDOWN:
403 v = apic_read(APIC_LVTT);
404 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
405 apic_write(APIC_LVTT, v);
406 apic_write(APIC_TMICT, 0xffffffff);
407 break;
408 case CLOCK_EVT_MODE_RESUME:
409 /* Nothing to do here */
410 break;
413 local_irq_restore(flags);
417 * Local APIC timer broadcast function
419 static void lapic_timer_broadcast(const struct cpumask *mask)
421 #ifdef CONFIG_SMP
422 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
423 #endif
427 * Setup the local APIC timer for this CPU. Copy the initilized values
428 * of the boot CPU and register the clock event in the framework.
430 static void __cpuinit setup_APIC_timer(void)
432 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
434 memcpy(levt, &lapic_clockevent, sizeof(*levt));
435 levt->cpumask = cpumask_of(smp_processor_id());
437 clockevents_register_device(levt);
441 * In this functions we calibrate APIC bus clocks to the external timer.
443 * We want to do the calibration only once since we want to have local timer
444 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
445 * frequency.
447 * This was previously done by reading the PIT/HPET and waiting for a wrap
448 * around to find out, that a tick has elapsed. I have a box, where the PIT
449 * readout is broken, so it never gets out of the wait loop again. This was
450 * also reported by others.
452 * Monitoring the jiffies value is inaccurate and the clockevents
453 * infrastructure allows us to do a simple substitution of the interrupt
454 * handler.
456 * The calibration routine also uses the pm_timer when possible, as the PIT
457 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
458 * back to normal later in the boot process).
461 #define LAPIC_CAL_LOOPS (HZ/10)
463 static __initdata int lapic_cal_loops = -1;
464 static __initdata long lapic_cal_t1, lapic_cal_t2;
465 static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
466 static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
467 static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
470 * Temporary interrupt handler.
472 static void __init lapic_cal_handler(struct clock_event_device *dev)
474 unsigned long long tsc = 0;
475 long tapic = apic_read(APIC_TMCCT);
476 unsigned long pm = acpi_pm_read_early();
478 if (cpu_has_tsc)
479 rdtscll(tsc);
481 switch (lapic_cal_loops++) {
482 case 0:
483 lapic_cal_t1 = tapic;
484 lapic_cal_tsc1 = tsc;
485 lapic_cal_pm1 = pm;
486 lapic_cal_j1 = jiffies;
487 break;
489 case LAPIC_CAL_LOOPS:
490 lapic_cal_t2 = tapic;
491 lapic_cal_tsc2 = tsc;
492 if (pm < lapic_cal_pm1)
493 pm += ACPI_PM_OVRRUN;
494 lapic_cal_pm2 = pm;
495 lapic_cal_j2 = jiffies;
496 break;
500 static int __init
501 calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
503 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
504 const long pm_thresh = pm_100ms / 100;
505 unsigned long mult;
506 u64 res;
508 #ifndef CONFIG_X86_PM_TIMER
509 return -1;
510 #endif
512 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
514 /* Check, if the PM timer is available */
515 if (!deltapm)
516 return -1;
518 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
520 if (deltapm > (pm_100ms - pm_thresh) &&
521 deltapm < (pm_100ms + pm_thresh)) {
522 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
523 return 0;
526 res = (((u64)deltapm) * mult) >> 22;
527 do_div(res, 1000000);
528 pr_warning("APIC calibration not consistent "
529 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
531 /* Correct the lapic counter value */
532 res = (((u64)(*delta)) * pm_100ms);
533 do_div(res, deltapm);
534 pr_info("APIC delta adjusted to PM-Timer: "
535 "%lu (%ld)\n", (unsigned long)res, *delta);
536 *delta = (long)res;
538 /* Correct the tsc counter value */
539 if (cpu_has_tsc) {
540 res = (((u64)(*deltatsc)) * pm_100ms);
541 do_div(res, deltapm);
542 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
543 "PM-Timer: %lu (%ld) \n",
544 (unsigned long)res, *deltatsc);
545 *deltatsc = (long)res;
548 return 0;
551 static int __init calibrate_APIC_clock(void)
553 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
554 void (*real_handler)(struct clock_event_device *dev);
555 unsigned long deltaj;
556 long delta, deltatsc;
557 int pm_referenced = 0;
559 local_irq_disable();
561 /* Replace the global interrupt handler */
562 real_handler = global_clock_event->event_handler;
563 global_clock_event->event_handler = lapic_cal_handler;
566 * Setup the APIC counter to maximum. There is no way the lapic
567 * can underflow in the 100ms detection time frame
569 __setup_APIC_LVTT(0xffffffff, 0, 0);
571 /* Let the interrupts run */
572 local_irq_enable();
574 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
575 cpu_relax();
577 local_irq_disable();
579 /* Restore the real event handler */
580 global_clock_event->event_handler = real_handler;
582 /* Build delta t1-t2 as apic timer counts down */
583 delta = lapic_cal_t1 - lapic_cal_t2;
584 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
586 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
588 /* we trust the PM based calibration if possible */
589 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
590 &delta, &deltatsc);
592 /* Calculate the scaled math multiplication factor */
593 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
594 lapic_clockevent.shift);
595 lapic_clockevent.max_delta_ns =
596 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
597 lapic_clockevent.min_delta_ns =
598 clockevent_delta2ns(0xF, &lapic_clockevent);
600 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
602 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
603 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
604 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
605 calibration_result);
607 if (cpu_has_tsc) {
608 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
609 "%ld.%04ld MHz.\n",
610 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
611 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
614 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
615 "%u.%04u MHz.\n",
616 calibration_result / (1000000 / HZ),
617 calibration_result % (1000000 / HZ));
620 * Do a sanity check on the APIC calibration result
622 if (calibration_result < (1000000 / HZ)) {
623 local_irq_enable();
624 pr_warning("APIC frequency too slow, disabling apic timer\n");
625 return -1;
628 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
631 * PM timer calibration failed or not turned on
632 * so lets try APIC timer based calibration
634 if (!pm_referenced) {
635 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
638 * Setup the apic timer manually
640 levt->event_handler = lapic_cal_handler;
641 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
642 lapic_cal_loops = -1;
644 /* Let the interrupts run */
645 local_irq_enable();
647 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
648 cpu_relax();
650 /* Stop the lapic timer */
651 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
653 /* Jiffies delta */
654 deltaj = lapic_cal_j2 - lapic_cal_j1;
655 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
657 /* Check, if the jiffies result is consistent */
658 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
659 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
660 else
661 levt->features |= CLOCK_EVT_FEAT_DUMMY;
662 } else
663 local_irq_enable();
665 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
666 pr_warning("APIC timer disabled due to verification failure\n");
667 return -1;
670 return 0;
674 * Setup the boot APIC
676 * Calibrate and verify the result.
678 void __init setup_boot_APIC_clock(void)
681 * The local apic timer can be disabled via the kernel
682 * commandline or from the CPU detection code. Register the lapic
683 * timer as a dummy clock event source on SMP systems, so the
684 * broadcast mechanism is used. On UP systems simply ignore it.
686 if (disable_apic_timer) {
687 pr_info("Disabling APIC timer\n");
688 /* No broadcast on UP ! */
689 if (num_possible_cpus() > 1) {
690 lapic_clockevent.mult = 1;
691 setup_APIC_timer();
693 return;
696 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
697 "calibrating APIC timer ...\n");
699 if (calibrate_APIC_clock()) {
700 /* No broadcast on UP ! */
701 if (num_possible_cpus() > 1)
702 setup_APIC_timer();
703 return;
707 * If nmi_watchdog is set to IO_APIC, we need the
708 * PIT/HPET going. Otherwise register lapic as a dummy
709 * device.
711 if (nmi_watchdog != NMI_IO_APIC)
712 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
713 else
714 pr_warning("APIC timer registered as dummy,"
715 " due to nmi_watchdog=%d!\n", nmi_watchdog);
717 /* Setup the lapic or request the broadcast */
718 setup_APIC_timer();
721 void __cpuinit setup_secondary_APIC_clock(void)
723 setup_APIC_timer();
727 * The guts of the apic timer interrupt
729 static void local_apic_timer_interrupt(void)
731 int cpu = smp_processor_id();
732 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
735 * Normally we should not be here till LAPIC has been initialized but
736 * in some cases like kdump, its possible that there is a pending LAPIC
737 * timer interrupt from previous kernel's context and is delivered in
738 * new kernel the moment interrupts are enabled.
740 * Interrupts are enabled early and LAPIC is setup much later, hence
741 * its possible that when we get here evt->event_handler is NULL.
742 * Check for event_handler being NULL and discard the interrupt as
743 * spurious.
745 if (!evt->event_handler) {
746 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
747 /* Switch it off */
748 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
749 return;
753 * the NMI deadlock-detector uses this.
755 inc_irq_stat(apic_timer_irqs);
757 evt->event_handler(evt);
761 * Local APIC timer interrupt. This is the most natural way for doing
762 * local interrupts, but local timer interrupts can be emulated by
763 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
765 * [ if a single-CPU system runs an SMP kernel then we call the local
766 * interrupt as well. Thus we cannot inline the local irq ... ]
768 void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
770 struct pt_regs *old_regs = set_irq_regs(regs);
773 * NOTE! We'd better ACK the irq immediately,
774 * because timer handling can be slow.
776 ack_APIC_irq();
778 * update_process_times() expects us to have done irq_enter().
779 * Besides, if we don't timer interrupts ignore the global
780 * interrupt lock, which is the WrongThing (tm) to do.
782 exit_idle();
783 irq_enter();
784 local_apic_timer_interrupt();
785 irq_exit();
787 set_irq_regs(old_regs);
790 int setup_profiling_timer(unsigned int multiplier)
792 return -EINVAL;
796 * Local APIC start and shutdown
800 * clear_local_APIC - shutdown the local APIC
802 * This is called, when a CPU is disabled and before rebooting, so the state of
803 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
804 * leftovers during boot.
806 void clear_local_APIC(void)
808 int maxlvt;
809 u32 v;
811 /* APIC hasn't been mapped yet */
812 if (!x2apic && !apic_phys)
813 return;
815 maxlvt = lapic_get_maxlvt();
817 * Masking an LVT entry can trigger a local APIC error
818 * if the vector is zero. Mask LVTERR first to prevent this.
820 if (maxlvt >= 3) {
821 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
822 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
825 * Careful: we have to set masks only first to deassert
826 * any level-triggered sources.
828 v = apic_read(APIC_LVTT);
829 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
830 v = apic_read(APIC_LVT0);
831 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
832 v = apic_read(APIC_LVT1);
833 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
834 if (maxlvt >= 4) {
835 v = apic_read(APIC_LVTPC);
836 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
839 /* lets not touch this if we didn't frob it */
840 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
841 if (maxlvt >= 5) {
842 v = apic_read(APIC_LVTTHMR);
843 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
845 #endif
846 #ifdef CONFIG_X86_MCE_INTEL
847 if (maxlvt >= 6) {
848 v = apic_read(APIC_LVTCMCI);
849 if (!(v & APIC_LVT_MASKED))
850 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
852 #endif
855 * Clean APIC state for other OSs:
857 apic_write(APIC_LVTT, APIC_LVT_MASKED);
858 apic_write(APIC_LVT0, APIC_LVT_MASKED);
859 apic_write(APIC_LVT1, APIC_LVT_MASKED);
860 if (maxlvt >= 3)
861 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
862 if (maxlvt >= 4)
863 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
865 /* Integrated APIC (!82489DX) ? */
866 if (lapic_is_integrated()) {
867 if (maxlvt > 3)
868 /* Clear ESR due to Pentium errata 3AP and 11AP */
869 apic_write(APIC_ESR, 0);
870 apic_read(APIC_ESR);
875 * disable_local_APIC - clear and disable the local APIC
877 void disable_local_APIC(void)
879 unsigned int value;
881 /* APIC hasn't been mapped yet */
882 if (!apic_phys)
883 return;
885 clear_local_APIC();
888 * Disable APIC (implies clearing of registers
889 * for 82489DX!).
891 value = apic_read(APIC_SPIV);
892 value &= ~APIC_SPIV_APIC_ENABLED;
893 apic_write(APIC_SPIV, value);
895 #ifdef CONFIG_X86_32
897 * When LAPIC was disabled by the BIOS and enabled by the kernel,
898 * restore the disabled state.
900 if (enabled_via_apicbase) {
901 unsigned int l, h;
903 rdmsr(MSR_IA32_APICBASE, l, h);
904 l &= ~MSR_IA32_APICBASE_ENABLE;
905 wrmsr(MSR_IA32_APICBASE, l, h);
907 #endif
911 * If Linux enabled the LAPIC against the BIOS default disable it down before
912 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
913 * not power-off. Additionally clear all LVT entries before disable_local_APIC
914 * for the case where Linux didn't enable the LAPIC.
916 void lapic_shutdown(void)
918 unsigned long flags;
920 if (!cpu_has_apic)
921 return;
923 local_irq_save(flags);
925 #ifdef CONFIG_X86_32
926 if (!enabled_via_apicbase)
927 clear_local_APIC();
928 else
929 #endif
930 disable_local_APIC();
933 local_irq_restore(flags);
937 * This is to verify that we're looking at a real local APIC.
938 * Check these against your board if the CPUs aren't getting
939 * started for no apparent reason.
941 int __init verify_local_APIC(void)
943 unsigned int reg0, reg1;
946 * The version register is read-only in a real APIC.
948 reg0 = apic_read(APIC_LVR);
949 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
950 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
951 reg1 = apic_read(APIC_LVR);
952 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
955 * The two version reads above should print the same
956 * numbers. If the second one is different, then we
957 * poke at a non-APIC.
959 if (reg1 != reg0)
960 return 0;
963 * Check if the version looks reasonably.
965 reg1 = GET_APIC_VERSION(reg0);
966 if (reg1 == 0x00 || reg1 == 0xff)
967 return 0;
968 reg1 = lapic_get_maxlvt();
969 if (reg1 < 0x02 || reg1 == 0xff)
970 return 0;
973 * The ID register is read/write in a real APIC.
975 reg0 = apic_read(APIC_ID);
976 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
977 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
978 reg1 = apic_read(APIC_ID);
979 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
980 apic_write(APIC_ID, reg0);
981 if (reg1 != (reg0 ^ apic->apic_id_mask))
982 return 0;
985 * The next two are just to see if we have sane values.
986 * They're only really relevant if we're in Virtual Wire
987 * compatibility mode, but most boxes are anymore.
989 reg0 = apic_read(APIC_LVT0);
990 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
991 reg1 = apic_read(APIC_LVT1);
992 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
994 return 1;
998 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1000 void __init sync_Arb_IDs(void)
1003 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1004 * needed on AMD.
1006 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1007 return;
1010 * Wait for idle.
1012 apic_wait_icr_idle();
1014 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1015 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1016 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1020 * An initial setup of the virtual wire mode.
1022 void __init init_bsp_APIC(void)
1024 unsigned int value;
1027 * Don't do the setup now if we have a SMP BIOS as the
1028 * through-I/O-APIC virtual wire mode might be active.
1030 if (smp_found_config || !cpu_has_apic)
1031 return;
1034 * Do not trust the local APIC being empty at bootup.
1036 clear_local_APIC();
1039 * Enable APIC.
1041 value = apic_read(APIC_SPIV);
1042 value &= ~APIC_VECTOR_MASK;
1043 value |= APIC_SPIV_APIC_ENABLED;
1045 #ifdef CONFIG_X86_32
1046 /* This bit is reserved on P4/Xeon and should be cleared */
1047 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1048 (boot_cpu_data.x86 == 15))
1049 value &= ~APIC_SPIV_FOCUS_DISABLED;
1050 else
1051 #endif
1052 value |= APIC_SPIV_FOCUS_DISABLED;
1053 value |= SPURIOUS_APIC_VECTOR;
1054 apic_write(APIC_SPIV, value);
1057 * Set up the virtual wire mode.
1059 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1060 value = APIC_DM_NMI;
1061 if (!lapic_is_integrated()) /* 82489DX */
1062 value |= APIC_LVT_LEVEL_TRIGGER;
1063 apic_write(APIC_LVT1, value);
1066 static void __cpuinit lapic_setup_esr(void)
1068 unsigned int oldvalue, value, maxlvt;
1070 if (!lapic_is_integrated()) {
1071 pr_info("No ESR for 82489DX.\n");
1072 return;
1075 if (apic->disable_esr) {
1077 * Something untraceable is creating bad interrupts on
1078 * secondary quads ... for the moment, just leave the
1079 * ESR disabled - we can't do anything useful with the
1080 * errors anyway - mbligh
1082 pr_info("Leaving ESR disabled.\n");
1083 return;
1086 maxlvt = lapic_get_maxlvt();
1087 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1088 apic_write(APIC_ESR, 0);
1089 oldvalue = apic_read(APIC_ESR);
1091 /* enables sending errors */
1092 value = ERROR_APIC_VECTOR;
1093 apic_write(APIC_LVTERR, value);
1096 * spec says clear errors after enabling vector.
1098 if (maxlvt > 3)
1099 apic_write(APIC_ESR, 0);
1100 value = apic_read(APIC_ESR);
1101 if (value != oldvalue)
1102 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1103 "vector: 0x%08x after: 0x%08x\n",
1104 oldvalue, value);
1109 * setup_local_APIC - setup the local APIC
1111 void __cpuinit setup_local_APIC(void)
1113 unsigned int value;
1114 int i, j;
1116 if (disable_apic) {
1117 arch_disable_smp_support();
1118 return;
1121 #ifdef CONFIG_X86_32
1122 /* Pound the ESR really hard over the head with a big hammer - mbligh */
1123 if (lapic_is_integrated() && apic->disable_esr) {
1124 apic_write(APIC_ESR, 0);
1125 apic_write(APIC_ESR, 0);
1126 apic_write(APIC_ESR, 0);
1127 apic_write(APIC_ESR, 0);
1129 #endif
1131 preempt_disable();
1134 * Double-check whether this APIC is really registered.
1135 * This is meaningless in clustered apic mode, so we skip it.
1137 if (!apic->apic_id_registered())
1138 BUG();
1141 * Intel recommends to set DFR, LDR and TPR before enabling
1142 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1143 * document number 292116). So here it goes...
1145 apic->init_apic_ldr();
1148 * Set Task Priority to 'accept all'. We never change this
1149 * later on.
1151 value = apic_read(APIC_TASKPRI);
1152 value &= ~APIC_TPRI_MASK;
1153 apic_write(APIC_TASKPRI, value);
1156 * After a crash, we no longer service the interrupts and a pending
1157 * interrupt from previous kernel might still have ISR bit set.
1159 * Most probably by now CPU has serviced that pending interrupt and
1160 * it might not have done the ack_APIC_irq() because it thought,
1161 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1162 * does not clear the ISR bit and cpu thinks it has already serivced
1163 * the interrupt. Hence a vector might get locked. It was noticed
1164 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1166 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1167 value = apic_read(APIC_ISR + i*0x10);
1168 for (j = 31; j >= 0; j--) {
1169 if (value & (1<<j))
1170 ack_APIC_irq();
1175 * Now that we are all set up, enable the APIC
1177 value = apic_read(APIC_SPIV);
1178 value &= ~APIC_VECTOR_MASK;
1180 * Enable APIC
1182 value |= APIC_SPIV_APIC_ENABLED;
1184 #ifdef CONFIG_X86_32
1186 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1187 * certain networking cards. If high frequency interrupts are
1188 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1189 * entry is masked/unmasked at a high rate as well then sooner or
1190 * later IOAPIC line gets 'stuck', no more interrupts are received
1191 * from the device. If focus CPU is disabled then the hang goes
1192 * away, oh well :-(
1194 * [ This bug can be reproduced easily with a level-triggered
1195 * PCI Ne2000 networking cards and PII/PIII processors, dual
1196 * BX chipset. ]
1199 * Actually disabling the focus CPU check just makes the hang less
1200 * frequent as it makes the interrupt distributon model be more
1201 * like LRU than MRU (the short-term load is more even across CPUs).
1202 * See also the comment in end_level_ioapic_irq(). --macro
1206 * - enable focus processor (bit==0)
1207 * - 64bit mode always use processor focus
1208 * so no need to set it
1210 value &= ~APIC_SPIV_FOCUS_DISABLED;
1211 #endif
1214 * Set spurious IRQ vector
1216 value |= SPURIOUS_APIC_VECTOR;
1217 apic_write(APIC_SPIV, value);
1220 * Set up LVT0, LVT1:
1222 * set up through-local-APIC on the BP's LINT0. This is not
1223 * strictly necessary in pure symmetric-IO mode, but sometimes
1224 * we delegate interrupts to the 8259A.
1227 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1229 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1230 if (!smp_processor_id() && (pic_mode || !value)) {
1231 value = APIC_DM_EXTINT;
1232 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1233 smp_processor_id());
1234 } else {
1235 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1236 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1237 smp_processor_id());
1239 apic_write(APIC_LVT0, value);
1242 * only the BP should see the LINT1 NMI signal, obviously.
1244 if (!smp_processor_id())
1245 value = APIC_DM_NMI;
1246 else
1247 value = APIC_DM_NMI | APIC_LVT_MASKED;
1248 if (!lapic_is_integrated()) /* 82489DX */
1249 value |= APIC_LVT_LEVEL_TRIGGER;
1250 apic_write(APIC_LVT1, value);
1252 preempt_enable();
1254 #ifdef CONFIG_X86_MCE_INTEL
1255 /* Recheck CMCI information after local APIC is up on CPU #0 */
1256 if (smp_processor_id() == 0)
1257 cmci_recheck();
1258 #endif
1261 void __cpuinit end_local_APIC_setup(void)
1263 lapic_setup_esr();
1265 #ifdef CONFIG_X86_32
1267 unsigned int value;
1268 /* Disable the local apic timer */
1269 value = apic_read(APIC_LVTT);
1270 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1271 apic_write(APIC_LVTT, value);
1273 #endif
1275 setup_apic_nmi_watchdog(NULL);
1276 apic_pm_activate();
1279 #ifdef CONFIG_X86_X2APIC
1280 void check_x2apic(void)
1282 if (x2apic_enabled()) {
1283 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1284 x2apic_preenabled = x2apic = 1;
1288 void enable_x2apic(void)
1290 int msr, msr2;
1292 if (!x2apic)
1293 return;
1295 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1296 if (!(msr & X2APIC_ENABLE)) {
1297 pr_info("Enabling x2apic\n");
1298 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1302 void __init enable_IR_x2apic(void)
1304 #ifdef CONFIG_INTR_REMAP
1305 int ret;
1306 unsigned long flags;
1308 if (!cpu_has_x2apic)
1309 return;
1311 if (!x2apic_preenabled && disable_x2apic) {
1312 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1313 "because of nox2apic\n");
1314 return;
1317 if (x2apic_preenabled && disable_x2apic)
1318 panic("Bios already enabled x2apic, can't enforce nox2apic");
1320 if (!x2apic_preenabled && skip_ioapic_setup) {
1321 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1322 "because of skipping io-apic setup\n");
1323 return;
1326 ret = dmar_table_init();
1327 if (ret) {
1328 pr_info("dmar_table_init() failed with %d:\n", ret);
1330 if (x2apic_preenabled)
1331 panic("x2apic enabled by bios. But IR enabling failed");
1332 else
1333 pr_info("Not enabling x2apic,Intr-remapping\n");
1334 return;
1337 ret = save_IO_APIC_setup();
1338 if (ret) {
1339 pr_info("Saving IO-APIC state failed: %d\n", ret);
1340 goto end;
1343 local_irq_save(flags);
1344 mask_IO_APIC_setup();
1345 mask_8259A();
1347 ret = enable_intr_remapping(1);
1349 if (ret && x2apic_preenabled) {
1350 local_irq_restore(flags);
1351 panic("x2apic enabled by bios. But IR enabling failed");
1354 if (ret)
1355 goto end_restore;
1357 if (!x2apic) {
1358 x2apic = 1;
1359 enable_x2apic();
1362 end_restore:
1363 if (ret)
1365 * IR enabling failed
1367 restore_IO_APIC_setup();
1368 else
1369 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1371 unmask_8259A();
1372 local_irq_restore(flags);
1374 end:
1375 if (!ret) {
1376 if (!x2apic_preenabled)
1377 pr_info("Enabled x2apic and interrupt-remapping\n");
1378 else
1379 pr_info("Enabled Interrupt-remapping\n");
1380 } else
1381 pr_err("Failed to enable Interrupt-remapping and x2apic\n");
1382 #else
1383 if (!cpu_has_x2apic)
1384 return;
1386 if (x2apic_preenabled)
1387 panic("x2apic enabled prior OS handover,"
1388 " enable CONFIG_INTR_REMAP");
1390 pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1391 " and x2apic\n");
1392 #endif
1394 return;
1396 #endif /* CONFIG_X86_X2APIC */
1398 #ifdef CONFIG_X86_64
1400 * Detect and enable local APICs on non-SMP boards.
1401 * Original code written by Keir Fraser.
1402 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1403 * not correctly set up (usually the APIC timer won't work etc.)
1405 static int __init detect_init_APIC(void)
1407 if (!cpu_has_apic) {
1408 pr_info("No local APIC present\n");
1409 return -1;
1412 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1413 boot_cpu_physical_apicid = 0;
1414 return 0;
1416 #else
1418 * Detect and initialize APIC
1420 static int __init detect_init_APIC(void)
1422 u32 h, l, features;
1424 /* Disabled by kernel option? */
1425 if (disable_apic)
1426 return -1;
1428 switch (boot_cpu_data.x86_vendor) {
1429 case X86_VENDOR_AMD:
1430 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1431 (boot_cpu_data.x86 >= 15))
1432 break;
1433 goto no_apic;
1434 case X86_VENDOR_INTEL:
1435 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1436 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1437 break;
1438 goto no_apic;
1439 default:
1440 goto no_apic;
1443 if (!cpu_has_apic) {
1445 * Over-ride BIOS and try to enable the local APIC only if
1446 * "lapic" specified.
1448 if (!force_enable_local_apic) {
1449 pr_info("Local APIC disabled by BIOS -- "
1450 "you can enable it with \"lapic\"\n");
1451 return -1;
1454 * Some BIOSes disable the local APIC in the APIC_BASE
1455 * MSR. This can only be done in software for Intel P6 or later
1456 * and AMD K7 (Model > 1) or later.
1458 rdmsr(MSR_IA32_APICBASE, l, h);
1459 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1460 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1461 l &= ~MSR_IA32_APICBASE_BASE;
1462 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1463 wrmsr(MSR_IA32_APICBASE, l, h);
1464 enabled_via_apicbase = 1;
1468 * The APIC feature bit should now be enabled
1469 * in `cpuid'
1471 features = cpuid_edx(1);
1472 if (!(features & (1 << X86_FEATURE_APIC))) {
1473 pr_warning("Could not enable APIC!\n");
1474 return -1;
1476 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1477 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1479 /* The BIOS may have set up the APIC at some other address */
1480 rdmsr(MSR_IA32_APICBASE, l, h);
1481 if (l & MSR_IA32_APICBASE_ENABLE)
1482 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1484 pr_info("Found and enabled local APIC!\n");
1486 apic_pm_activate();
1488 return 0;
1490 no_apic:
1491 pr_info("No local APIC present or hardware disabled\n");
1492 return -1;
1494 #endif
1496 #ifdef CONFIG_X86_64
1497 void __init early_init_lapic_mapping(void)
1499 unsigned long phys_addr;
1502 * If no local APIC can be found then go out
1503 * : it means there is no mpatable and MADT
1505 if (!smp_found_config)
1506 return;
1508 phys_addr = mp_lapic_addr;
1510 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
1511 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1512 APIC_BASE, phys_addr);
1515 * Fetch the APIC ID of the BSP in case we have a
1516 * default configuration (or the MP table is broken).
1518 boot_cpu_physical_apicid = read_apic_id();
1520 #endif
1523 * init_apic_mappings - initialize APIC mappings
1525 void __init init_apic_mappings(void)
1527 if (x2apic) {
1528 boot_cpu_physical_apicid = read_apic_id();
1529 return;
1533 * If no local APIC can be found then set up a fake all
1534 * zeroes page to simulate the local APIC and another
1535 * one for the IO-APIC.
1537 if (!smp_found_config && detect_init_APIC()) {
1538 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1539 apic_phys = __pa(apic_phys);
1540 } else
1541 apic_phys = mp_lapic_addr;
1543 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1544 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1545 APIC_BASE, apic_phys);
1548 * Fetch the APIC ID of the BSP in case we have a
1549 * default configuration (or the MP table is broken).
1551 if (boot_cpu_physical_apicid == -1U)
1552 boot_cpu_physical_apicid = read_apic_id();
1556 * This initializes the IO-APIC and APIC hardware if this is
1557 * a UP kernel.
1559 int apic_version[MAX_APICS];
1561 int __init APIC_init_uniprocessor(void)
1563 if (disable_apic) {
1564 pr_info("Apic disabled\n");
1565 return -1;
1567 #ifdef CONFIG_X86_64
1568 if (!cpu_has_apic) {
1569 disable_apic = 1;
1570 pr_info("Apic disabled by BIOS\n");
1571 return -1;
1573 #else
1574 if (!smp_found_config && !cpu_has_apic)
1575 return -1;
1578 * Complain if the BIOS pretends there is one.
1580 if (!cpu_has_apic &&
1581 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1582 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1583 boot_cpu_physical_apicid);
1584 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1585 return -1;
1587 #endif
1589 enable_IR_x2apic();
1590 #ifdef CONFIG_X86_64
1591 default_setup_apic_routing();
1592 #endif
1594 verify_local_APIC();
1595 connect_bsp_APIC();
1597 #ifdef CONFIG_X86_64
1598 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1599 #else
1601 * Hack: In case of kdump, after a crash, kernel might be booting
1602 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1603 * might be zero if read from MP tables. Get it from LAPIC.
1605 # ifdef CONFIG_CRASH_DUMP
1606 boot_cpu_physical_apicid = read_apic_id();
1607 # endif
1608 #endif
1609 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1610 setup_local_APIC();
1612 #ifdef CONFIG_X86_IO_APIC
1614 * Now enable IO-APICs, actually call clear_IO_APIC
1615 * We need clear_IO_APIC before enabling error vector
1617 if (!skip_ioapic_setup && nr_ioapics)
1618 enable_IO_APIC();
1619 #endif
1621 end_local_APIC_setup();
1623 #ifdef CONFIG_X86_IO_APIC
1624 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1625 setup_IO_APIC();
1626 else {
1627 nr_ioapics = 0;
1628 localise_nmi_watchdog();
1630 #else
1631 localise_nmi_watchdog();
1632 #endif
1634 setup_boot_clock();
1635 #ifdef CONFIG_X86_64
1636 check_nmi_watchdog();
1637 #endif
1639 return 0;
1643 * Local APIC interrupts
1647 * This interrupt should _never_ happen with our APIC/SMP architecture
1649 void smp_spurious_interrupt(struct pt_regs *regs)
1651 u32 v;
1653 exit_idle();
1654 irq_enter();
1656 * Check if this really is a spurious interrupt and ACK it
1657 * if it is a vectored one. Just in case...
1658 * Spurious interrupts should not be ACKed.
1660 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1661 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1662 ack_APIC_irq();
1664 inc_irq_stat(irq_spurious_count);
1666 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1667 pr_info("spurious APIC interrupt on CPU#%d, "
1668 "should never happen.\n", smp_processor_id());
1669 irq_exit();
1673 * This interrupt should never happen with our APIC/SMP architecture
1675 void smp_error_interrupt(struct pt_regs *regs)
1677 u32 v, v1;
1679 exit_idle();
1680 irq_enter();
1681 /* First tickle the hardware, only then report what went on. -- REW */
1682 v = apic_read(APIC_ESR);
1683 apic_write(APIC_ESR, 0);
1684 v1 = apic_read(APIC_ESR);
1685 ack_APIC_irq();
1686 atomic_inc(&irq_err_count);
1689 * Here is what the APIC error bits mean:
1690 * 0: Send CS error
1691 * 1: Receive CS error
1692 * 2: Send accept error
1693 * 3: Receive accept error
1694 * 4: Reserved
1695 * 5: Send illegal vector
1696 * 6: Received illegal vector
1697 * 7: Illegal register address
1699 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
1700 smp_processor_id(), v , v1);
1701 irq_exit();
1705 * connect_bsp_APIC - attach the APIC to the interrupt system
1707 void __init connect_bsp_APIC(void)
1709 #ifdef CONFIG_X86_32
1710 if (pic_mode) {
1712 * Do not trust the local APIC being empty at bootup.
1714 clear_local_APIC();
1716 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1717 * local APIC to INT and NMI lines.
1719 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1720 "enabling APIC mode.\n");
1721 outb(0x70, 0x22);
1722 outb(0x01, 0x23);
1724 #endif
1725 if (apic->enable_apic_mode)
1726 apic->enable_apic_mode();
1730 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1731 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1733 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1734 * APIC is disabled.
1736 void disconnect_bsp_APIC(int virt_wire_setup)
1738 unsigned int value;
1740 #ifdef CONFIG_X86_32
1741 if (pic_mode) {
1743 * Put the board back into PIC mode (has an effect only on
1744 * certain older boards). Note that APIC interrupts, including
1745 * IPIs, won't work beyond this point! The only exception are
1746 * INIT IPIs.
1748 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1749 "entering PIC mode.\n");
1750 outb(0x70, 0x22);
1751 outb(0x00, 0x23);
1752 return;
1754 #endif
1756 /* Go back to Virtual Wire compatibility mode */
1758 /* For the spurious interrupt use vector F, and enable it */
1759 value = apic_read(APIC_SPIV);
1760 value &= ~APIC_VECTOR_MASK;
1761 value |= APIC_SPIV_APIC_ENABLED;
1762 value |= 0xf;
1763 apic_write(APIC_SPIV, value);
1765 if (!virt_wire_setup) {
1767 * For LVT0 make it edge triggered, active high,
1768 * external and enabled
1770 value = apic_read(APIC_LVT0);
1771 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1772 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1773 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1774 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1775 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1776 apic_write(APIC_LVT0, value);
1777 } else {
1778 /* Disable LVT0 */
1779 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1783 * For LVT1 make it edge triggered, active high,
1784 * nmi and enabled
1786 value = apic_read(APIC_LVT1);
1787 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1788 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1789 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1790 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1791 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1792 apic_write(APIC_LVT1, value);
1795 void __cpuinit generic_processor_info(int apicid, int version)
1797 int cpu;
1800 * Validate version
1802 if (version == 0x0) {
1803 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1804 "fixing up to 0x10. (tell your hw vendor)\n",
1805 version);
1806 version = 0x10;
1808 apic_version[apicid] = version;
1810 if (num_processors >= nr_cpu_ids) {
1811 int max = nr_cpu_ids;
1812 int thiscpu = max + disabled_cpus;
1814 pr_warning(
1815 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1816 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1818 disabled_cpus++;
1819 return;
1822 num_processors++;
1823 cpu = cpumask_next_zero(-1, cpu_present_mask);
1825 if (version != apic_version[boot_cpu_physical_apicid])
1826 WARN_ONCE(1,
1827 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1828 apic_version[boot_cpu_physical_apicid], cpu, version);
1830 physid_set(apicid, phys_cpu_present_map);
1831 if (apicid == boot_cpu_physical_apicid) {
1833 * x86_bios_cpu_apicid is required to have processors listed
1834 * in same order as logical cpu numbers. Hence the first
1835 * entry is BSP, and so on.
1837 cpu = 0;
1839 if (apicid > max_physical_apicid)
1840 max_physical_apicid = apicid;
1842 #ifdef CONFIG_X86_32
1844 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1845 * but we need to work other dependencies like SMP_SUSPEND etc
1846 * before this can be done without some confusion.
1847 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1848 * - Ashok Raj <ashok.raj@intel.com>
1850 if (max_physical_apicid >= 8) {
1851 switch (boot_cpu_data.x86_vendor) {
1852 case X86_VENDOR_INTEL:
1853 if (!APIC_XAPIC(version)) {
1854 def_to_bigsmp = 0;
1855 break;
1857 /* If P4 and above fall through */
1858 case X86_VENDOR_AMD:
1859 def_to_bigsmp = 1;
1862 #endif
1864 #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
1865 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1866 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1867 #endif
1869 set_cpu_possible(cpu, true);
1870 set_cpu_present(cpu, true);
1873 int hard_smp_processor_id(void)
1875 return read_apic_id();
1878 void default_init_apic_ldr(void)
1880 unsigned long val;
1882 apic_write(APIC_DFR, APIC_DFR_VALUE);
1883 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1884 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1885 apic_write(APIC_LDR, val);
1888 #ifdef CONFIG_X86_32
1889 int default_apicid_to_node(int logical_apicid)
1891 #ifdef CONFIG_SMP
1892 return apicid_2_node[hard_smp_processor_id()];
1893 #else
1894 return 0;
1895 #endif
1897 #endif
1900 * Power management
1902 #ifdef CONFIG_PM
1904 static struct {
1906 * 'active' is true if the local APIC was enabled by us and
1907 * not the BIOS; this signifies that we are also responsible
1908 * for disabling it before entering apm/acpi suspend
1910 int active;
1911 /* r/w apic fields */
1912 unsigned int apic_id;
1913 unsigned int apic_taskpri;
1914 unsigned int apic_ldr;
1915 unsigned int apic_dfr;
1916 unsigned int apic_spiv;
1917 unsigned int apic_lvtt;
1918 unsigned int apic_lvtpc;
1919 unsigned int apic_lvt0;
1920 unsigned int apic_lvt1;
1921 unsigned int apic_lvterr;
1922 unsigned int apic_tmict;
1923 unsigned int apic_tdcr;
1924 unsigned int apic_thmr;
1925 } apic_pm_state;
1927 static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1929 unsigned long flags;
1930 int maxlvt;
1932 if (!apic_pm_state.active)
1933 return 0;
1935 maxlvt = lapic_get_maxlvt();
1937 apic_pm_state.apic_id = apic_read(APIC_ID);
1938 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1939 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1940 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1941 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1942 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1943 if (maxlvt >= 4)
1944 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1945 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1946 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1947 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1948 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1949 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1950 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1951 if (maxlvt >= 5)
1952 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1953 #endif
1955 local_irq_save(flags);
1956 disable_local_APIC();
1957 local_irq_restore(flags);
1958 return 0;
1961 static int lapic_resume(struct sys_device *dev)
1963 unsigned int l, h;
1964 unsigned long flags;
1965 int maxlvt;
1967 if (!apic_pm_state.active)
1968 return 0;
1970 maxlvt = lapic_get_maxlvt();
1972 local_irq_save(flags);
1974 if (x2apic)
1975 enable_x2apic();
1976 else {
1978 * Make sure the APICBASE points to the right address
1980 * FIXME! This will be wrong if we ever support suspend on
1981 * SMP! We'll need to do this as part of the CPU restore!
1983 rdmsr(MSR_IA32_APICBASE, l, h);
1984 l &= ~MSR_IA32_APICBASE_BASE;
1985 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1986 wrmsr(MSR_IA32_APICBASE, l, h);
1989 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1990 apic_write(APIC_ID, apic_pm_state.apic_id);
1991 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1992 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1993 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1994 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1995 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1996 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
1997 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1998 if (maxlvt >= 5)
1999 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2000 #endif
2001 if (maxlvt >= 4)
2002 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2003 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2004 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2005 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2006 apic_write(APIC_ESR, 0);
2007 apic_read(APIC_ESR);
2008 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2009 apic_write(APIC_ESR, 0);
2010 apic_read(APIC_ESR);
2012 local_irq_restore(flags);
2014 return 0;
2018 * This device has no shutdown method - fully functioning local APICs
2019 * are needed on every CPU up until machine_halt/restart/poweroff.
2022 static struct sysdev_class lapic_sysclass = {
2023 .name = "lapic",
2024 .resume = lapic_resume,
2025 .suspend = lapic_suspend,
2028 static struct sys_device device_lapic = {
2029 .id = 0,
2030 .cls = &lapic_sysclass,
2033 static void __cpuinit apic_pm_activate(void)
2035 apic_pm_state.active = 1;
2038 static int __init init_lapic_sysfs(void)
2040 int error;
2042 if (!cpu_has_apic)
2043 return 0;
2044 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2046 error = sysdev_class_register(&lapic_sysclass);
2047 if (!error)
2048 error = sysdev_register(&device_lapic);
2049 return error;
2051 device_initcall(init_lapic_sysfs);
2053 #else /* CONFIG_PM */
2055 static void apic_pm_activate(void) { }
2057 #endif /* CONFIG_PM */
2059 #ifdef CONFIG_X86_64
2061 * apic_is_clustered_box() -- Check if we can expect good TSC
2063 * Thus far, the major user of this is IBM's Summit2 series:
2065 * Clustered boxes may have unsynced TSC problems if they are
2066 * multi-chassis. Use available data to take a good guess.
2067 * If in doubt, go HPET.
2069 __cpuinit int apic_is_clustered_box(void)
2071 int i, clusters, zeros;
2072 unsigned id;
2073 u16 *bios_cpu_apicid;
2074 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2077 * there is not this kind of box with AMD CPU yet.
2078 * Some AMD box with quadcore cpu and 8 sockets apicid
2079 * will be [4, 0x23] or [8, 0x27] could be thought to
2080 * vsmp box still need checking...
2082 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
2083 return 0;
2085 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
2086 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
2088 for (i = 0; i < nr_cpu_ids; i++) {
2089 /* are we being called early in kernel startup? */
2090 if (bios_cpu_apicid) {
2091 id = bios_cpu_apicid[i];
2092 } else if (i < nr_cpu_ids) {
2093 if (cpu_present(i))
2094 id = per_cpu(x86_bios_cpu_apicid, i);
2095 else
2096 continue;
2097 } else
2098 break;
2100 if (id != BAD_APICID)
2101 __set_bit(APIC_CLUSTERID(id), clustermap);
2104 /* Problem: Partially populated chassis may not have CPUs in some of
2105 * the APIC clusters they have been allocated. Only present CPUs have
2106 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2107 * Since clusters are allocated sequentially, count zeros only if
2108 * they are bounded by ones.
2110 clusters = 0;
2111 zeros = 0;
2112 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2113 if (test_bit(i, clustermap)) {
2114 clusters += 1 + zeros;
2115 zeros = 0;
2116 } else
2117 ++zeros;
2120 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2121 * not guaranteed to be synced between boards
2123 if (is_vsmp_box() && clusters > 1)
2124 return 1;
2127 * If clusters > 2, then should be multi-chassis.
2128 * May have to revisit this when multi-core + hyperthreaded CPUs come
2129 * out, but AFAIK this will work even for them.
2131 return (clusters > 2);
2133 #endif
2136 * APIC command line parameters
2138 static int __init setup_disableapic(char *arg)
2140 disable_apic = 1;
2141 setup_clear_cpu_cap(X86_FEATURE_APIC);
2142 return 0;
2144 early_param("disableapic", setup_disableapic);
2146 /* same as disableapic, for compatibility */
2147 static int __init setup_nolapic(char *arg)
2149 return setup_disableapic(arg);
2151 early_param("nolapic", setup_nolapic);
2153 static int __init parse_lapic_timer_c2_ok(char *arg)
2155 local_apic_timer_c2_ok = 1;
2156 return 0;
2158 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2160 static int __init parse_disable_apic_timer(char *arg)
2162 disable_apic_timer = 1;
2163 return 0;
2165 early_param("noapictimer", parse_disable_apic_timer);
2167 static int __init parse_nolapic_timer(char *arg)
2169 disable_apic_timer = 1;
2170 return 0;
2172 early_param("nolapic_timer", parse_nolapic_timer);
2174 static int __init apic_set_verbosity(char *arg)
2176 if (!arg) {
2177 #ifdef CONFIG_X86_64
2178 skip_ioapic_setup = 0;
2179 return 0;
2180 #endif
2181 return -EINVAL;
2184 if (strcmp("debug", arg) == 0)
2185 apic_verbosity = APIC_DEBUG;
2186 else if (strcmp("verbose", arg) == 0)
2187 apic_verbosity = APIC_VERBOSE;
2188 else {
2189 pr_warning("APIC Verbosity level %s not recognised"
2190 " use apic=verbose or apic=debug\n", arg);
2191 return -EINVAL;
2194 return 0;
2196 early_param("apic", apic_set_verbosity);
2198 static int __init lapic_insert_resource(void)
2200 if (!apic_phys)
2201 return -1;
2203 /* Put local APIC into the resource map. */
2204 lapic_resource.start = apic_phys;
2205 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2206 insert_resource(&iomem_resource, &lapic_resource);
2208 return 0;
2212 * need call insert after e820_reserve_resources()
2213 * that is using request_resource
2215 late_initcall(lapic_insert_resource);