iwlagn: Add power_level module parameter
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / net / wireless / iwlwifi / iwl-agn-lib.c
blobefdab6506ae773de33b608ebab40b70ebf098131
1 /******************************************************************************
3 * GPL LICENSE SUMMARY
5 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *****************************************************************************/
29 #include <linux/etherdevice.h>
30 #include <linux/kernel.h>
31 #include <linux/module.h>
32 #include <linux/init.h>
33 #include <linux/sched.h>
35 #include "iwl-dev.h"
36 #include "iwl-core.h"
37 #include "iwl-io.h"
38 #include "iwl-helpers.h"
39 #include "iwl-agn-hw.h"
40 #include "iwl-agn.h"
41 #include "iwl-sta.h"
43 static inline u32 iwlagn_get_scd_ssn(struct iwlagn_tx_resp *tx_resp)
45 return le32_to_cpup((__le32 *)&tx_resp->status +
46 tx_resp->frame_count) & MAX_SN;
49 static void iwlagn_count_tx_err_status(struct iwl_priv *priv, u16 status)
51 status &= TX_STATUS_MSK;
53 switch (status) {
54 case TX_STATUS_POSTPONE_DELAY:
55 priv->_agn.reply_tx_stats.pp_delay++;
56 break;
57 case TX_STATUS_POSTPONE_FEW_BYTES:
58 priv->_agn.reply_tx_stats.pp_few_bytes++;
59 break;
60 case TX_STATUS_POSTPONE_BT_PRIO:
61 priv->_agn.reply_tx_stats.pp_bt_prio++;
62 break;
63 case TX_STATUS_POSTPONE_QUIET_PERIOD:
64 priv->_agn.reply_tx_stats.pp_quiet_period++;
65 break;
66 case TX_STATUS_POSTPONE_CALC_TTAK:
67 priv->_agn.reply_tx_stats.pp_calc_ttak++;
68 break;
69 case TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
70 priv->_agn.reply_tx_stats.int_crossed_retry++;
71 break;
72 case TX_STATUS_FAIL_SHORT_LIMIT:
73 priv->_agn.reply_tx_stats.short_limit++;
74 break;
75 case TX_STATUS_FAIL_LONG_LIMIT:
76 priv->_agn.reply_tx_stats.long_limit++;
77 break;
78 case TX_STATUS_FAIL_FIFO_UNDERRUN:
79 priv->_agn.reply_tx_stats.fifo_underrun++;
80 break;
81 case TX_STATUS_FAIL_DRAIN_FLOW:
82 priv->_agn.reply_tx_stats.drain_flow++;
83 break;
84 case TX_STATUS_FAIL_RFKILL_FLUSH:
85 priv->_agn.reply_tx_stats.rfkill_flush++;
86 break;
87 case TX_STATUS_FAIL_LIFE_EXPIRE:
88 priv->_agn.reply_tx_stats.life_expire++;
89 break;
90 case TX_STATUS_FAIL_DEST_PS:
91 priv->_agn.reply_tx_stats.dest_ps++;
92 break;
93 case TX_STATUS_FAIL_HOST_ABORTED:
94 priv->_agn.reply_tx_stats.host_abort++;
95 break;
96 case TX_STATUS_FAIL_BT_RETRY:
97 priv->_agn.reply_tx_stats.bt_retry++;
98 break;
99 case TX_STATUS_FAIL_STA_INVALID:
100 priv->_agn.reply_tx_stats.sta_invalid++;
101 break;
102 case TX_STATUS_FAIL_FRAG_DROPPED:
103 priv->_agn.reply_tx_stats.frag_drop++;
104 break;
105 case TX_STATUS_FAIL_TID_DISABLE:
106 priv->_agn.reply_tx_stats.tid_disable++;
107 break;
108 case TX_STATUS_FAIL_FIFO_FLUSHED:
109 priv->_agn.reply_tx_stats.fifo_flush++;
110 break;
111 case TX_STATUS_FAIL_INSUFFICIENT_CF_POLL:
112 priv->_agn.reply_tx_stats.insuff_cf_poll++;
113 break;
114 case TX_STATUS_FAIL_PASSIVE_NO_RX:
115 priv->_agn.reply_tx_stats.fail_hw_drop++;
116 break;
117 case TX_STATUS_FAIL_NO_BEACON_ON_RADAR:
118 priv->_agn.reply_tx_stats.sta_color_mismatch++;
119 break;
120 default:
121 priv->_agn.reply_tx_stats.unknown++;
122 break;
126 static void iwlagn_count_agg_tx_err_status(struct iwl_priv *priv, u16 status)
128 status &= AGG_TX_STATUS_MSK;
130 switch (status) {
131 case AGG_TX_STATE_UNDERRUN_MSK:
132 priv->_agn.reply_agg_tx_stats.underrun++;
133 break;
134 case AGG_TX_STATE_BT_PRIO_MSK:
135 priv->_agn.reply_agg_tx_stats.bt_prio++;
136 break;
137 case AGG_TX_STATE_FEW_BYTES_MSK:
138 priv->_agn.reply_agg_tx_stats.few_bytes++;
139 break;
140 case AGG_TX_STATE_ABORT_MSK:
141 priv->_agn.reply_agg_tx_stats.abort++;
142 break;
143 case AGG_TX_STATE_LAST_SENT_TTL_MSK:
144 priv->_agn.reply_agg_tx_stats.last_sent_ttl++;
145 break;
146 case AGG_TX_STATE_LAST_SENT_TRY_CNT_MSK:
147 priv->_agn.reply_agg_tx_stats.last_sent_try++;
148 break;
149 case AGG_TX_STATE_LAST_SENT_BT_KILL_MSK:
150 priv->_agn.reply_agg_tx_stats.last_sent_bt_kill++;
151 break;
152 case AGG_TX_STATE_SCD_QUERY_MSK:
153 priv->_agn.reply_agg_tx_stats.scd_query++;
154 break;
155 case AGG_TX_STATE_TEST_BAD_CRC32_MSK:
156 priv->_agn.reply_agg_tx_stats.bad_crc32++;
157 break;
158 case AGG_TX_STATE_RESPONSE_MSK:
159 priv->_agn.reply_agg_tx_stats.response++;
160 break;
161 case AGG_TX_STATE_DUMP_TX_MSK:
162 priv->_agn.reply_agg_tx_stats.dump_tx++;
163 break;
164 case AGG_TX_STATE_DELAY_TX_MSK:
165 priv->_agn.reply_agg_tx_stats.delay_tx++;
166 break;
167 default:
168 priv->_agn.reply_agg_tx_stats.unknown++;
169 break;
173 static void iwlagn_set_tx_status(struct iwl_priv *priv,
174 struct ieee80211_tx_info *info,
175 struct iwl_rxon_context *ctx,
176 struct iwlagn_tx_resp *tx_resp,
177 int txq_id, bool is_agg)
179 u16 status = le16_to_cpu(tx_resp->status.status);
181 info->status.rates[0].count = tx_resp->failure_frame + 1;
182 if (is_agg)
183 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
184 info->flags |= iwl_tx_status_to_mac80211(status);
185 iwlagn_hwrate_to_tx_control(priv, le32_to_cpu(tx_resp->rate_n_flags),
186 info);
187 if (!iwl_is_tx_success(status))
188 iwlagn_count_tx_err_status(priv, status);
190 if (status == TX_STATUS_FAIL_PASSIVE_NO_RX &&
191 iwl_is_associated_ctx(ctx) && ctx->vif &&
192 ctx->vif->type == NL80211_IFTYPE_STATION) {
193 ctx->last_tx_rejected = true;
194 iwl_stop_queue(priv, &priv->txq[txq_id]);
197 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
198 "0x%x retries %d\n",
199 txq_id,
200 iwl_get_tx_fail_reason(status), status,
201 le32_to_cpu(tx_resp->rate_n_flags),
202 tx_resp->failure_frame);
205 #ifdef CONFIG_IWLWIFI_DEBUG
206 #define AGG_TX_STATE_FAIL(x) case AGG_TX_STATE_ ## x: return #x
208 const char *iwl_get_agg_tx_fail_reason(u16 status)
210 status &= AGG_TX_STATUS_MSK;
211 switch (status) {
212 case AGG_TX_STATE_TRANSMITTED:
213 return "SUCCESS";
214 AGG_TX_STATE_FAIL(UNDERRUN_MSK);
215 AGG_TX_STATE_FAIL(BT_PRIO_MSK);
216 AGG_TX_STATE_FAIL(FEW_BYTES_MSK);
217 AGG_TX_STATE_FAIL(ABORT_MSK);
218 AGG_TX_STATE_FAIL(LAST_SENT_TTL_MSK);
219 AGG_TX_STATE_FAIL(LAST_SENT_TRY_CNT_MSK);
220 AGG_TX_STATE_FAIL(LAST_SENT_BT_KILL_MSK);
221 AGG_TX_STATE_FAIL(SCD_QUERY_MSK);
222 AGG_TX_STATE_FAIL(TEST_BAD_CRC32_MSK);
223 AGG_TX_STATE_FAIL(RESPONSE_MSK);
224 AGG_TX_STATE_FAIL(DUMP_TX_MSK);
225 AGG_TX_STATE_FAIL(DELAY_TX_MSK);
228 return "UNKNOWN";
230 #endif /* CONFIG_IWLWIFI_DEBUG */
232 static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
233 struct iwl_ht_agg *agg,
234 struct iwlagn_tx_resp *tx_resp,
235 int txq_id, u16 start_idx)
237 u16 status;
238 struct agg_tx_status *frame_status = &tx_resp->status;
239 struct ieee80211_hdr *hdr = NULL;
240 int i, sh, idx;
241 u16 seq;
243 if (agg->wait_for_ba)
244 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
246 agg->frame_count = tx_resp->frame_count;
247 agg->start_idx = start_idx;
248 agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
249 agg->bitmap = 0;
251 /* # frames attempted by Tx command */
252 if (agg->frame_count == 1) {
253 struct iwl_tx_info *txb;
255 /* Only one frame was attempted; no block-ack will arrive */
256 idx = start_idx;
258 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
259 agg->frame_count, agg->start_idx, idx);
260 txb = &priv->txq[txq_id].txb[idx];
261 iwlagn_set_tx_status(priv, IEEE80211_SKB_CB(txb->skb),
262 txb->ctx, tx_resp, txq_id, true);
263 agg->wait_for_ba = 0;
264 } else {
265 /* Two or more frames were attempted; expect block-ack */
266 u64 bitmap = 0;
269 * Start is the lowest frame sent. It may not be the first
270 * frame in the batch; we figure this out dynamically during
271 * the following loop.
273 int start = agg->start_idx;
275 /* Construct bit-map of pending frames within Tx window */
276 for (i = 0; i < agg->frame_count; i++) {
277 u16 sc;
278 status = le16_to_cpu(frame_status[i].status);
279 seq = le16_to_cpu(frame_status[i].sequence);
280 idx = SEQ_TO_INDEX(seq);
281 txq_id = SEQ_TO_QUEUE(seq);
283 if (status & AGG_TX_STATUS_MSK)
284 iwlagn_count_agg_tx_err_status(priv, status);
286 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
287 AGG_TX_STATE_ABORT_MSK))
288 continue;
290 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
291 agg->frame_count, txq_id, idx);
292 IWL_DEBUG_TX_REPLY(priv, "status %s (0x%08x), "
293 "try-count (0x%08x)\n",
294 iwl_get_agg_tx_fail_reason(status),
295 status & AGG_TX_STATUS_MSK,
296 status & AGG_TX_TRY_MSK);
298 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
299 if (!hdr) {
300 IWL_ERR(priv,
301 "BUG_ON idx doesn't point to valid skb"
302 " idx=%d, txq_id=%d\n", idx, txq_id);
303 return -1;
306 sc = le16_to_cpu(hdr->seq_ctrl);
307 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
308 IWL_ERR(priv,
309 "BUG_ON idx doesn't match seq control"
310 " idx=%d, seq_idx=%d, seq=%d\n",
311 idx, SEQ_TO_SN(sc),
312 hdr->seq_ctrl);
313 return -1;
316 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
317 i, idx, SEQ_TO_SN(sc));
320 * sh -> how many frames ahead of the starting frame is
321 * the current one?
323 * Note that all frames sent in the batch must be in a
324 * 64-frame window, so this number should be in [0,63].
325 * If outside of this window, then we've found a new
326 * "first" frame in the batch and need to change start.
328 sh = idx - start;
331 * If >= 64, out of window. start must be at the front
332 * of the circular buffer, idx must be near the end of
333 * the buffer, and idx is the new "first" frame. Shift
334 * the indices around.
336 if (sh >= 64) {
337 /* Shift bitmap by start - idx, wrapped */
338 sh = 0x100 - idx + start;
339 bitmap = bitmap << sh;
340 /* Now idx is the new start so sh = 0 */
341 sh = 0;
342 start = idx;
344 * If <= -64 then wraps the 256-pkt circular buffer
345 * (e.g., start = 255 and idx = 0, sh should be 1)
347 } else if (sh <= -64) {
348 sh = 0x100 - start + idx;
350 * If < 0 but > -64, out of window. idx is before start
351 * but not wrapped. Shift the indices around.
353 } else if (sh < 0) {
354 /* Shift by how far start is ahead of idx */
355 sh = start - idx;
356 bitmap = bitmap << sh;
357 /* Now idx is the new start so sh = 0 */
358 start = idx;
359 sh = 0;
361 /* Sequence number start + sh was sent in this batch */
362 bitmap |= 1ULL << sh;
363 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
364 start, (unsigned long long)bitmap);
368 * Store the bitmap and possibly the new start, if we wrapped
369 * the buffer above
371 agg->bitmap = bitmap;
372 agg->start_idx = start;
373 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
374 agg->frame_count, agg->start_idx,
375 (unsigned long long)agg->bitmap);
377 if (bitmap)
378 agg->wait_for_ba = 1;
380 return 0;
383 void iwl_check_abort_status(struct iwl_priv *priv,
384 u8 frame_count, u32 status)
386 if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
387 IWL_ERR(priv, "Tx flush command to flush out all frames\n");
388 if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
389 queue_work(priv->workqueue, &priv->tx_flush);
393 static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
394 struct iwl_rx_mem_buffer *rxb)
396 struct iwl_rx_packet *pkt = rxb_addr(rxb);
397 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
398 int txq_id = SEQ_TO_QUEUE(sequence);
399 int index = SEQ_TO_INDEX(sequence);
400 struct iwl_tx_queue *txq = &priv->txq[txq_id];
401 struct ieee80211_tx_info *info;
402 struct iwlagn_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
403 struct iwl_tx_info *txb;
404 u32 status = le16_to_cpu(tx_resp->status.status);
405 int tid;
406 int sta_id;
407 int freed;
408 unsigned long flags;
410 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
411 IWL_ERR(priv, "%s: Read index for DMA queue txq_id (%d) "
412 "index %d is out of range [0-%d] %d %d\n", __func__,
413 txq_id, index, txq->q.n_bd, txq->q.write_ptr,
414 txq->q.read_ptr);
415 return;
418 txq->time_stamp = jiffies;
419 txb = &txq->txb[txq->q.read_ptr];
420 info = IEEE80211_SKB_CB(txb->skb);
421 memset(&info->status, 0, sizeof(info->status));
423 tid = (tx_resp->ra_tid & IWLAGN_TX_RES_TID_MSK) >>
424 IWLAGN_TX_RES_TID_POS;
425 sta_id = (tx_resp->ra_tid & IWLAGN_TX_RES_RA_MSK) >>
426 IWLAGN_TX_RES_RA_POS;
428 spin_lock_irqsave(&priv->sta_lock, flags);
429 if (txq->sched_retry) {
430 const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
431 struct iwl_ht_agg *agg;
433 agg = &priv->stations[sta_id].tid[tid].agg;
435 * If the BT kill count is non-zero, we'll get this
436 * notification again.
438 if (tx_resp->bt_kill_count && tx_resp->frame_count == 1 &&
439 priv->cfg->bt_params &&
440 priv->cfg->bt_params->advanced_bt_coexist) {
441 IWL_DEBUG_COEX(priv, "receive reply tx with bt_kill\n");
443 iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
445 /* check if BAR is needed */
446 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
447 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
449 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
450 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
451 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
452 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
453 scd_ssn , index, txq_id, txq->swq_id);
455 freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
456 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
458 if (priv->mac80211_registered &&
459 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
460 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
461 iwl_wake_queue(priv, txq);
463 } else {
464 iwlagn_set_tx_status(priv, info, txb->ctx, tx_resp,
465 txq_id, false);
466 freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
467 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
469 if (priv->mac80211_registered &&
470 iwl_queue_space(&txq->q) > txq->q.low_mark &&
471 status != TX_STATUS_FAIL_PASSIVE_NO_RX)
472 iwl_wake_queue(priv, txq);
475 iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
477 iwl_check_abort_status(priv, tx_resp->frame_count, status);
478 spin_unlock_irqrestore(&priv->sta_lock, flags);
481 void iwlagn_rx_handler_setup(struct iwl_priv *priv)
483 /* init calibration handlers */
484 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
485 iwlagn_rx_calib_result;
486 priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
488 /* set up notification wait support */
489 spin_lock_init(&priv->_agn.notif_wait_lock);
490 INIT_LIST_HEAD(&priv->_agn.notif_waits);
491 init_waitqueue_head(&priv->_agn.notif_waitq);
494 void iwlagn_setup_deferred_work(struct iwl_priv *priv)
497 * nothing need to be done here anymore
498 * still keep for future use if needed
502 int iwlagn_hw_valid_rtc_data_addr(u32 addr)
504 return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
505 (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
508 int iwlagn_send_tx_power(struct iwl_priv *priv)
510 struct iwlagn_tx_power_dbm_cmd tx_power_cmd;
511 u8 tx_ant_cfg_cmd;
513 if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
514 "TX Power requested while scanning!\n"))
515 return -EAGAIN;
517 /* half dBm need to multiply */
518 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
520 if (priv->tx_power_lmt_in_half_dbm &&
521 priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
523 * For the newer devices which using enhanced/extend tx power
524 * table in EEPROM, the format is in half dBm. driver need to
525 * convert to dBm format before report to mac80211.
526 * By doing so, there is a possibility of 1/2 dBm resolution
527 * lost. driver will perform "round-up" operation before
528 * reporting, but it will cause 1/2 dBm tx power over the
529 * regulatory limit. Perform the checking here, if the
530 * "tx_power_user_lmt" is higher than EEPROM value (in
531 * half-dBm format), lower the tx power based on EEPROM
533 tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
535 tx_power_cmd.flags = IWLAGN_TX_POWER_NO_CLOSED;
536 tx_power_cmd.srv_chan_lmt = IWLAGN_TX_POWER_AUTO;
538 if (IWL_UCODE_API(priv->ucode_ver) == 1)
539 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
540 else
541 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
543 return iwl_send_cmd_pdu(priv, tx_ant_cfg_cmd, sizeof(tx_power_cmd),
544 &tx_power_cmd);
547 void iwlagn_temperature(struct iwl_priv *priv)
549 /* store temperature from correct statistics (in Celsius) */
550 priv->temperature = le32_to_cpu(priv->statistics.common.temperature);
551 iwl_tt_handler(priv);
554 u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
556 struct iwl_eeprom_calib_hdr {
557 u8 version;
558 u8 pa_type;
559 u16 voltage;
560 } *hdr;
562 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
563 EEPROM_CALIB_ALL);
564 return hdr->version;
569 * EEPROM
571 static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
573 u16 offset = 0;
575 if ((address & INDIRECT_ADDRESS) == 0)
576 return address;
578 switch (address & INDIRECT_TYPE_MSK) {
579 case INDIRECT_HOST:
580 offset = iwl_eeprom_query16(priv, EEPROM_LINK_HOST);
581 break;
582 case INDIRECT_GENERAL:
583 offset = iwl_eeprom_query16(priv, EEPROM_LINK_GENERAL);
584 break;
585 case INDIRECT_REGULATORY:
586 offset = iwl_eeprom_query16(priv, EEPROM_LINK_REGULATORY);
587 break;
588 case INDIRECT_TXP_LIMIT:
589 offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT);
590 break;
591 case INDIRECT_TXP_LIMIT_SIZE:
592 offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT_SIZE);
593 break;
594 case INDIRECT_CALIBRATION:
595 offset = iwl_eeprom_query16(priv, EEPROM_LINK_CALIBRATION);
596 break;
597 case INDIRECT_PROCESS_ADJST:
598 offset = iwl_eeprom_query16(priv, EEPROM_LINK_PROCESS_ADJST);
599 break;
600 case INDIRECT_OTHERS:
601 offset = iwl_eeprom_query16(priv, EEPROM_LINK_OTHERS);
602 break;
603 default:
604 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
605 address & INDIRECT_TYPE_MSK);
606 break;
609 /* translate the offset from words to byte */
610 return (address & ADDRESS_MSK) + (offset << 1);
613 const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
614 size_t offset)
616 u32 address = eeprom_indirect_address(priv, offset);
617 BUG_ON(address >= priv->cfg->base_params->eeprom_size);
618 return &priv->eeprom[address];
621 struct iwl_mod_params iwlagn_mod_params = {
622 .amsdu_size_8K = 1,
623 .restart_fw = 1,
624 .plcp_check = true,
625 .bt_coex_active = true,
626 .no_sleep_autoadjust = true,
627 .power_level = IWL_POWER_INDEX_1,
628 /* the rest are 0 by default */
631 void iwlagn_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
633 unsigned long flags;
634 int i;
635 spin_lock_irqsave(&rxq->lock, flags);
636 INIT_LIST_HEAD(&rxq->rx_free);
637 INIT_LIST_HEAD(&rxq->rx_used);
638 /* Fill the rx_used queue with _all_ of the Rx buffers */
639 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
640 /* In the reset function, these buffers may have been allocated
641 * to an SKB, so we need to unmap and free potential storage */
642 if (rxq->pool[i].page != NULL) {
643 dma_unmap_page(priv->bus.dev, rxq->pool[i].page_dma,
644 PAGE_SIZE << priv->hw_params.rx_page_order,
645 DMA_FROM_DEVICE);
646 __iwl_free_pages(priv, rxq->pool[i].page);
647 rxq->pool[i].page = NULL;
649 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
652 for (i = 0; i < RX_QUEUE_SIZE; i++)
653 rxq->queue[i] = NULL;
655 /* Set us so that we have processed and used all buffers, but have
656 * not restocked the Rx queue with fresh buffers */
657 rxq->read = rxq->write = 0;
658 rxq->write_actual = 0;
659 rxq->free_count = 0;
660 spin_unlock_irqrestore(&rxq->lock, flags);
663 int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
665 u32 rb_size;
666 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
667 u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
669 rb_timeout = RX_RB_TIMEOUT;
671 if (iwlagn_mod_params.amsdu_size_8K)
672 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
673 else
674 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
676 /* Stop Rx DMA */
677 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
679 /* Reset driver's Rx queue write index */
680 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
682 /* Tell device where to find RBD circular buffer in DRAM */
683 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
684 (u32)(rxq->bd_dma >> 8));
686 /* Tell device where in DRAM to update its Rx status */
687 iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
688 rxq->rb_stts_dma >> 4);
690 /* Enable Rx DMA
691 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
692 * the credit mechanism in 5000 HW RX FIFO
693 * Direct rx interrupts to hosts
694 * Rx buffer size 4 or 8k
695 * RB timeout 0x10
696 * 256 RBDs
698 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
699 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
700 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
701 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
702 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
703 rb_size|
704 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
705 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
707 /* Set interrupt coalescing timer to default (2048 usecs) */
708 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
710 return 0;
713 static void iwlagn_set_pwr_vmain(struct iwl_priv *priv)
716 * (for documentation purposes)
717 * to set power to V_AUX, do:
719 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
720 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
721 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
722 ~APMG_PS_CTRL_MSK_PWR_SRC);
725 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
726 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
727 ~APMG_PS_CTRL_MSK_PWR_SRC);
730 int iwlagn_hw_nic_init(struct iwl_priv *priv)
732 unsigned long flags;
733 struct iwl_rx_queue *rxq = &priv->rxq;
734 int ret;
736 /* nic_init */
737 spin_lock_irqsave(&priv->lock, flags);
738 priv->cfg->ops->lib->apm_ops.init(priv);
740 /* Set interrupt coalescing calibration timer to default (512 usecs) */
741 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
743 spin_unlock_irqrestore(&priv->lock, flags);
745 iwlagn_set_pwr_vmain(priv);
747 priv->cfg->ops->lib->apm_ops.config(priv);
749 /* Allocate the RX queue, or reset if it is already allocated */
750 if (!rxq->bd) {
751 ret = iwl_rx_queue_alloc(priv);
752 if (ret) {
753 IWL_ERR(priv, "Unable to initialize Rx queue\n");
754 return -ENOMEM;
756 } else
757 iwlagn_rx_queue_reset(priv, rxq);
759 iwlagn_rx_replenish(priv);
761 iwlagn_rx_init(priv, rxq);
763 spin_lock_irqsave(&priv->lock, flags);
765 rxq->need_update = 1;
766 iwl_rx_queue_update_write_ptr(priv, rxq);
768 spin_unlock_irqrestore(&priv->lock, flags);
770 /* Allocate or reset and init all Tx and Command queues */
771 if (!priv->txq) {
772 ret = iwlagn_txq_ctx_alloc(priv);
773 if (ret)
774 return ret;
775 } else
776 iwlagn_txq_ctx_reset(priv);
778 if (priv->cfg->base_params->shadow_reg_enable) {
779 /* enable shadow regs in HW */
780 iwl_set_bit(priv, CSR_MAC_SHADOW_REG_CTRL,
781 0x800FFFFF);
784 set_bit(STATUS_INIT, &priv->status);
786 return 0;
790 * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
792 static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
793 dma_addr_t dma_addr)
795 return cpu_to_le32((u32)(dma_addr >> 8));
799 * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
801 * If there are slots in the RX queue that need to be restocked,
802 * and we have free pre-allocated buffers, fill the ranks as much
803 * as we can, pulling from rx_free.
805 * This moves the 'write' index forward to catch up with 'processed', and
806 * also updates the memory address in the firmware to reference the new
807 * target buffer.
809 void iwlagn_rx_queue_restock(struct iwl_priv *priv)
811 struct iwl_rx_queue *rxq = &priv->rxq;
812 struct list_head *element;
813 struct iwl_rx_mem_buffer *rxb;
814 unsigned long flags;
816 spin_lock_irqsave(&rxq->lock, flags);
817 while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
818 /* The overwritten rxb must be a used one */
819 rxb = rxq->queue[rxq->write];
820 BUG_ON(rxb && rxb->page);
822 /* Get next free Rx buffer, remove from free list */
823 element = rxq->rx_free.next;
824 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
825 list_del(element);
827 /* Point to Rx buffer via next RBD in circular buffer */
828 rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
829 rxb->page_dma);
830 rxq->queue[rxq->write] = rxb;
831 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
832 rxq->free_count--;
834 spin_unlock_irqrestore(&rxq->lock, flags);
835 /* If the pre-allocated buffer pool is dropping low, schedule to
836 * refill it */
837 if (rxq->free_count <= RX_LOW_WATERMARK)
838 queue_work(priv->workqueue, &priv->rx_replenish);
841 /* If we've added more space for the firmware to place data, tell it.
842 * Increment device's write pointer in multiples of 8. */
843 if (rxq->write_actual != (rxq->write & ~0x7)) {
844 spin_lock_irqsave(&rxq->lock, flags);
845 rxq->need_update = 1;
846 spin_unlock_irqrestore(&rxq->lock, flags);
847 iwl_rx_queue_update_write_ptr(priv, rxq);
852 * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
854 * When moving to rx_free an SKB is allocated for the slot.
856 * Also restock the Rx queue via iwl_rx_queue_restock.
857 * This is called as a scheduled work item (except for during initialization)
859 void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
861 struct iwl_rx_queue *rxq = &priv->rxq;
862 struct list_head *element;
863 struct iwl_rx_mem_buffer *rxb;
864 struct page *page;
865 unsigned long flags;
866 gfp_t gfp_mask = priority;
868 while (1) {
869 spin_lock_irqsave(&rxq->lock, flags);
870 if (list_empty(&rxq->rx_used)) {
871 spin_unlock_irqrestore(&rxq->lock, flags);
872 return;
874 spin_unlock_irqrestore(&rxq->lock, flags);
876 if (rxq->free_count > RX_LOW_WATERMARK)
877 gfp_mask |= __GFP_NOWARN;
879 if (priv->hw_params.rx_page_order > 0)
880 gfp_mask |= __GFP_COMP;
882 /* Alloc a new receive buffer */
883 page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
884 if (!page) {
885 if (net_ratelimit())
886 IWL_DEBUG_INFO(priv, "alloc_pages failed, "
887 "order: %d\n",
888 priv->hw_params.rx_page_order);
890 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
891 net_ratelimit())
892 IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
893 priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
894 rxq->free_count);
895 /* We don't reschedule replenish work here -- we will
896 * call the restock method and if it still needs
897 * more buffers it will schedule replenish */
898 return;
901 spin_lock_irqsave(&rxq->lock, flags);
903 if (list_empty(&rxq->rx_used)) {
904 spin_unlock_irqrestore(&rxq->lock, flags);
905 __free_pages(page, priv->hw_params.rx_page_order);
906 return;
908 element = rxq->rx_used.next;
909 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
910 list_del(element);
912 spin_unlock_irqrestore(&rxq->lock, flags);
914 BUG_ON(rxb->page);
915 rxb->page = page;
916 /* Get physical address of the RB */
917 rxb->page_dma = dma_map_page(priv->bus.dev, page, 0,
918 PAGE_SIZE << priv->hw_params.rx_page_order,
919 DMA_FROM_DEVICE);
920 /* dma address must be no more than 36 bits */
921 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
922 /* and also 256 byte aligned! */
923 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
925 spin_lock_irqsave(&rxq->lock, flags);
927 list_add_tail(&rxb->list, &rxq->rx_free);
928 rxq->free_count++;
930 spin_unlock_irqrestore(&rxq->lock, flags);
934 void iwlagn_rx_replenish(struct iwl_priv *priv)
936 unsigned long flags;
938 iwlagn_rx_allocate(priv, GFP_KERNEL);
940 spin_lock_irqsave(&priv->lock, flags);
941 iwlagn_rx_queue_restock(priv);
942 spin_unlock_irqrestore(&priv->lock, flags);
945 void iwlagn_rx_replenish_now(struct iwl_priv *priv)
947 iwlagn_rx_allocate(priv, GFP_ATOMIC);
949 iwlagn_rx_queue_restock(priv);
952 /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
953 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
954 * This free routine walks the list of POOL entries and if SKB is set to
955 * non NULL it is unmapped and freed
957 void iwlagn_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
959 int i;
960 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
961 if (rxq->pool[i].page != NULL) {
962 dma_unmap_page(priv->bus.dev, rxq->pool[i].page_dma,
963 PAGE_SIZE << priv->hw_params.rx_page_order,
964 DMA_FROM_DEVICE);
965 __iwl_free_pages(priv, rxq->pool[i].page);
966 rxq->pool[i].page = NULL;
970 dma_free_coherent(priv->bus.dev, 4 * RX_QUEUE_SIZE,
971 rxq->bd, rxq->bd_dma);
972 dma_free_coherent(priv->bus.dev,
973 sizeof(struct iwl_rb_status),
974 rxq->rb_stts, rxq->rb_stts_dma);
975 rxq->bd = NULL;
976 rxq->rb_stts = NULL;
979 int iwlagn_rxq_stop(struct iwl_priv *priv)
982 /* stop Rx DMA */
983 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
984 iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
985 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
987 return 0;
990 int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
992 int idx = 0;
993 int band_offset = 0;
995 /* HT rate format: mac80211 wants an MCS number, which is just LSB */
996 if (rate_n_flags & RATE_MCS_HT_MSK) {
997 idx = (rate_n_flags & 0xff);
998 return idx;
999 /* Legacy rate format, search for match in table */
1000 } else {
1001 if (band == IEEE80211_BAND_5GHZ)
1002 band_offset = IWL_FIRST_OFDM_RATE;
1003 for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
1004 if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
1005 return idx - band_offset;
1008 return -1;
1011 static int iwl_get_single_channel_for_scan(struct iwl_priv *priv,
1012 struct ieee80211_vif *vif,
1013 enum ieee80211_band band,
1014 struct iwl_scan_channel *scan_ch)
1016 const struct ieee80211_supported_band *sband;
1017 u16 passive_dwell = 0;
1018 u16 active_dwell = 0;
1019 int added = 0;
1020 u16 channel = 0;
1022 sband = iwl_get_hw_mode(priv, band);
1023 if (!sband) {
1024 IWL_ERR(priv, "invalid band\n");
1025 return added;
1028 active_dwell = iwl_get_active_dwell_time(priv, band, 0);
1029 passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
1031 if (passive_dwell <= active_dwell)
1032 passive_dwell = active_dwell + 1;
1034 channel = iwl_get_single_channel_number(priv, band);
1035 if (channel) {
1036 scan_ch->channel = cpu_to_le16(channel);
1037 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
1038 scan_ch->active_dwell = cpu_to_le16(active_dwell);
1039 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
1040 /* Set txpower levels to defaults */
1041 scan_ch->dsp_atten = 110;
1042 if (band == IEEE80211_BAND_5GHZ)
1043 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
1044 else
1045 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
1046 added++;
1047 } else
1048 IWL_ERR(priv, "no valid channel found\n");
1049 return added;
1052 static int iwl_get_channels_for_scan(struct iwl_priv *priv,
1053 struct ieee80211_vif *vif,
1054 enum ieee80211_band band,
1055 u8 is_active, u8 n_probes,
1056 struct iwl_scan_channel *scan_ch)
1058 struct ieee80211_channel *chan;
1059 const struct ieee80211_supported_band *sband;
1060 const struct iwl_channel_info *ch_info;
1061 u16 passive_dwell = 0;
1062 u16 active_dwell = 0;
1063 int added, i;
1064 u16 channel;
1066 sband = iwl_get_hw_mode(priv, band);
1067 if (!sband)
1068 return 0;
1070 active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
1071 passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
1073 if (passive_dwell <= active_dwell)
1074 passive_dwell = active_dwell + 1;
1076 for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
1077 chan = priv->scan_request->channels[i];
1079 if (chan->band != band)
1080 continue;
1082 channel = chan->hw_value;
1083 scan_ch->channel = cpu_to_le16(channel);
1085 ch_info = iwl_get_channel_info(priv, band, channel);
1086 if (!is_channel_valid(ch_info)) {
1087 IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
1088 channel);
1089 continue;
1092 if (!is_active || is_channel_passive(ch_info) ||
1093 (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
1094 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
1095 else
1096 scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
1098 if (n_probes)
1099 scan_ch->type |= IWL_SCAN_PROBE_MASK(n_probes);
1101 scan_ch->active_dwell = cpu_to_le16(active_dwell);
1102 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
1104 /* Set txpower levels to defaults */
1105 scan_ch->dsp_atten = 110;
1107 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
1108 * power level:
1109 * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
1111 if (band == IEEE80211_BAND_5GHZ)
1112 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
1113 else
1114 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
1116 IWL_DEBUG_SCAN(priv, "Scanning ch=%d prob=0x%X [%s %d]\n",
1117 channel, le32_to_cpu(scan_ch->type),
1118 (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
1119 "ACTIVE" : "PASSIVE",
1120 (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
1121 active_dwell : passive_dwell);
1123 scan_ch++;
1124 added++;
1127 IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
1128 return added;
1131 static int iwl_fill_offch_tx(struct iwl_priv *priv, void *data, size_t maxlen)
1133 struct sk_buff *skb = priv->_agn.offchan_tx_skb;
1135 if (skb->len < maxlen)
1136 maxlen = skb->len;
1138 memcpy(data, skb->data, maxlen);
1140 return maxlen;
1143 int iwlagn_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
1145 struct iwl_host_cmd cmd = {
1146 .id = REPLY_SCAN_CMD,
1147 .len = { sizeof(struct iwl_scan_cmd), },
1149 struct iwl_scan_cmd *scan;
1150 struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
1151 u32 rate_flags = 0;
1152 u16 cmd_len;
1153 u16 rx_chain = 0;
1154 enum ieee80211_band band;
1155 u8 n_probes = 0;
1156 u8 rx_ant = priv->hw_params.valid_rx_ant;
1157 u8 rate;
1158 bool is_active = false;
1159 int chan_mod;
1160 u8 active_chains;
1161 u8 scan_tx_antennas = priv->hw_params.valid_tx_ant;
1162 int ret;
1164 lockdep_assert_held(&priv->mutex);
1166 if (vif)
1167 ctx = iwl_rxon_ctx_from_vif(vif);
1169 if (!priv->scan_cmd) {
1170 priv->scan_cmd = kmalloc(sizeof(struct iwl_scan_cmd) +
1171 IWL_MAX_SCAN_SIZE, GFP_KERNEL);
1172 if (!priv->scan_cmd) {
1173 IWL_DEBUG_SCAN(priv,
1174 "fail to allocate memory for scan\n");
1175 return -ENOMEM;
1178 scan = priv->scan_cmd;
1179 memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
1181 scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
1182 scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
1184 if (priv->scan_type != IWL_SCAN_OFFCH_TX &&
1185 iwl_is_any_associated(priv)) {
1186 u16 interval = 0;
1187 u32 extra;
1188 u32 suspend_time = 100;
1189 u32 scan_suspend_time = 100;
1191 IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
1192 switch (priv->scan_type) {
1193 case IWL_SCAN_OFFCH_TX:
1194 WARN_ON(1);
1195 break;
1196 case IWL_SCAN_RADIO_RESET:
1197 interval = 0;
1198 break;
1199 case IWL_SCAN_NORMAL:
1200 interval = vif->bss_conf.beacon_int;
1201 break;
1204 scan->suspend_time = 0;
1205 scan->max_out_time = cpu_to_le32(200 * 1024);
1206 if (!interval)
1207 interval = suspend_time;
1209 extra = (suspend_time / interval) << 22;
1210 scan_suspend_time = (extra |
1211 ((suspend_time % interval) * 1024));
1212 scan->suspend_time = cpu_to_le32(scan_suspend_time);
1213 IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
1214 scan_suspend_time, interval);
1215 } else if (priv->scan_type == IWL_SCAN_OFFCH_TX) {
1216 scan->suspend_time = 0;
1217 scan->max_out_time =
1218 cpu_to_le32(1024 * priv->_agn.offchan_tx_timeout);
1221 switch (priv->scan_type) {
1222 case IWL_SCAN_RADIO_RESET:
1223 IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
1224 break;
1225 case IWL_SCAN_NORMAL:
1226 if (priv->scan_request->n_ssids) {
1227 int i, p = 0;
1228 IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
1229 for (i = 0; i < priv->scan_request->n_ssids; i++) {
1230 /* always does wildcard anyway */
1231 if (!priv->scan_request->ssids[i].ssid_len)
1232 continue;
1233 scan->direct_scan[p].id = WLAN_EID_SSID;
1234 scan->direct_scan[p].len =
1235 priv->scan_request->ssids[i].ssid_len;
1236 memcpy(scan->direct_scan[p].ssid,
1237 priv->scan_request->ssids[i].ssid,
1238 priv->scan_request->ssids[i].ssid_len);
1239 n_probes++;
1240 p++;
1242 is_active = true;
1243 } else
1244 IWL_DEBUG_SCAN(priv, "Start passive scan.\n");
1245 break;
1246 case IWL_SCAN_OFFCH_TX:
1247 IWL_DEBUG_SCAN(priv, "Start offchannel TX scan.\n");
1248 break;
1251 scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
1252 scan->tx_cmd.sta_id = ctx->bcast_sta_id;
1253 scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
1255 switch (priv->scan_band) {
1256 case IEEE80211_BAND_2GHZ:
1257 scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
1258 chan_mod = le32_to_cpu(
1259 priv->contexts[IWL_RXON_CTX_BSS].active.flags &
1260 RXON_FLG_CHANNEL_MODE_MSK)
1261 >> RXON_FLG_CHANNEL_MODE_POS;
1262 if (chan_mod == CHANNEL_MODE_PURE_40) {
1263 rate = IWL_RATE_6M_PLCP;
1264 } else {
1265 rate = IWL_RATE_1M_PLCP;
1266 rate_flags = RATE_MCS_CCK_MSK;
1269 * Internal scans are passive, so we can indiscriminately set
1270 * the BT ignore flag on 2.4 GHz since it applies to TX only.
1272 if (priv->cfg->bt_params &&
1273 priv->cfg->bt_params->advanced_bt_coexist)
1274 scan->tx_cmd.tx_flags |= TX_CMD_FLG_IGNORE_BT;
1275 break;
1276 case IEEE80211_BAND_5GHZ:
1277 rate = IWL_RATE_6M_PLCP;
1278 break;
1279 default:
1280 IWL_WARN(priv, "Invalid scan band\n");
1281 return -EIO;
1285 * If active scanning is requested but a certain channel is
1286 * marked passive, we can do active scanning if we detect
1287 * transmissions.
1289 * There is an issue with some firmware versions that triggers
1290 * a sysassert on a "good CRC threshold" of zero (== disabled),
1291 * on a radar channel even though this means that we should NOT
1292 * send probes.
1294 * The "good CRC threshold" is the number of frames that we
1295 * need to receive during our dwell time on a channel before
1296 * sending out probes -- setting this to a huge value will
1297 * mean we never reach it, but at the same time work around
1298 * the aforementioned issue. Thus use IWL_GOOD_CRC_TH_NEVER
1299 * here instead of IWL_GOOD_CRC_TH_DISABLED.
1301 * This was fixed in later versions along with some other
1302 * scan changes, and the threshold behaves as a flag in those
1303 * versions.
1305 if (priv->new_scan_threshold_behaviour)
1306 scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
1307 IWL_GOOD_CRC_TH_DISABLED;
1308 else
1309 scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
1310 IWL_GOOD_CRC_TH_NEVER;
1312 band = priv->scan_band;
1314 if (priv->cfg->scan_rx_antennas[band])
1315 rx_ant = priv->cfg->scan_rx_antennas[band];
1317 if (band == IEEE80211_BAND_2GHZ &&
1318 priv->cfg->bt_params &&
1319 priv->cfg->bt_params->advanced_bt_coexist) {
1320 /* transmit 2.4 GHz probes only on first antenna */
1321 scan_tx_antennas = first_antenna(scan_tx_antennas);
1324 priv->scan_tx_ant[band] = iwl_toggle_tx_ant(priv, priv->scan_tx_ant[band],
1325 scan_tx_antennas);
1326 rate_flags |= iwl_ant_idx_to_flags(priv->scan_tx_ant[band]);
1327 scan->tx_cmd.rate_n_flags = iwl_hw_set_rate_n_flags(rate, rate_flags);
1329 /* In power save mode use one chain, otherwise use all chains */
1330 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
1331 /* rx_ant has been set to all valid chains previously */
1332 active_chains = rx_ant &
1333 ((u8)(priv->chain_noise_data.active_chains));
1334 if (!active_chains)
1335 active_chains = rx_ant;
1337 IWL_DEBUG_SCAN(priv, "chain_noise_data.active_chains: %u\n",
1338 priv->chain_noise_data.active_chains);
1340 rx_ant = first_antenna(active_chains);
1342 if (priv->cfg->bt_params &&
1343 priv->cfg->bt_params->advanced_bt_coexist &&
1344 priv->bt_full_concurrent) {
1345 /* operated as 1x1 in full concurrency mode */
1346 rx_ant = first_antenna(rx_ant);
1349 /* MIMO is not used here, but value is required */
1350 rx_chain |= priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
1351 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
1352 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
1353 rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
1354 scan->rx_chain = cpu_to_le16(rx_chain);
1355 switch (priv->scan_type) {
1356 case IWL_SCAN_NORMAL:
1357 cmd_len = iwl_fill_probe_req(priv,
1358 (struct ieee80211_mgmt *)scan->data,
1359 vif->addr,
1360 priv->scan_request->ie,
1361 priv->scan_request->ie_len,
1362 IWL_MAX_SCAN_SIZE - sizeof(*scan));
1363 break;
1364 case IWL_SCAN_RADIO_RESET:
1365 /* use bcast addr, will not be transmitted but must be valid */
1366 cmd_len = iwl_fill_probe_req(priv,
1367 (struct ieee80211_mgmt *)scan->data,
1368 iwl_bcast_addr, NULL, 0,
1369 IWL_MAX_SCAN_SIZE - sizeof(*scan));
1370 break;
1371 case IWL_SCAN_OFFCH_TX:
1372 cmd_len = iwl_fill_offch_tx(priv, scan->data,
1373 IWL_MAX_SCAN_SIZE
1374 - sizeof(*scan)
1375 - sizeof(struct iwl_scan_channel));
1376 scan->scan_flags |= IWL_SCAN_FLAGS_ACTION_FRAME_TX;
1377 break;
1378 default:
1379 BUG();
1381 scan->tx_cmd.len = cpu_to_le16(cmd_len);
1383 scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
1384 RXON_FILTER_BCON_AWARE_MSK);
1386 switch (priv->scan_type) {
1387 case IWL_SCAN_RADIO_RESET:
1388 scan->channel_count =
1389 iwl_get_single_channel_for_scan(priv, vif, band,
1390 (void *)&scan->data[cmd_len]);
1391 break;
1392 case IWL_SCAN_NORMAL:
1393 scan->channel_count =
1394 iwl_get_channels_for_scan(priv, vif, band,
1395 is_active, n_probes,
1396 (void *)&scan->data[cmd_len]);
1397 break;
1398 case IWL_SCAN_OFFCH_TX: {
1399 struct iwl_scan_channel *scan_ch;
1401 scan->channel_count = 1;
1403 scan_ch = (void *)&scan->data[cmd_len];
1404 scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
1405 scan_ch->channel =
1406 cpu_to_le16(priv->_agn.offchan_tx_chan->hw_value);
1407 scan_ch->active_dwell =
1408 cpu_to_le16(priv->_agn.offchan_tx_timeout);
1409 scan_ch->passive_dwell = 0;
1411 /* Set txpower levels to defaults */
1412 scan_ch->dsp_atten = 110;
1414 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
1415 * power level:
1416 * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
1418 if (priv->_agn.offchan_tx_chan->band == IEEE80211_BAND_5GHZ)
1419 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
1420 else
1421 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
1423 break;
1426 if (scan->channel_count == 0) {
1427 IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
1428 return -EIO;
1431 cmd.len[0] += le16_to_cpu(scan->tx_cmd.len) +
1432 scan->channel_count * sizeof(struct iwl_scan_channel);
1433 cmd.data[0] = scan;
1434 cmd.dataflags[0] = IWL_HCMD_DFL_NOCOPY;
1435 scan->len = cpu_to_le16(cmd.len[0]);
1437 /* set scan bit here for PAN params */
1438 set_bit(STATUS_SCAN_HW, &priv->status);
1440 if (priv->cfg->ops->hcmd->set_pan_params) {
1441 ret = priv->cfg->ops->hcmd->set_pan_params(priv);
1442 if (ret)
1443 return ret;
1446 ret = iwl_send_cmd_sync(priv, &cmd);
1447 if (ret) {
1448 clear_bit(STATUS_SCAN_HW, &priv->status);
1449 if (priv->cfg->ops->hcmd->set_pan_params)
1450 priv->cfg->ops->hcmd->set_pan_params(priv);
1453 return ret;
1456 int iwlagn_manage_ibss_station(struct iwl_priv *priv,
1457 struct ieee80211_vif *vif, bool add)
1459 struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
1461 if (add)
1462 return iwlagn_add_bssid_station(priv, vif_priv->ctx,
1463 vif->bss_conf.bssid,
1464 &vif_priv->ibss_bssid_sta_id);
1465 return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
1466 vif->bss_conf.bssid);
1469 void iwl_free_tfds_in_queue(struct iwl_priv *priv,
1470 int sta_id, int tid, int freed)
1472 lockdep_assert_held(&priv->sta_lock);
1474 if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
1475 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1476 else {
1477 IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
1478 priv->stations[sta_id].tid[tid].tfds_in_queue,
1479 freed);
1480 priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
1484 #define IWL_FLUSH_WAIT_MS 2000
1486 int iwlagn_wait_tx_queue_empty(struct iwl_priv *priv)
1488 struct iwl_tx_queue *txq;
1489 struct iwl_queue *q;
1490 int cnt;
1491 unsigned long now = jiffies;
1492 int ret = 0;
1494 /* waiting for all the tx frames complete might take a while */
1495 for (cnt = 0; cnt < priv->hw_params.max_txq_num; cnt++) {
1496 if (cnt == priv->cmd_queue)
1497 continue;
1498 txq = &priv->txq[cnt];
1499 q = &txq->q;
1500 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1501 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1502 msleep(1);
1504 if (q->read_ptr != q->write_ptr) {
1505 IWL_ERR(priv, "fail to flush all tx fifo queues\n");
1506 ret = -ETIMEDOUT;
1507 break;
1510 return ret;
1513 #define IWL_TX_QUEUE_MSK 0xfffff
1516 * iwlagn_txfifo_flush: send REPLY_TXFIFO_FLUSH command to uCode
1518 * pre-requirements:
1519 * 1. acquire mutex before calling
1520 * 2. make sure rf is on and not in exit state
1522 int iwlagn_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
1524 struct iwl_txfifo_flush_cmd flush_cmd;
1525 struct iwl_host_cmd cmd = {
1526 .id = REPLY_TXFIFO_FLUSH,
1527 .len = { sizeof(struct iwl_txfifo_flush_cmd), },
1528 .flags = CMD_SYNC,
1529 .data = { &flush_cmd, },
1532 might_sleep();
1534 memset(&flush_cmd, 0, sizeof(flush_cmd));
1535 if (flush_control & BIT(IWL_RXON_CTX_BSS))
1536 flush_cmd.fifo_control = IWL_SCD_VO_MSK | IWL_SCD_VI_MSK |
1537 IWL_SCD_BE_MSK | IWL_SCD_BK_MSK |
1538 IWL_SCD_MGMT_MSK;
1539 if ((flush_control & BIT(IWL_RXON_CTX_PAN)) &&
1540 (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS)))
1541 flush_cmd.fifo_control |= IWL_PAN_SCD_VO_MSK |
1542 IWL_PAN_SCD_VI_MSK | IWL_PAN_SCD_BE_MSK |
1543 IWL_PAN_SCD_BK_MSK | IWL_PAN_SCD_MGMT_MSK |
1544 IWL_PAN_SCD_MULTICAST_MSK;
1546 if (priv->cfg->sku & EEPROM_SKU_CAP_11N_ENABLE)
1547 flush_cmd.fifo_control |= IWL_AGG_TX_QUEUE_MSK;
1549 IWL_DEBUG_INFO(priv, "fifo queue control: 0X%x\n",
1550 flush_cmd.fifo_control);
1551 flush_cmd.flush_control = cpu_to_le16(flush_control);
1553 return iwl_send_cmd(priv, &cmd);
1556 void iwlagn_dev_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
1558 mutex_lock(&priv->mutex);
1559 ieee80211_stop_queues(priv->hw);
1560 if (iwlagn_txfifo_flush(priv, IWL_DROP_ALL)) {
1561 IWL_ERR(priv, "flush request fail\n");
1562 goto done;
1564 IWL_DEBUG_INFO(priv, "wait transmit/flush all frames\n");
1565 iwlagn_wait_tx_queue_empty(priv);
1566 done:
1567 ieee80211_wake_queues(priv->hw);
1568 mutex_unlock(&priv->mutex);
1572 * BT coex
1575 * Macros to access the lookup table.
1577 * The lookup table has 7 inputs: bt3_prio, bt3_txrx, bt_rf_act, wifi_req,
1578 * wifi_prio, wifi_txrx and wifi_sh_ant_req.
1580 * It has three outputs: WLAN_ACTIVE, WLAN_KILL and ANT_SWITCH
1582 * The format is that "registers" 8 through 11 contain the WLAN_ACTIVE bits
1583 * one after another in 32-bit registers, and "registers" 0 through 7 contain
1584 * the WLAN_KILL and ANT_SWITCH bits interleaved (in that order).
1586 * These macros encode that format.
1588 #define LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, wifi_req, wifi_prio, \
1589 wifi_txrx, wifi_sh_ant_req) \
1590 (bt3_prio | (bt3_txrx << 1) | (bt_rf_act << 2) | (wifi_req << 3) | \
1591 (wifi_prio << 4) | (wifi_txrx << 5) | (wifi_sh_ant_req << 6))
1593 #define LUT_PTA_WLAN_ACTIVE_OP(lut, op, val) \
1594 lut[8 + ((val) >> 5)] op (cpu_to_le32(BIT((val) & 0x1f)))
1595 #define LUT_TEST_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1596 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1597 (!!(LUT_PTA_WLAN_ACTIVE_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, \
1598 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1599 wifi_sh_ant_req))))
1600 #define LUT_SET_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1601 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1602 LUT_PTA_WLAN_ACTIVE_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, \
1603 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1604 wifi_sh_ant_req))
1605 #define LUT_CLEAR_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, \
1606 wifi_req, wifi_prio, wifi_txrx, \
1607 wifi_sh_ant_req) \
1608 LUT_PTA_WLAN_ACTIVE_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, \
1609 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1610 wifi_sh_ant_req))
1612 #define LUT_WLAN_KILL_OP(lut, op, val) \
1613 lut[(val) >> 4] op (cpu_to_le32(BIT(((val) << 1) & 0x1e)))
1614 #define LUT_TEST_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1615 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1616 (!!(LUT_WLAN_KILL_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1617 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))))
1618 #define LUT_SET_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1619 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1620 LUT_WLAN_KILL_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1621 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1622 #define LUT_CLEAR_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1623 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1624 LUT_WLAN_KILL_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1625 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1627 #define LUT_ANT_SWITCH_OP(lut, op, val) \
1628 lut[(val) >> 4] op (cpu_to_le32(BIT((((val) << 1) & 0x1e) + 1)))
1629 #define LUT_TEST_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1630 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1631 (!!(LUT_ANT_SWITCH_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1632 wifi_req, wifi_prio, wifi_txrx, \
1633 wifi_sh_ant_req))))
1634 #define LUT_SET_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1635 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1636 LUT_ANT_SWITCH_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1637 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1638 #define LUT_CLEAR_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1639 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1640 LUT_ANT_SWITCH_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1641 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1643 static const __le32 iwlagn_def_3w_lookup[12] = {
1644 cpu_to_le32(0xaaaaaaaa),
1645 cpu_to_le32(0xaaaaaaaa),
1646 cpu_to_le32(0xaeaaaaaa),
1647 cpu_to_le32(0xaaaaaaaa),
1648 cpu_to_le32(0xcc00ff28),
1649 cpu_to_le32(0x0000aaaa),
1650 cpu_to_le32(0xcc00aaaa),
1651 cpu_to_le32(0x0000aaaa),
1652 cpu_to_le32(0xc0004000),
1653 cpu_to_le32(0x00004000),
1654 cpu_to_le32(0xf0005000),
1655 cpu_to_le32(0xf0005000),
1658 static const __le32 iwlagn_concurrent_lookup[12] = {
1659 cpu_to_le32(0xaaaaaaaa),
1660 cpu_to_le32(0xaaaaaaaa),
1661 cpu_to_le32(0xaaaaaaaa),
1662 cpu_to_le32(0xaaaaaaaa),
1663 cpu_to_le32(0xaaaaaaaa),
1664 cpu_to_le32(0xaaaaaaaa),
1665 cpu_to_le32(0xaaaaaaaa),
1666 cpu_to_le32(0xaaaaaaaa),
1667 cpu_to_le32(0x00000000),
1668 cpu_to_le32(0x00000000),
1669 cpu_to_le32(0x00000000),
1670 cpu_to_le32(0x00000000),
1673 void iwlagn_send_advance_bt_config(struct iwl_priv *priv)
1675 struct iwl_basic_bt_cmd basic = {
1676 .max_kill = IWLAGN_BT_MAX_KILL_DEFAULT,
1677 .bt3_timer_t7_value = IWLAGN_BT3_T7_DEFAULT,
1678 .bt3_prio_sample_time = IWLAGN_BT3_PRIO_SAMPLE_DEFAULT,
1679 .bt3_timer_t2_value = IWLAGN_BT3_T2_DEFAULT,
1681 struct iwl6000_bt_cmd bt_cmd_6000;
1682 struct iwl2000_bt_cmd bt_cmd_2000;
1683 int ret;
1685 BUILD_BUG_ON(sizeof(iwlagn_def_3w_lookup) !=
1686 sizeof(basic.bt3_lookup_table));
1688 if (priv->cfg->bt_params) {
1689 if (priv->cfg->bt_params->bt_session_2) {
1690 bt_cmd_2000.prio_boost = cpu_to_le32(
1691 priv->cfg->bt_params->bt_prio_boost);
1692 bt_cmd_2000.tx_prio_boost = 0;
1693 bt_cmd_2000.rx_prio_boost = 0;
1694 } else {
1695 bt_cmd_6000.prio_boost =
1696 priv->cfg->bt_params->bt_prio_boost;
1697 bt_cmd_6000.tx_prio_boost = 0;
1698 bt_cmd_6000.rx_prio_boost = 0;
1700 } else {
1701 IWL_ERR(priv, "failed to construct BT Coex Config\n");
1702 return;
1705 basic.kill_ack_mask = priv->kill_ack_mask;
1706 basic.kill_cts_mask = priv->kill_cts_mask;
1707 basic.valid = priv->bt_valid;
1710 * Configure BT coex mode to "no coexistence" when the
1711 * user disabled BT coexistence, we have no interface
1712 * (might be in monitor mode), or the interface is in
1713 * IBSS mode (no proper uCode support for coex then).
1715 if (!iwlagn_mod_params.bt_coex_active ||
1716 priv->iw_mode == NL80211_IFTYPE_ADHOC) {
1717 basic.flags = IWLAGN_BT_FLAG_COEX_MODE_DISABLED;
1718 } else {
1719 basic.flags = IWLAGN_BT_FLAG_COEX_MODE_3W <<
1720 IWLAGN_BT_FLAG_COEX_MODE_SHIFT;
1721 if (priv->cfg->bt_params &&
1722 priv->cfg->bt_params->bt_sco_disable)
1723 basic.flags |= IWLAGN_BT_FLAG_SYNC_2_BT_DISABLE;
1725 if (priv->bt_ch_announce)
1726 basic.flags |= IWLAGN_BT_FLAG_CHANNEL_INHIBITION;
1727 IWL_DEBUG_COEX(priv, "BT coex flag: 0X%x\n", basic.flags);
1729 priv->bt_enable_flag = basic.flags;
1730 if (priv->bt_full_concurrent)
1731 memcpy(basic.bt3_lookup_table, iwlagn_concurrent_lookup,
1732 sizeof(iwlagn_concurrent_lookup));
1733 else
1734 memcpy(basic.bt3_lookup_table, iwlagn_def_3w_lookup,
1735 sizeof(iwlagn_def_3w_lookup));
1737 IWL_DEBUG_COEX(priv, "BT coex %s in %s mode\n",
1738 basic.flags ? "active" : "disabled",
1739 priv->bt_full_concurrent ?
1740 "full concurrency" : "3-wire");
1742 if (priv->cfg->bt_params->bt_session_2) {
1743 memcpy(&bt_cmd_2000.basic, &basic,
1744 sizeof(basic));
1745 ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
1746 sizeof(bt_cmd_2000), &bt_cmd_2000);
1747 } else {
1748 memcpy(&bt_cmd_6000.basic, &basic,
1749 sizeof(basic));
1750 ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
1751 sizeof(bt_cmd_6000), &bt_cmd_6000);
1753 if (ret)
1754 IWL_ERR(priv, "failed to send BT Coex Config\n");
1758 static void iwlagn_bt_traffic_change_work(struct work_struct *work)
1760 struct iwl_priv *priv =
1761 container_of(work, struct iwl_priv, bt_traffic_change_work);
1762 struct iwl_rxon_context *ctx;
1763 int smps_request = -1;
1765 if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
1766 /* bt coex disabled */
1767 return;
1771 * Note: bt_traffic_load can be overridden by scan complete and
1772 * coex profile notifications. Ignore that since only bad consequence
1773 * can be not matching debug print with actual state.
1775 IWL_DEBUG_COEX(priv, "BT traffic load changes: %d\n",
1776 priv->bt_traffic_load);
1778 switch (priv->bt_traffic_load) {
1779 case IWL_BT_COEX_TRAFFIC_LOAD_NONE:
1780 if (priv->bt_status)
1781 smps_request = IEEE80211_SMPS_DYNAMIC;
1782 else
1783 smps_request = IEEE80211_SMPS_AUTOMATIC;
1784 break;
1785 case IWL_BT_COEX_TRAFFIC_LOAD_LOW:
1786 smps_request = IEEE80211_SMPS_DYNAMIC;
1787 break;
1788 case IWL_BT_COEX_TRAFFIC_LOAD_HIGH:
1789 case IWL_BT_COEX_TRAFFIC_LOAD_CONTINUOUS:
1790 smps_request = IEEE80211_SMPS_STATIC;
1791 break;
1792 default:
1793 IWL_ERR(priv, "Invalid BT traffic load: %d\n",
1794 priv->bt_traffic_load);
1795 break;
1798 mutex_lock(&priv->mutex);
1801 * We can not send command to firmware while scanning. When the scan
1802 * complete we will schedule this work again. We do check with mutex
1803 * locked to prevent new scan request to arrive. We do not check
1804 * STATUS_SCANNING to avoid race when queue_work two times from
1805 * different notifications, but quit and not perform any work at all.
1807 if (test_bit(STATUS_SCAN_HW, &priv->status))
1808 goto out;
1810 if (priv->cfg->ops->lib->update_chain_flags)
1811 priv->cfg->ops->lib->update_chain_flags(priv);
1813 if (smps_request != -1) {
1814 priv->current_ht_config.smps = smps_request;
1815 for_each_context(priv, ctx) {
1816 if (ctx->vif && ctx->vif->type == NL80211_IFTYPE_STATION)
1817 ieee80211_request_smps(ctx->vif, smps_request);
1820 out:
1821 mutex_unlock(&priv->mutex);
1824 static void iwlagn_print_uartmsg(struct iwl_priv *priv,
1825 struct iwl_bt_uart_msg *uart_msg)
1827 IWL_DEBUG_COEX(priv, "Message Type = 0x%X, SSN = 0x%X, "
1828 "Update Req = 0x%X",
1829 (BT_UART_MSG_FRAME1MSGTYPE_MSK & uart_msg->frame1) >>
1830 BT_UART_MSG_FRAME1MSGTYPE_POS,
1831 (BT_UART_MSG_FRAME1SSN_MSK & uart_msg->frame1) >>
1832 BT_UART_MSG_FRAME1SSN_POS,
1833 (BT_UART_MSG_FRAME1UPDATEREQ_MSK & uart_msg->frame1) >>
1834 BT_UART_MSG_FRAME1UPDATEREQ_POS);
1836 IWL_DEBUG_COEX(priv, "Open connections = 0x%X, Traffic load = 0x%X, "
1837 "Chl_SeqN = 0x%X, In band = 0x%X",
1838 (BT_UART_MSG_FRAME2OPENCONNECTIONS_MSK & uart_msg->frame2) >>
1839 BT_UART_MSG_FRAME2OPENCONNECTIONS_POS,
1840 (BT_UART_MSG_FRAME2TRAFFICLOAD_MSK & uart_msg->frame2) >>
1841 BT_UART_MSG_FRAME2TRAFFICLOAD_POS,
1842 (BT_UART_MSG_FRAME2CHLSEQN_MSK & uart_msg->frame2) >>
1843 BT_UART_MSG_FRAME2CHLSEQN_POS,
1844 (BT_UART_MSG_FRAME2INBAND_MSK & uart_msg->frame2) >>
1845 BT_UART_MSG_FRAME2INBAND_POS);
1847 IWL_DEBUG_COEX(priv, "SCO/eSCO = 0x%X, Sniff = 0x%X, A2DP = 0x%X, "
1848 "ACL = 0x%X, Master = 0x%X, OBEX = 0x%X",
1849 (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3) >>
1850 BT_UART_MSG_FRAME3SCOESCO_POS,
1851 (BT_UART_MSG_FRAME3SNIFF_MSK & uart_msg->frame3) >>
1852 BT_UART_MSG_FRAME3SNIFF_POS,
1853 (BT_UART_MSG_FRAME3A2DP_MSK & uart_msg->frame3) >>
1854 BT_UART_MSG_FRAME3A2DP_POS,
1855 (BT_UART_MSG_FRAME3ACL_MSK & uart_msg->frame3) >>
1856 BT_UART_MSG_FRAME3ACL_POS,
1857 (BT_UART_MSG_FRAME3MASTER_MSK & uart_msg->frame3) >>
1858 BT_UART_MSG_FRAME3MASTER_POS,
1859 (BT_UART_MSG_FRAME3OBEX_MSK & uart_msg->frame3) >>
1860 BT_UART_MSG_FRAME3OBEX_POS);
1862 IWL_DEBUG_COEX(priv, "Idle duration = 0x%X",
1863 (BT_UART_MSG_FRAME4IDLEDURATION_MSK & uart_msg->frame4) >>
1864 BT_UART_MSG_FRAME4IDLEDURATION_POS);
1866 IWL_DEBUG_COEX(priv, "Tx Activity = 0x%X, Rx Activity = 0x%X, "
1867 "eSCO Retransmissions = 0x%X",
1868 (BT_UART_MSG_FRAME5TXACTIVITY_MSK & uart_msg->frame5) >>
1869 BT_UART_MSG_FRAME5TXACTIVITY_POS,
1870 (BT_UART_MSG_FRAME5RXACTIVITY_MSK & uart_msg->frame5) >>
1871 BT_UART_MSG_FRAME5RXACTIVITY_POS,
1872 (BT_UART_MSG_FRAME5ESCORETRANSMIT_MSK & uart_msg->frame5) >>
1873 BT_UART_MSG_FRAME5ESCORETRANSMIT_POS);
1875 IWL_DEBUG_COEX(priv, "Sniff Interval = 0x%X, Discoverable = 0x%X",
1876 (BT_UART_MSG_FRAME6SNIFFINTERVAL_MSK & uart_msg->frame6) >>
1877 BT_UART_MSG_FRAME6SNIFFINTERVAL_POS,
1878 (BT_UART_MSG_FRAME6DISCOVERABLE_MSK & uart_msg->frame6) >>
1879 BT_UART_MSG_FRAME6DISCOVERABLE_POS);
1881 IWL_DEBUG_COEX(priv, "Sniff Activity = 0x%X, Page = "
1882 "0x%X, Inquiry = 0x%X, Connectable = 0x%X",
1883 (BT_UART_MSG_FRAME7SNIFFACTIVITY_MSK & uart_msg->frame7) >>
1884 BT_UART_MSG_FRAME7SNIFFACTIVITY_POS,
1885 (BT_UART_MSG_FRAME7PAGE_MSK & uart_msg->frame7) >>
1886 BT_UART_MSG_FRAME7PAGE_POS,
1887 (BT_UART_MSG_FRAME7INQUIRY_MSK & uart_msg->frame7) >>
1888 BT_UART_MSG_FRAME7INQUIRY_POS,
1889 (BT_UART_MSG_FRAME7CONNECTABLE_MSK & uart_msg->frame7) >>
1890 BT_UART_MSG_FRAME7CONNECTABLE_POS);
1893 static void iwlagn_set_kill_msk(struct iwl_priv *priv,
1894 struct iwl_bt_uart_msg *uart_msg)
1896 u8 kill_msk;
1897 static const __le32 bt_kill_ack_msg[2] = {
1898 IWLAGN_BT_KILL_ACK_MASK_DEFAULT,
1899 IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
1900 static const __le32 bt_kill_cts_msg[2] = {
1901 IWLAGN_BT_KILL_CTS_MASK_DEFAULT,
1902 IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
1904 kill_msk = (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3)
1905 ? 1 : 0;
1906 if (priv->kill_ack_mask != bt_kill_ack_msg[kill_msk] ||
1907 priv->kill_cts_mask != bt_kill_cts_msg[kill_msk]) {
1908 priv->bt_valid |= IWLAGN_BT_VALID_KILL_ACK_MASK;
1909 priv->kill_ack_mask = bt_kill_ack_msg[kill_msk];
1910 priv->bt_valid |= IWLAGN_BT_VALID_KILL_CTS_MASK;
1911 priv->kill_cts_mask = bt_kill_cts_msg[kill_msk];
1913 /* schedule to send runtime bt_config */
1914 queue_work(priv->workqueue, &priv->bt_runtime_config);
1918 void iwlagn_bt_coex_profile_notif(struct iwl_priv *priv,
1919 struct iwl_rx_mem_buffer *rxb)
1921 unsigned long flags;
1922 struct iwl_rx_packet *pkt = rxb_addr(rxb);
1923 struct iwl_bt_coex_profile_notif *coex = &pkt->u.bt_coex_profile_notif;
1924 struct iwl_bt_uart_msg *uart_msg = &coex->last_bt_uart_msg;
1926 if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
1927 /* bt coex disabled */
1928 return;
1931 IWL_DEBUG_COEX(priv, "BT Coex notification:\n");
1932 IWL_DEBUG_COEX(priv, " status: %d\n", coex->bt_status);
1933 IWL_DEBUG_COEX(priv, " traffic load: %d\n", coex->bt_traffic_load);
1934 IWL_DEBUG_COEX(priv, " CI compliance: %d\n",
1935 coex->bt_ci_compliance);
1936 iwlagn_print_uartmsg(priv, uart_msg);
1938 priv->last_bt_traffic_load = priv->bt_traffic_load;
1939 if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
1940 if (priv->bt_status != coex->bt_status ||
1941 priv->last_bt_traffic_load != coex->bt_traffic_load) {
1942 if (coex->bt_status) {
1943 /* BT on */
1944 if (!priv->bt_ch_announce)
1945 priv->bt_traffic_load =
1946 IWL_BT_COEX_TRAFFIC_LOAD_HIGH;
1947 else
1948 priv->bt_traffic_load =
1949 coex->bt_traffic_load;
1950 } else {
1951 /* BT off */
1952 priv->bt_traffic_load =
1953 IWL_BT_COEX_TRAFFIC_LOAD_NONE;
1955 priv->bt_status = coex->bt_status;
1956 queue_work(priv->workqueue,
1957 &priv->bt_traffic_change_work);
1961 iwlagn_set_kill_msk(priv, uart_msg);
1963 /* FIXME: based on notification, adjust the prio_boost */
1965 spin_lock_irqsave(&priv->lock, flags);
1966 priv->bt_ci_compliance = coex->bt_ci_compliance;
1967 spin_unlock_irqrestore(&priv->lock, flags);
1970 void iwlagn_bt_rx_handler_setup(struct iwl_priv *priv)
1972 iwlagn_rx_handler_setup(priv);
1973 priv->rx_handlers[REPLY_BT_COEX_PROFILE_NOTIF] =
1974 iwlagn_bt_coex_profile_notif;
1977 void iwlagn_bt_setup_deferred_work(struct iwl_priv *priv)
1979 iwlagn_setup_deferred_work(priv);
1981 INIT_WORK(&priv->bt_traffic_change_work,
1982 iwlagn_bt_traffic_change_work);
1985 void iwlagn_bt_cancel_deferred_work(struct iwl_priv *priv)
1987 cancel_work_sync(&priv->bt_traffic_change_work);
1990 static bool is_single_rx_stream(struct iwl_priv *priv)
1992 return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
1993 priv->current_ht_config.single_chain_sufficient;
1996 #define IWL_NUM_RX_CHAINS_MULTIPLE 3
1997 #define IWL_NUM_RX_CHAINS_SINGLE 2
1998 #define IWL_NUM_IDLE_CHAINS_DUAL 2
1999 #define IWL_NUM_IDLE_CHAINS_SINGLE 1
2002 * Determine how many receiver/antenna chains to use.
2004 * More provides better reception via diversity. Fewer saves power
2005 * at the expense of throughput, but only when not in powersave to
2006 * start with.
2008 * MIMO (dual stream) requires at least 2, but works better with 3.
2009 * This does not determine *which* chains to use, just how many.
2011 static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
2013 if (priv->cfg->bt_params &&
2014 priv->cfg->bt_params->advanced_bt_coexist &&
2015 (priv->bt_full_concurrent ||
2016 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
2018 * only use chain 'A' in bt high traffic load or
2019 * full concurrency mode
2021 return IWL_NUM_RX_CHAINS_SINGLE;
2023 /* # of Rx chains to use when expecting MIMO. */
2024 if (is_single_rx_stream(priv))
2025 return IWL_NUM_RX_CHAINS_SINGLE;
2026 else
2027 return IWL_NUM_RX_CHAINS_MULTIPLE;
2031 * When we are in power saving mode, unless device support spatial
2032 * multiplexing power save, use the active count for rx chain count.
2034 static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
2036 /* # Rx chains when idling, depending on SMPS mode */
2037 switch (priv->current_ht_config.smps) {
2038 case IEEE80211_SMPS_STATIC:
2039 case IEEE80211_SMPS_DYNAMIC:
2040 return IWL_NUM_IDLE_CHAINS_SINGLE;
2041 case IEEE80211_SMPS_OFF:
2042 return active_cnt;
2043 default:
2044 WARN(1, "invalid SMPS mode %d",
2045 priv->current_ht_config.smps);
2046 return active_cnt;
2050 /* up to 4 chains */
2051 static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
2053 u8 res;
2054 res = (chain_bitmap & BIT(0)) >> 0;
2055 res += (chain_bitmap & BIT(1)) >> 1;
2056 res += (chain_bitmap & BIT(2)) >> 2;
2057 res += (chain_bitmap & BIT(3)) >> 3;
2058 return res;
2062 * iwlagn_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
2064 * Selects how many and which Rx receivers/antennas/chains to use.
2065 * This should not be used for scan command ... it puts data in wrong place.
2067 void iwlagn_set_rxon_chain(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
2069 bool is_single = is_single_rx_stream(priv);
2070 bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
2071 u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
2072 u32 active_chains;
2073 u16 rx_chain;
2075 /* Tell uCode which antennas are actually connected.
2076 * Before first association, we assume all antennas are connected.
2077 * Just after first association, iwl_chain_noise_calibration()
2078 * checks which antennas actually *are* connected. */
2079 if (priv->chain_noise_data.active_chains)
2080 active_chains = priv->chain_noise_data.active_chains;
2081 else
2082 active_chains = priv->hw_params.valid_rx_ant;
2084 if (priv->cfg->bt_params &&
2085 priv->cfg->bt_params->advanced_bt_coexist &&
2086 (priv->bt_full_concurrent ||
2087 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
2089 * only use chain 'A' in bt high traffic load or
2090 * full concurrency mode
2092 active_chains = first_antenna(active_chains);
2095 rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
2097 /* How many receivers should we use? */
2098 active_rx_cnt = iwl_get_active_rx_chain_count(priv);
2099 idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
2102 /* correct rx chain count according hw settings
2103 * and chain noise calibration
2105 valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
2106 if (valid_rx_cnt < active_rx_cnt)
2107 active_rx_cnt = valid_rx_cnt;
2109 if (valid_rx_cnt < idle_rx_cnt)
2110 idle_rx_cnt = valid_rx_cnt;
2112 rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
2113 rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
2115 ctx->staging.rx_chain = cpu_to_le16(rx_chain);
2117 if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
2118 ctx->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
2119 else
2120 ctx->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
2122 IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
2123 ctx->staging.rx_chain,
2124 active_rx_cnt, idle_rx_cnt);
2126 WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
2127 active_rx_cnt < idle_rx_cnt);
2130 u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant, u8 valid)
2132 int i;
2133 u8 ind = ant;
2135 if (priv->band == IEEE80211_BAND_2GHZ &&
2136 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)
2137 return 0;
2139 for (i = 0; i < RATE_ANT_NUM - 1; i++) {
2140 ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
2141 if (valid & BIT(ind))
2142 return ind;
2144 return ant;
2147 static const char *get_csr_string(int cmd)
2149 switch (cmd) {
2150 IWL_CMD(CSR_HW_IF_CONFIG_REG);
2151 IWL_CMD(CSR_INT_COALESCING);
2152 IWL_CMD(CSR_INT);
2153 IWL_CMD(CSR_INT_MASK);
2154 IWL_CMD(CSR_FH_INT_STATUS);
2155 IWL_CMD(CSR_GPIO_IN);
2156 IWL_CMD(CSR_RESET);
2157 IWL_CMD(CSR_GP_CNTRL);
2158 IWL_CMD(CSR_HW_REV);
2159 IWL_CMD(CSR_EEPROM_REG);
2160 IWL_CMD(CSR_EEPROM_GP);
2161 IWL_CMD(CSR_OTP_GP_REG);
2162 IWL_CMD(CSR_GIO_REG);
2163 IWL_CMD(CSR_GP_UCODE_REG);
2164 IWL_CMD(CSR_GP_DRIVER_REG);
2165 IWL_CMD(CSR_UCODE_DRV_GP1);
2166 IWL_CMD(CSR_UCODE_DRV_GP2);
2167 IWL_CMD(CSR_LED_REG);
2168 IWL_CMD(CSR_DRAM_INT_TBL_REG);
2169 IWL_CMD(CSR_GIO_CHICKEN_BITS);
2170 IWL_CMD(CSR_ANA_PLL_CFG);
2171 IWL_CMD(CSR_HW_REV_WA_REG);
2172 IWL_CMD(CSR_DBG_HPET_MEM_REG);
2173 default:
2174 return "UNKNOWN";
2178 void iwl_dump_csr(struct iwl_priv *priv)
2180 int i;
2181 static const u32 csr_tbl[] = {
2182 CSR_HW_IF_CONFIG_REG,
2183 CSR_INT_COALESCING,
2184 CSR_INT,
2185 CSR_INT_MASK,
2186 CSR_FH_INT_STATUS,
2187 CSR_GPIO_IN,
2188 CSR_RESET,
2189 CSR_GP_CNTRL,
2190 CSR_HW_REV,
2191 CSR_EEPROM_REG,
2192 CSR_EEPROM_GP,
2193 CSR_OTP_GP_REG,
2194 CSR_GIO_REG,
2195 CSR_GP_UCODE_REG,
2196 CSR_GP_DRIVER_REG,
2197 CSR_UCODE_DRV_GP1,
2198 CSR_UCODE_DRV_GP2,
2199 CSR_LED_REG,
2200 CSR_DRAM_INT_TBL_REG,
2201 CSR_GIO_CHICKEN_BITS,
2202 CSR_ANA_PLL_CFG,
2203 CSR_HW_REV_WA_REG,
2204 CSR_DBG_HPET_MEM_REG
2206 IWL_ERR(priv, "CSR values:\n");
2207 IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
2208 "CSR_INT_PERIODIC_REG)\n");
2209 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
2210 IWL_ERR(priv, " %25s: 0X%08x\n",
2211 get_csr_string(csr_tbl[i]),
2212 iwl_read32(priv, csr_tbl[i]));
2216 static const char *get_fh_string(int cmd)
2218 switch (cmd) {
2219 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
2220 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
2221 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
2222 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
2223 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
2224 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
2225 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
2226 IWL_CMD(FH_TSSR_TX_STATUS_REG);
2227 IWL_CMD(FH_TSSR_TX_ERROR_REG);
2228 default:
2229 return "UNKNOWN";
2233 int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
2235 int i;
2236 #ifdef CONFIG_IWLWIFI_DEBUG
2237 int pos = 0;
2238 size_t bufsz = 0;
2239 #endif
2240 static const u32 fh_tbl[] = {
2241 FH_RSCSR_CHNL0_STTS_WPTR_REG,
2242 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
2243 FH_RSCSR_CHNL0_WPTR,
2244 FH_MEM_RCSR_CHNL0_CONFIG_REG,
2245 FH_MEM_RSSR_SHARED_CTRL_REG,
2246 FH_MEM_RSSR_RX_STATUS_REG,
2247 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
2248 FH_TSSR_TX_STATUS_REG,
2249 FH_TSSR_TX_ERROR_REG
2251 #ifdef CONFIG_IWLWIFI_DEBUG
2252 if (display) {
2253 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
2254 *buf = kmalloc(bufsz, GFP_KERNEL);
2255 if (!*buf)
2256 return -ENOMEM;
2257 pos += scnprintf(*buf + pos, bufsz - pos,
2258 "FH register values:\n");
2259 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
2260 pos += scnprintf(*buf + pos, bufsz - pos,
2261 " %34s: 0X%08x\n",
2262 get_fh_string(fh_tbl[i]),
2263 iwl_read_direct32(priv, fh_tbl[i]));
2265 return pos;
2267 #endif
2268 IWL_ERR(priv, "FH register values:\n");
2269 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
2270 IWL_ERR(priv, " %34s: 0X%08x\n",
2271 get_fh_string(fh_tbl[i]),
2272 iwl_read_direct32(priv, fh_tbl[i]));
2274 return 0;
2277 /* notification wait support */
2278 void iwlagn_init_notification_wait(struct iwl_priv *priv,
2279 struct iwl_notification_wait *wait_entry,
2280 u8 cmd,
2281 void (*fn)(struct iwl_priv *priv,
2282 struct iwl_rx_packet *pkt,
2283 void *data),
2284 void *fn_data)
2286 wait_entry->fn = fn;
2287 wait_entry->fn_data = fn_data;
2288 wait_entry->cmd = cmd;
2289 wait_entry->triggered = false;
2290 wait_entry->aborted = false;
2292 spin_lock_bh(&priv->_agn.notif_wait_lock);
2293 list_add(&wait_entry->list, &priv->_agn.notif_waits);
2294 spin_unlock_bh(&priv->_agn.notif_wait_lock);
2297 int iwlagn_wait_notification(struct iwl_priv *priv,
2298 struct iwl_notification_wait *wait_entry,
2299 unsigned long timeout)
2301 int ret;
2303 ret = wait_event_timeout(priv->_agn.notif_waitq,
2304 wait_entry->triggered || wait_entry->aborted,
2305 timeout);
2307 spin_lock_bh(&priv->_agn.notif_wait_lock);
2308 list_del(&wait_entry->list);
2309 spin_unlock_bh(&priv->_agn.notif_wait_lock);
2311 if (wait_entry->aborted)
2312 return -EIO;
2314 /* return value is always >= 0 */
2315 if (ret <= 0)
2316 return -ETIMEDOUT;
2317 return 0;
2320 void iwlagn_remove_notification(struct iwl_priv *priv,
2321 struct iwl_notification_wait *wait_entry)
2323 spin_lock_bh(&priv->_agn.notif_wait_lock);
2324 list_del(&wait_entry->list);
2325 spin_unlock_bh(&priv->_agn.notif_wait_lock);
2328 int iwlagn_start_device(struct iwl_priv *priv)
2330 int ret;
2332 if ((priv->cfg->sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
2333 iwl_prepare_card_hw(priv)) {
2334 IWL_WARN(priv, "Exit HW not ready\n");
2335 return -EIO;
2338 /* If platform's RF_KILL switch is NOT set to KILL */
2339 if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
2340 clear_bit(STATUS_RF_KILL_HW, &priv->status);
2341 else
2342 set_bit(STATUS_RF_KILL_HW, &priv->status);
2344 if (iwl_is_rfkill(priv)) {
2345 wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
2346 iwl_enable_interrupts(priv);
2347 return -ERFKILL;
2350 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
2352 ret = iwlagn_hw_nic_init(priv);
2353 if (ret) {
2354 IWL_ERR(priv, "Unable to init nic\n");
2355 return ret;
2358 /* make sure rfkill handshake bits are cleared */
2359 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
2360 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
2361 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
2363 /* clear (again), then enable host interrupts */
2364 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
2365 iwl_enable_interrupts(priv);
2367 /* really make sure rfkill handshake bits are cleared */
2368 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
2369 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
2371 return 0;
2374 void iwlagn_stop_device(struct iwl_priv *priv)
2376 unsigned long flags;
2378 /* stop and reset the on-board processor */
2379 iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
2381 /* tell the device to stop sending interrupts */
2382 spin_lock_irqsave(&priv->lock, flags);
2383 iwl_disable_interrupts(priv);
2384 spin_unlock_irqrestore(&priv->lock, flags);
2385 iwl_synchronize_irq(priv);
2387 /* device going down, Stop using ICT table */
2388 iwl_disable_ict(priv);
2391 * If a HW restart happens during firmware loading,
2392 * then the firmware loading might call this function
2393 * and later it might be called again due to the
2394 * restart. So don't process again if the device is
2395 * already dead.
2397 if (test_bit(STATUS_DEVICE_ENABLED, &priv->status)) {
2398 iwlagn_txq_ctx_stop(priv);
2399 iwlagn_rxq_stop(priv);
2401 /* Power-down device's busmaster DMA clocks */
2402 iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
2403 udelay(5);
2406 /* Make sure (redundant) we've released our request to stay awake */
2407 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
2409 /* Stop the device, and put it in low power state */
2410 iwl_apm_stop(priv);