x86, amd: Use compute unit information to determine thread siblings
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / arch / x86 / kernel / smpboot.c
blobbc2cc444844a49aa8123f90b86fd7858c3f3e839
1 /*
2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
5 * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
15 * This code is released under the GNU General Public License version 2 or
16 * later.
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
50 #include <linux/tboot.h>
51 #include <linux/stackprotector.h>
52 #include <linux/gfp.h>
54 #include <asm/acpi.h>
55 #include <asm/desc.h>
56 #include <asm/nmi.h>
57 #include <asm/irq.h>
58 #include <asm/idle.h>
59 #include <asm/trampoline.h>
60 #include <asm/cpu.h>
61 #include <asm/numa.h>
62 #include <asm/pgtable.h>
63 #include <asm/tlbflush.h>
64 #include <asm/mtrr.h>
65 #include <asm/vmi.h>
66 #include <asm/apic.h>
67 #include <asm/setup.h>
68 #include <asm/uv/uv.h>
69 #include <linux/mc146818rtc.h>
71 #include <asm/smpboot_hooks.h>
72 #include <asm/i8259.h>
74 #ifdef CONFIG_X86_32
75 u8 apicid_2_node[MAX_APICID];
76 #endif
78 /* State of each CPU */
79 DEFINE_PER_CPU(int, cpu_state) = { 0 };
81 /* Store all idle threads, this can be reused instead of creating
82 * a new thread. Also avoids complicated thread destroy functionality
83 * for idle threads.
85 #ifdef CONFIG_HOTPLUG_CPU
87 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
88 * removed after init for !CONFIG_HOTPLUG_CPU.
90 static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
91 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
92 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
95 * We need this for trampoline_base protection from concurrent accesses when
96 * off- and onlining cores wildly.
98 static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
100 void cpu_hotplug_driver_lock()
102 mutex_lock(&x86_cpu_hotplug_driver_mutex);
105 void cpu_hotplug_driver_unlock()
107 mutex_unlock(&x86_cpu_hotplug_driver_mutex);
110 ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
111 ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
112 #else
113 static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
114 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
115 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
116 #endif
118 /* Number of siblings per CPU package */
119 int smp_num_siblings = 1;
120 EXPORT_SYMBOL(smp_num_siblings);
122 /* Last level cache ID of each logical CPU */
123 DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
125 /* representing HT siblings of each logical CPU */
126 DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
127 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
129 /* representing HT and core siblings of each logical CPU */
130 DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
131 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
133 /* Per CPU bogomips and other parameters */
134 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
135 EXPORT_PER_CPU_SYMBOL(cpu_info);
137 atomic_t init_deasserted;
139 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
140 /* which node each logical CPU is on */
141 int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
142 EXPORT_SYMBOL(cpu_to_node_map);
144 /* set up a mapping between cpu and node. */
145 static void map_cpu_to_node(int cpu, int node)
147 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
148 cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
149 cpu_to_node_map[cpu] = node;
152 /* undo a mapping between cpu and node. */
153 static void unmap_cpu_to_node(int cpu)
155 int node;
157 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
158 for (node = 0; node < MAX_NUMNODES; node++)
159 cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
160 cpu_to_node_map[cpu] = 0;
162 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
163 #define map_cpu_to_node(cpu, node) ({})
164 #define unmap_cpu_to_node(cpu) ({})
165 #endif
167 #ifdef CONFIG_X86_32
168 static int boot_cpu_logical_apicid;
170 u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
171 { [0 ... NR_CPUS-1] = BAD_APICID };
173 static void map_cpu_to_logical_apicid(void)
175 int cpu = smp_processor_id();
176 int apicid = logical_smp_processor_id();
177 int node = apic->apicid_to_node(apicid);
179 if (!node_online(node))
180 node = first_online_node;
182 cpu_2_logical_apicid[cpu] = apicid;
183 map_cpu_to_node(cpu, node);
186 void numa_remove_cpu(int cpu)
188 cpu_2_logical_apicid[cpu] = BAD_APICID;
189 unmap_cpu_to_node(cpu);
191 #else
192 #define map_cpu_to_logical_apicid() do {} while (0)
193 #endif
196 * Report back to the Boot Processor.
197 * Running on AP.
199 static void __cpuinit smp_callin(void)
201 int cpuid, phys_id;
202 unsigned long timeout;
205 * If waken up by an INIT in an 82489DX configuration
206 * we may get here before an INIT-deassert IPI reaches
207 * our local APIC. We have to wait for the IPI or we'll
208 * lock up on an APIC access.
210 if (apic->wait_for_init_deassert)
211 apic->wait_for_init_deassert(&init_deasserted);
214 * (This works even if the APIC is not enabled.)
216 phys_id = read_apic_id();
217 cpuid = smp_processor_id();
218 if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
219 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
220 phys_id, cpuid);
222 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
225 * STARTUP IPIs are fragile beasts as they might sometimes
226 * trigger some glue motherboard logic. Complete APIC bus
227 * silence for 1 second, this overestimates the time the
228 * boot CPU is spending to send the up to 2 STARTUP IPIs
229 * by a factor of two. This should be enough.
233 * Waiting 2s total for startup (udelay is not yet working)
235 timeout = jiffies + 2*HZ;
236 while (time_before(jiffies, timeout)) {
238 * Has the boot CPU finished it's STARTUP sequence?
240 if (cpumask_test_cpu(cpuid, cpu_callout_mask))
241 break;
242 cpu_relax();
245 if (!time_before(jiffies, timeout)) {
246 panic("%s: CPU%d started up but did not get a callout!\n",
247 __func__, cpuid);
251 * the boot CPU has finished the init stage and is spinning
252 * on callin_map until we finish. We are free to set up this
253 * CPU, first the APIC. (this is probably redundant on most
254 * boards)
257 pr_debug("CALLIN, before setup_local_APIC().\n");
258 if (apic->smp_callin_clear_local_apic)
259 apic->smp_callin_clear_local_apic();
260 setup_local_APIC();
261 end_local_APIC_setup();
262 map_cpu_to_logical_apicid();
265 * Need to setup vector mappings before we enable interrupts.
267 setup_vector_irq(smp_processor_id());
269 * Get our bogomips.
271 * Need to enable IRQs because it can take longer and then
272 * the NMI watchdog might kill us.
274 local_irq_enable();
275 calibrate_delay();
276 local_irq_disable();
277 pr_debug("Stack at about %p\n", &cpuid);
280 * Save our processor parameters
282 smp_store_cpu_info(cpuid);
284 notify_cpu_starting(cpuid);
287 * Allow the master to continue.
289 cpumask_set_cpu(cpuid, cpu_callin_mask);
293 * Activate a secondary processor.
295 notrace static void __cpuinit start_secondary(void *unused)
298 * Don't put *anything* before cpu_init(), SMP booting is too
299 * fragile that we want to limit the things done here to the
300 * most necessary things.
303 #ifdef CONFIG_X86_32
305 * Switch away from the trampoline page-table
307 * Do this before cpu_init() because it needs to access per-cpu
308 * data which may not be mapped in the trampoline page-table.
310 load_cr3(swapper_pg_dir);
311 __flush_tlb_all();
312 #endif
314 vmi_bringup();
315 cpu_init();
316 preempt_disable();
317 smp_callin();
319 /* otherwise gcc will move up smp_processor_id before the cpu_init */
320 barrier();
322 * Check TSC synchronization with the BP:
324 check_tsc_sync_target();
326 if (nmi_watchdog == NMI_IO_APIC) {
327 legacy_pic->chip->mask(0);
328 enable_NMI_through_LVT0();
329 legacy_pic->chip->unmask(0);
332 /* This must be done before setting cpu_online_mask */
333 set_cpu_sibling_map(raw_smp_processor_id());
334 wmb();
337 * We need to hold call_lock, so there is no inconsistency
338 * between the time smp_call_function() determines number of
339 * IPI recipients, and the time when the determination is made
340 * for which cpus receive the IPI. Holding this
341 * lock helps us to not include this cpu in a currently in progress
342 * smp_call_function().
344 * We need to hold vector_lock so there the set of online cpus
345 * does not change while we are assigning vectors to cpus. Holding
346 * this lock ensures we don't half assign or remove an irq from a cpu.
348 ipi_call_lock();
349 lock_vector_lock();
350 set_cpu_online(smp_processor_id(), true);
351 unlock_vector_lock();
352 ipi_call_unlock();
353 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
354 x86_platform.nmi_init();
356 /* enable local interrupts */
357 local_irq_enable();
359 /* to prevent fake stack check failure in clock setup */
360 boot_init_stack_canary();
362 x86_cpuinit.setup_percpu_clockev();
364 wmb();
365 cpu_idle();
368 #ifdef CONFIG_CPUMASK_OFFSTACK
369 /* In this case, llc_shared_map is a pointer to a cpumask. */
370 static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
371 const struct cpuinfo_x86 *src)
373 struct cpumask *llc = dst->llc_shared_map;
374 *dst = *src;
375 dst->llc_shared_map = llc;
377 #else
378 static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
379 const struct cpuinfo_x86 *src)
381 *dst = *src;
383 #endif /* CONFIG_CPUMASK_OFFSTACK */
386 * The bootstrap kernel entry code has set these up. Save them for
387 * a given CPU
390 void __cpuinit smp_store_cpu_info(int id)
392 struct cpuinfo_x86 *c = &cpu_data(id);
394 copy_cpuinfo_x86(c, &boot_cpu_data);
395 c->cpu_index = id;
396 if (id != 0)
397 identify_secondary_cpu(c);
400 static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
402 struct cpuinfo_x86 *c1 = &cpu_data(cpu1);
403 struct cpuinfo_x86 *c2 = &cpu_data(cpu2);
405 cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
406 cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
407 cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
408 cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
409 cpumask_set_cpu(cpu1, c2->llc_shared_map);
410 cpumask_set_cpu(cpu2, c1->llc_shared_map);
414 void __cpuinit set_cpu_sibling_map(int cpu)
416 int i;
417 struct cpuinfo_x86 *c = &cpu_data(cpu);
419 cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
421 if (smp_num_siblings > 1) {
422 for_each_cpu(i, cpu_sibling_setup_mask) {
423 struct cpuinfo_x86 *o = &cpu_data(i);
425 if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
426 if (c->phys_proc_id == o->phys_proc_id &&
427 c->compute_unit_id == o->compute_unit_id)
428 link_thread_siblings(cpu, i);
429 } else if (c->phys_proc_id == o->phys_proc_id &&
430 c->cpu_core_id == o->cpu_core_id) {
431 link_thread_siblings(cpu, i);
434 } else {
435 cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
438 cpumask_set_cpu(cpu, c->llc_shared_map);
440 if (current_cpu_data.x86_max_cores == 1) {
441 cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
442 c->booted_cores = 1;
443 return;
446 for_each_cpu(i, cpu_sibling_setup_mask) {
447 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
448 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
449 cpumask_set_cpu(i, c->llc_shared_map);
450 cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
452 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
453 cpumask_set_cpu(i, cpu_core_mask(cpu));
454 cpumask_set_cpu(cpu, cpu_core_mask(i));
456 * Does this new cpu bringup a new core?
458 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
460 * for each core in package, increment
461 * the booted_cores for this new cpu
463 if (cpumask_first(cpu_sibling_mask(i)) == i)
464 c->booted_cores++;
466 * increment the core count for all
467 * the other cpus in this package
469 if (i != cpu)
470 cpu_data(i).booted_cores++;
471 } else if (i != cpu && !c->booted_cores)
472 c->booted_cores = cpu_data(i).booted_cores;
477 /* maps the cpu to the sched domain representing multi-core */
478 const struct cpumask *cpu_coregroup_mask(int cpu)
480 struct cpuinfo_x86 *c = &cpu_data(cpu);
482 * For perf, we return last level cache shared map.
483 * And for power savings, we return cpu_core_map
485 if ((sched_mc_power_savings || sched_smt_power_savings) &&
486 !(cpu_has(c, X86_FEATURE_AMD_DCM)))
487 return cpu_core_mask(cpu);
488 else
489 return c->llc_shared_map;
492 static void impress_friends(void)
494 int cpu;
495 unsigned long bogosum = 0;
497 * Allow the user to impress friends.
499 pr_debug("Before bogomips.\n");
500 for_each_possible_cpu(cpu)
501 if (cpumask_test_cpu(cpu, cpu_callout_mask))
502 bogosum += cpu_data(cpu).loops_per_jiffy;
503 printk(KERN_INFO
504 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
505 num_online_cpus(),
506 bogosum/(500000/HZ),
507 (bogosum/(5000/HZ))%100);
509 pr_debug("Before bogocount - setting activated=1.\n");
512 void __inquire_remote_apic(int apicid)
514 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
515 char *names[] = { "ID", "VERSION", "SPIV" };
516 int timeout;
517 u32 status;
519 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
521 for (i = 0; i < ARRAY_SIZE(regs); i++) {
522 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
525 * Wait for idle.
527 status = safe_apic_wait_icr_idle();
528 if (status)
529 printk(KERN_CONT
530 "a previous APIC delivery may have failed\n");
532 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
534 timeout = 0;
535 do {
536 udelay(100);
537 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
538 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
540 switch (status) {
541 case APIC_ICR_RR_VALID:
542 status = apic_read(APIC_RRR);
543 printk(KERN_CONT "%08x\n", status);
544 break;
545 default:
546 printk(KERN_CONT "failed\n");
552 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
553 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
554 * won't ... remember to clear down the APIC, etc later.
556 int __cpuinit
557 wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
559 unsigned long send_status, accept_status = 0;
560 int maxlvt;
562 /* Target chip */
563 /* Boot on the stack */
564 /* Kick the second */
565 apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
567 pr_debug("Waiting for send to finish...\n");
568 send_status = safe_apic_wait_icr_idle();
571 * Give the other CPU some time to accept the IPI.
573 udelay(200);
574 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
575 maxlvt = lapic_get_maxlvt();
576 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
577 apic_write(APIC_ESR, 0);
578 accept_status = (apic_read(APIC_ESR) & 0xEF);
580 pr_debug("NMI sent.\n");
582 if (send_status)
583 printk(KERN_ERR "APIC never delivered???\n");
584 if (accept_status)
585 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
587 return (send_status | accept_status);
590 static int __cpuinit
591 wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
593 unsigned long send_status, accept_status = 0;
594 int maxlvt, num_starts, j;
596 maxlvt = lapic_get_maxlvt();
599 * Be paranoid about clearing APIC errors.
601 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
602 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
603 apic_write(APIC_ESR, 0);
604 apic_read(APIC_ESR);
607 pr_debug("Asserting INIT.\n");
610 * Turn INIT on target chip
613 * Send IPI
615 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
616 phys_apicid);
618 pr_debug("Waiting for send to finish...\n");
619 send_status = safe_apic_wait_icr_idle();
621 mdelay(10);
623 pr_debug("Deasserting INIT.\n");
625 /* Target chip */
626 /* Send IPI */
627 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
629 pr_debug("Waiting for send to finish...\n");
630 send_status = safe_apic_wait_icr_idle();
632 mb();
633 atomic_set(&init_deasserted, 1);
636 * Should we send STARTUP IPIs ?
638 * Determine this based on the APIC version.
639 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
641 if (APIC_INTEGRATED(apic_version[phys_apicid]))
642 num_starts = 2;
643 else
644 num_starts = 0;
647 * Paravirt / VMI wants a startup IPI hook here to set up the
648 * target processor state.
650 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
651 (unsigned long)stack_start.sp);
654 * Run STARTUP IPI loop.
656 pr_debug("#startup loops: %d.\n", num_starts);
658 for (j = 1; j <= num_starts; j++) {
659 pr_debug("Sending STARTUP #%d.\n", j);
660 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
661 apic_write(APIC_ESR, 0);
662 apic_read(APIC_ESR);
663 pr_debug("After apic_write.\n");
666 * STARTUP IPI
669 /* Target chip */
670 /* Boot on the stack */
671 /* Kick the second */
672 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
673 phys_apicid);
676 * Give the other CPU some time to accept the IPI.
678 udelay(300);
680 pr_debug("Startup point 1.\n");
682 pr_debug("Waiting for send to finish...\n");
683 send_status = safe_apic_wait_icr_idle();
686 * Give the other CPU some time to accept the IPI.
688 udelay(200);
689 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
690 apic_write(APIC_ESR, 0);
691 accept_status = (apic_read(APIC_ESR) & 0xEF);
692 if (send_status || accept_status)
693 break;
695 pr_debug("After Startup.\n");
697 if (send_status)
698 printk(KERN_ERR "APIC never delivered???\n");
699 if (accept_status)
700 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
702 return (send_status | accept_status);
705 struct create_idle {
706 struct work_struct work;
707 struct task_struct *idle;
708 struct completion done;
709 int cpu;
712 static void __cpuinit do_fork_idle(struct work_struct *work)
714 struct create_idle *c_idle =
715 container_of(work, struct create_idle, work);
717 c_idle->idle = fork_idle(c_idle->cpu);
718 complete(&c_idle->done);
721 /* reduce the number of lines printed when booting a large cpu count system */
722 static void __cpuinit announce_cpu(int cpu, int apicid)
724 static int current_node = -1;
725 int node = early_cpu_to_node(cpu);
727 if (system_state == SYSTEM_BOOTING) {
728 if (node != current_node) {
729 if (current_node > (-1))
730 pr_cont(" Ok.\n");
731 current_node = node;
732 pr_info("Booting Node %3d, Processors ", node);
734 pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
735 return;
736 } else
737 pr_info("Booting Node %d Processor %d APIC 0x%x\n",
738 node, cpu, apicid);
742 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
743 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
744 * Returns zero if CPU booted OK, else error code from
745 * ->wakeup_secondary_cpu.
747 static int __cpuinit do_boot_cpu(int apicid, int cpu)
749 unsigned long boot_error = 0;
750 unsigned long start_ip;
751 int timeout;
752 struct create_idle c_idle = {
753 .cpu = cpu,
754 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
757 INIT_WORK_ON_STACK(&c_idle.work, do_fork_idle);
759 alternatives_smp_switch(1);
761 c_idle.idle = get_idle_for_cpu(cpu);
764 * We can't use kernel_thread since we must avoid to
765 * reschedule the child.
767 if (c_idle.idle) {
768 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
769 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
770 init_idle(c_idle.idle, cpu);
771 goto do_rest;
774 schedule_work(&c_idle.work);
775 wait_for_completion(&c_idle.done);
777 if (IS_ERR(c_idle.idle)) {
778 printk("failed fork for CPU %d\n", cpu);
779 destroy_work_on_stack(&c_idle.work);
780 return PTR_ERR(c_idle.idle);
783 set_idle_for_cpu(cpu, c_idle.idle);
784 do_rest:
785 per_cpu(current_task, cpu) = c_idle.idle;
786 #ifdef CONFIG_X86_32
787 /* Stack for startup_32 can be just as for start_secondary onwards */
788 irq_ctx_init(cpu);
789 initial_page_table = __pa(&trampoline_pg_dir);
790 #else
791 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
792 initial_gs = per_cpu_offset(cpu);
793 per_cpu(kernel_stack, cpu) =
794 (unsigned long)task_stack_page(c_idle.idle) -
795 KERNEL_STACK_OFFSET + THREAD_SIZE;
796 #endif
797 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
798 initial_code = (unsigned long)start_secondary;
799 stack_start.sp = (void *) c_idle.idle->thread.sp;
801 /* start_ip had better be page-aligned! */
802 start_ip = setup_trampoline();
804 /* So we see what's up */
805 announce_cpu(cpu, apicid);
808 * This grunge runs the startup process for
809 * the targeted processor.
812 atomic_set(&init_deasserted, 0);
814 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
816 pr_debug("Setting warm reset code and vector.\n");
818 smpboot_setup_warm_reset_vector(start_ip);
820 * Be paranoid about clearing APIC errors.
822 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
823 apic_write(APIC_ESR, 0);
824 apic_read(APIC_ESR);
829 * Kick the secondary CPU. Use the method in the APIC driver
830 * if it's defined - or use an INIT boot APIC message otherwise:
832 if (apic->wakeup_secondary_cpu)
833 boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
834 else
835 boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
837 if (!boot_error) {
839 * allow APs to start initializing.
841 pr_debug("Before Callout %d.\n", cpu);
842 cpumask_set_cpu(cpu, cpu_callout_mask);
843 pr_debug("After Callout %d.\n", cpu);
846 * Wait 5s total for a response
848 for (timeout = 0; timeout < 50000; timeout++) {
849 if (cpumask_test_cpu(cpu, cpu_callin_mask))
850 break; /* It has booted */
851 udelay(100);
853 * Allow other tasks to run while we wait for the
854 * AP to come online. This also gives a chance
855 * for the MTRR work(triggered by the AP coming online)
856 * to be completed in the stop machine context.
858 schedule();
861 if (cpumask_test_cpu(cpu, cpu_callin_mask))
862 pr_debug("CPU%d: has booted.\n", cpu);
863 else {
864 boot_error = 1;
865 if (*((volatile unsigned char *)trampoline_base)
866 == 0xA5)
867 /* trampoline started but...? */
868 pr_err("CPU%d: Stuck ??\n", cpu);
869 else
870 /* trampoline code not run */
871 pr_err("CPU%d: Not responding.\n", cpu);
872 if (apic->inquire_remote_apic)
873 apic->inquire_remote_apic(apicid);
877 if (boot_error) {
878 /* Try to put things back the way they were before ... */
879 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
881 /* was set by do_boot_cpu() */
882 cpumask_clear_cpu(cpu, cpu_callout_mask);
884 /* was set by cpu_init() */
885 cpumask_clear_cpu(cpu, cpu_initialized_mask);
887 set_cpu_present(cpu, false);
888 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
891 /* mark "stuck" area as not stuck */
892 *((volatile unsigned long *)trampoline_base) = 0;
894 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
896 * Cleanup possible dangling ends...
898 smpboot_restore_warm_reset_vector();
901 destroy_work_on_stack(&c_idle.work);
902 return boot_error;
905 int __cpuinit native_cpu_up(unsigned int cpu)
907 int apicid = apic->cpu_present_to_apicid(cpu);
908 unsigned long flags;
909 int err;
911 WARN_ON(irqs_disabled());
913 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
915 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
916 !physid_isset(apicid, phys_cpu_present_map)) {
917 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
918 return -EINVAL;
922 * Already booted CPU?
924 if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
925 pr_debug("do_boot_cpu %d Already started\n", cpu);
926 return -ENOSYS;
930 * Save current MTRR state in case it was changed since early boot
931 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
933 mtrr_save_state();
935 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
937 err = do_boot_cpu(apicid, cpu);
939 if (err) {
940 pr_debug("do_boot_cpu failed %d\n", err);
941 return -EIO;
945 * Check TSC synchronization with the AP (keep irqs disabled
946 * while doing so):
948 local_irq_save(flags);
949 check_tsc_sync_source(cpu);
950 local_irq_restore(flags);
952 while (!cpu_online(cpu)) {
953 cpu_relax();
954 touch_nmi_watchdog();
957 return 0;
961 * Fall back to non SMP mode after errors.
963 * RED-PEN audit/test this more. I bet there is more state messed up here.
965 static __init void disable_smp(void)
967 init_cpu_present(cpumask_of(0));
968 init_cpu_possible(cpumask_of(0));
969 smpboot_clear_io_apic_irqs();
971 if (smp_found_config)
972 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
973 else
974 physid_set_mask_of_physid(0, &phys_cpu_present_map);
975 map_cpu_to_logical_apicid();
976 cpumask_set_cpu(0, cpu_sibling_mask(0));
977 cpumask_set_cpu(0, cpu_core_mask(0));
981 * Various sanity checks.
983 static int __init smp_sanity_check(unsigned max_cpus)
985 preempt_disable();
987 #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
988 if (def_to_bigsmp && nr_cpu_ids > 8) {
989 unsigned int cpu;
990 unsigned nr;
992 printk(KERN_WARNING
993 "More than 8 CPUs detected - skipping them.\n"
994 "Use CONFIG_X86_BIGSMP.\n");
996 nr = 0;
997 for_each_present_cpu(cpu) {
998 if (nr >= 8)
999 set_cpu_present(cpu, false);
1000 nr++;
1003 nr = 0;
1004 for_each_possible_cpu(cpu) {
1005 if (nr >= 8)
1006 set_cpu_possible(cpu, false);
1007 nr++;
1010 nr_cpu_ids = 8;
1012 #endif
1014 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1015 printk(KERN_WARNING
1016 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1017 hard_smp_processor_id());
1019 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1023 * If we couldn't find an SMP configuration at boot time,
1024 * get out of here now!
1026 if (!smp_found_config && !acpi_lapic) {
1027 preempt_enable();
1028 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1029 disable_smp();
1030 if (APIC_init_uniprocessor())
1031 printk(KERN_NOTICE "Local APIC not detected."
1032 " Using dummy APIC emulation.\n");
1033 return -1;
1037 * Should not be necessary because the MP table should list the boot
1038 * CPU too, but we do it for the sake of robustness anyway.
1040 if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
1041 printk(KERN_NOTICE
1042 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1043 boot_cpu_physical_apicid);
1044 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1046 preempt_enable();
1049 * If we couldn't find a local APIC, then get out of here now!
1051 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1052 !cpu_has_apic) {
1053 if (!disable_apic) {
1054 pr_err("BIOS bug, local APIC #%d not detected!...\n",
1055 boot_cpu_physical_apicid);
1056 pr_err("... forcing use of dummy APIC emulation."
1057 "(tell your hw vendor)\n");
1059 smpboot_clear_io_apic();
1060 arch_disable_smp_support();
1061 return -1;
1064 verify_local_APIC();
1067 * If SMP should be disabled, then really disable it!
1069 if (!max_cpus) {
1070 printk(KERN_INFO "SMP mode deactivated.\n");
1071 smpboot_clear_io_apic();
1073 localise_nmi_watchdog();
1075 connect_bsp_APIC();
1076 setup_local_APIC();
1077 end_local_APIC_setup();
1078 return -1;
1081 return 0;
1084 static void __init smp_cpu_index_default(void)
1086 int i;
1087 struct cpuinfo_x86 *c;
1089 for_each_possible_cpu(i) {
1090 c = &cpu_data(i);
1091 /* mark all to hotplug */
1092 c->cpu_index = nr_cpu_ids;
1097 * Prepare for SMP bootup. The MP table or ACPI has been read
1098 * earlier. Just do some sanity checking here and enable APIC mode.
1100 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1102 unsigned int i;
1104 preempt_disable();
1105 smp_cpu_index_default();
1106 current_cpu_data = boot_cpu_data;
1107 cpumask_copy(cpu_callin_mask, cpumask_of(0));
1108 mb();
1110 * Setup boot CPU information
1112 smp_store_cpu_info(0); /* Final full version of the data */
1113 #ifdef CONFIG_X86_32
1114 boot_cpu_logical_apicid = logical_smp_processor_id();
1115 #endif
1116 current_thread_info()->cpu = 0; /* needed? */
1117 for_each_possible_cpu(i) {
1118 zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
1119 zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
1120 zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
1122 set_cpu_sibling_map(0);
1124 enable_IR_x2apic();
1125 default_setup_apic_routing();
1127 if (smp_sanity_check(max_cpus) < 0) {
1128 printk(KERN_INFO "SMP disabled\n");
1129 disable_smp();
1130 goto out;
1133 preempt_disable();
1134 if (read_apic_id() != boot_cpu_physical_apicid) {
1135 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1136 read_apic_id(), boot_cpu_physical_apicid);
1137 /* Or can we switch back to PIC here? */
1139 preempt_enable();
1141 connect_bsp_APIC();
1144 * Switch from PIC to APIC mode.
1146 setup_local_APIC();
1149 * Enable IO APIC before setting up error vector
1151 if (!skip_ioapic_setup && nr_ioapics)
1152 enable_IO_APIC();
1154 end_local_APIC_setup();
1156 map_cpu_to_logical_apicid();
1158 if (apic->setup_portio_remap)
1159 apic->setup_portio_remap();
1161 smpboot_setup_io_apic();
1163 * Set up local APIC timer on boot CPU.
1166 printk(KERN_INFO "CPU%d: ", 0);
1167 print_cpu_info(&cpu_data(0));
1168 x86_init.timers.setup_percpu_clockev();
1170 if (is_uv_system())
1171 uv_system_init();
1173 set_mtrr_aps_delayed_init();
1174 out:
1175 preempt_enable();
1178 void arch_enable_nonboot_cpus_begin(void)
1180 set_mtrr_aps_delayed_init();
1183 void arch_enable_nonboot_cpus_end(void)
1185 mtrr_aps_init();
1189 * Early setup to make printk work.
1191 void __init native_smp_prepare_boot_cpu(void)
1193 int me = smp_processor_id();
1194 switch_to_new_gdt(me);
1195 /* already set me in cpu_online_mask in boot_cpu_init() */
1196 cpumask_set_cpu(me, cpu_callout_mask);
1197 per_cpu(cpu_state, me) = CPU_ONLINE;
1200 void __init native_smp_cpus_done(unsigned int max_cpus)
1202 pr_debug("Boot done.\n");
1204 impress_friends();
1205 #ifdef CONFIG_X86_IO_APIC
1206 setup_ioapic_dest();
1207 #endif
1208 check_nmi_watchdog();
1209 mtrr_aps_init();
1212 static int __initdata setup_possible_cpus = -1;
1213 static int __init _setup_possible_cpus(char *str)
1215 get_option(&str, &setup_possible_cpus);
1216 return 0;
1218 early_param("possible_cpus", _setup_possible_cpus);
1222 * cpu_possible_mask should be static, it cannot change as cpu's
1223 * are onlined, or offlined. The reason is per-cpu data-structures
1224 * are allocated by some modules at init time, and dont expect to
1225 * do this dynamically on cpu arrival/departure.
1226 * cpu_present_mask on the other hand can change dynamically.
1227 * In case when cpu_hotplug is not compiled, then we resort to current
1228 * behaviour, which is cpu_possible == cpu_present.
1229 * - Ashok Raj
1231 * Three ways to find out the number of additional hotplug CPUs:
1232 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1233 * - The user can overwrite it with possible_cpus=NUM
1234 * - Otherwise don't reserve additional CPUs.
1235 * We do this because additional CPUs waste a lot of memory.
1236 * -AK
1238 __init void prefill_possible_map(void)
1240 int i, possible;
1242 /* no processor from mptable or madt */
1243 if (!num_processors)
1244 num_processors = 1;
1246 i = setup_max_cpus ?: 1;
1247 if (setup_possible_cpus == -1) {
1248 possible = num_processors;
1249 #ifdef CONFIG_HOTPLUG_CPU
1250 if (setup_max_cpus)
1251 possible += disabled_cpus;
1252 #else
1253 if (possible > i)
1254 possible = i;
1255 #endif
1256 } else
1257 possible = setup_possible_cpus;
1259 total_cpus = max_t(int, possible, num_processors + disabled_cpus);
1261 /* nr_cpu_ids could be reduced via nr_cpus= */
1262 if (possible > nr_cpu_ids) {
1263 printk(KERN_WARNING
1264 "%d Processors exceeds NR_CPUS limit of %d\n",
1265 possible, nr_cpu_ids);
1266 possible = nr_cpu_ids;
1269 #ifdef CONFIG_HOTPLUG_CPU
1270 if (!setup_max_cpus)
1271 #endif
1272 if (possible > i) {
1273 printk(KERN_WARNING
1274 "%d Processors exceeds max_cpus limit of %u\n",
1275 possible, setup_max_cpus);
1276 possible = i;
1279 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1280 possible, max_t(int, possible - num_processors, 0));
1282 for (i = 0; i < possible; i++)
1283 set_cpu_possible(i, true);
1284 for (; i < NR_CPUS; i++)
1285 set_cpu_possible(i, false);
1287 nr_cpu_ids = possible;
1290 #ifdef CONFIG_HOTPLUG_CPU
1292 static void remove_siblinginfo(int cpu)
1294 int sibling;
1295 struct cpuinfo_x86 *c = &cpu_data(cpu);
1297 for_each_cpu(sibling, cpu_core_mask(cpu)) {
1298 cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
1300 * last thread sibling in this cpu core going down
1302 if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
1303 cpu_data(sibling).booted_cores--;
1306 for_each_cpu(sibling, cpu_sibling_mask(cpu))
1307 cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
1308 cpumask_clear(cpu_sibling_mask(cpu));
1309 cpumask_clear(cpu_core_mask(cpu));
1310 c->phys_proc_id = 0;
1311 c->cpu_core_id = 0;
1312 cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
1315 static void __ref remove_cpu_from_maps(int cpu)
1317 set_cpu_online(cpu, false);
1318 cpumask_clear_cpu(cpu, cpu_callout_mask);
1319 cpumask_clear_cpu(cpu, cpu_callin_mask);
1320 /* was set by cpu_init() */
1321 cpumask_clear_cpu(cpu, cpu_initialized_mask);
1322 numa_remove_cpu(cpu);
1325 void cpu_disable_common(void)
1327 int cpu = smp_processor_id();
1329 remove_siblinginfo(cpu);
1331 /* It's now safe to remove this processor from the online map */
1332 lock_vector_lock();
1333 remove_cpu_from_maps(cpu);
1334 unlock_vector_lock();
1335 fixup_irqs();
1338 int native_cpu_disable(void)
1340 int cpu = smp_processor_id();
1343 * Perhaps use cpufreq to drop frequency, but that could go
1344 * into generic code.
1346 * We won't take down the boot processor on i386 due to some
1347 * interrupts only being able to be serviced by the BSP.
1348 * Especially so if we're not using an IOAPIC -zwane
1350 if (cpu == 0)
1351 return -EBUSY;
1353 if (nmi_watchdog == NMI_LOCAL_APIC)
1354 stop_apic_nmi_watchdog(NULL);
1355 clear_local_APIC();
1357 cpu_disable_common();
1358 return 0;
1361 void native_cpu_die(unsigned int cpu)
1363 /* We don't do anything here: idle task is faking death itself. */
1364 unsigned int i;
1366 for (i = 0; i < 10; i++) {
1367 /* They ack this in play_dead by setting CPU_DEAD */
1368 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1369 if (system_state == SYSTEM_RUNNING)
1370 pr_info("CPU %u is now offline\n", cpu);
1372 if (1 == num_online_cpus())
1373 alternatives_smp_switch(0);
1374 return;
1376 msleep(100);
1378 pr_err("CPU %u didn't die...\n", cpu);
1381 void play_dead_common(void)
1383 idle_task_exit();
1384 reset_lazy_tlbstate();
1385 irq_ctx_exit(raw_smp_processor_id());
1386 c1e_remove_cpu(raw_smp_processor_id());
1388 mb();
1389 /* Ack it */
1390 __get_cpu_var(cpu_state) = CPU_DEAD;
1393 * With physical CPU hotplug, we should halt the cpu
1395 local_irq_disable();
1398 void native_play_dead(void)
1400 play_dead_common();
1401 tboot_shutdown(TB_SHUTDOWN_WFS);
1402 wbinvd_halt();
1405 #else /* ... !CONFIG_HOTPLUG_CPU */
1406 int native_cpu_disable(void)
1408 return -ENOSYS;
1411 void native_cpu_die(unsigned int cpu)
1413 /* We said "no" in __cpu_disable */
1414 BUG();
1417 void native_play_dead(void)
1419 BUG();
1422 #endif