powerpc/8xx: Fix regression introduced by cache coherency rewrite
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / include / linux / dmar.h
blobe397dc342cdaf1eaf99b022b4523f858d9f3e886
1 /*
2 * Copyright (c) 2006, Intel Corporation.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
17 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
18 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
21 #ifndef __DMAR_H__
22 #define __DMAR_H__
24 #include <linux/acpi.h>
25 #include <linux/types.h>
26 #include <linux/msi.h>
27 #include <linux/irqreturn.h>
29 struct intel_iommu;
30 #if defined(CONFIG_DMAR) || defined(CONFIG_INTR_REMAP)
31 struct dmar_drhd_unit {
32 struct list_head list; /* list of drhd units */
33 struct acpi_dmar_header *hdr; /* ACPI header */
34 u64 reg_base_addr; /* register base address*/
35 struct pci_dev **devices; /* target device array */
36 int devices_cnt; /* target device count */
37 u16 segment; /* PCI domain */
38 u8 ignored:1; /* ignore drhd */
39 u8 include_all:1;
40 struct intel_iommu *iommu;
43 extern struct list_head dmar_drhd_units;
45 #define for_each_drhd_unit(drhd) \
46 list_for_each_entry(drhd, &dmar_drhd_units, list)
48 #define for_each_active_iommu(i, drhd) \
49 list_for_each_entry(drhd, &dmar_drhd_units, list) \
50 if (i=drhd->iommu, drhd->ignored) {} else
52 #define for_each_iommu(i, drhd) \
53 list_for_each_entry(drhd, &dmar_drhd_units, list) \
54 if (i=drhd->iommu, 0) {} else
56 extern int dmar_table_init(void);
57 extern int dmar_dev_scope_init(void);
59 /* Intel IOMMU detection */
60 extern void detect_intel_iommu(void);
61 extern int enable_drhd_fault_handling(void);
63 extern int parse_ioapics_under_ir(void);
64 extern int alloc_iommu(struct dmar_drhd_unit *);
65 #else
66 static inline void detect_intel_iommu(void)
68 return;
71 static inline int dmar_table_init(void)
73 return -ENODEV;
75 static inline int enable_drhd_fault_handling(void)
77 return -1;
79 #endif /* !CONFIG_DMAR && !CONFIG_INTR_REMAP */
81 struct irte {
82 union {
83 struct {
84 __u64 present : 1,
85 fpd : 1,
86 dst_mode : 1,
87 redir_hint : 1,
88 trigger_mode : 1,
89 dlvry_mode : 3,
90 avail : 4,
91 __reserved_1 : 4,
92 vector : 8,
93 __reserved_2 : 8,
94 dest_id : 32;
96 __u64 low;
99 union {
100 struct {
101 __u64 sid : 16,
102 sq : 2,
103 svt : 2,
104 __reserved_3 : 44;
106 __u64 high;
109 #ifdef CONFIG_INTR_REMAP
110 extern int intr_remapping_enabled;
111 extern int enable_intr_remapping(int);
112 extern void disable_intr_remapping(void);
113 extern int reenable_intr_remapping(int);
115 extern int get_irte(int irq, struct irte *entry);
116 extern int modify_irte(int irq, struct irte *irte_modified);
117 extern int alloc_irte(struct intel_iommu *iommu, int irq, u16 count);
118 extern int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index,
119 u16 sub_handle);
120 extern int map_irq_to_irte_handle(int irq, u16 *sub_handle);
121 extern int clear_irte_irq(int irq, struct intel_iommu *iommu, u16 index);
122 extern int flush_irte(int irq);
123 extern int free_irte(int irq);
125 extern int irq_remapped(int irq);
126 extern struct intel_iommu *map_dev_to_ir(struct pci_dev *dev);
127 extern struct intel_iommu *map_ioapic_to_ir(int apic);
128 #else
129 static inline int alloc_irte(struct intel_iommu *iommu, int irq, u16 count)
131 return -1;
133 static inline int modify_irte(int irq, struct irte *irte_modified)
135 return -1;
137 static inline int free_irte(int irq)
139 return -1;
141 static inline int map_irq_to_irte_handle(int irq, u16 *sub_handle)
143 return -1;
145 static inline int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index,
146 u16 sub_handle)
148 return -1;
150 static inline struct intel_iommu *map_dev_to_ir(struct pci_dev *dev)
152 return NULL;
154 static inline struct intel_iommu *map_ioapic_to_ir(int apic)
156 return NULL;
158 #define irq_remapped(irq) (0)
159 #define enable_intr_remapping(mode) (-1)
160 #define intr_remapping_enabled (0)
161 #endif
163 /* Can't use the common MSI interrupt functions
164 * since DMAR is not a pci device
166 extern void dmar_msi_unmask(unsigned int irq);
167 extern void dmar_msi_mask(unsigned int irq);
168 extern void dmar_msi_read(int irq, struct msi_msg *msg);
169 extern void dmar_msi_write(int irq, struct msi_msg *msg);
170 extern int dmar_set_interrupt(struct intel_iommu *iommu);
171 extern irqreturn_t dmar_fault(int irq, void *dev_id);
172 extern int arch_setup_dmar_msi(unsigned int irq);
174 #ifdef CONFIG_DMAR
175 extern int iommu_detected, no_iommu;
176 extern struct list_head dmar_rmrr_units;
177 struct dmar_rmrr_unit {
178 struct list_head list; /* list of rmrr units */
179 struct acpi_dmar_header *hdr; /* ACPI header */
180 u64 base_address; /* reserved base address*/
181 u64 end_address; /* reserved end address */
182 struct pci_dev **devices; /* target devices */
183 int devices_cnt; /* target device count */
186 #define for_each_rmrr_units(rmrr) \
187 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
188 /* Intel DMAR initialization functions */
189 extern int intel_iommu_init(void);
190 #else
191 static inline int intel_iommu_init(void)
193 #ifdef CONFIG_INTR_REMAP
194 return dmar_dev_scope_init();
195 #else
196 return -ENODEV;
197 #endif
199 #endif /* !CONFIG_DMAR */
200 #endif /* __DMAR_H__ */