drm/i915: kill mappable/fenceable disdinction
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / gpu / drm / i915 / i915_drv.h
blob621234265454554d4ac62188369a5a98c18fd7cc
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
33 #include "i915_reg.h"
34 #include "intel_bios.h"
35 #include "intel_ringbuffer.h"
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <drm/intel-gtt.h>
40 /* General customization:
43 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45 #define DRIVER_NAME "i915"
46 #define DRIVER_DESC "Intel Graphics"
47 #define DRIVER_DATE "20080730"
49 enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
54 enum plane {
55 PLANE_A = 0,
56 PLANE_B,
59 #define I915_NUM_PIPE 2
61 #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
63 /* Interface history:
65 * 1.1: Original.
66 * 1.2: Add Power Management
67 * 1.3: Add vblank support
68 * 1.4: Fix cmdbuffer path, add heap destroy
69 * 1.5: Add vblank pipe configuration
70 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
71 * - Support vertical blank on secondary display pipe
73 #define DRIVER_MAJOR 1
74 #define DRIVER_MINOR 6
75 #define DRIVER_PATCHLEVEL 0
77 #define WATCH_COHERENCY 0
78 #define WATCH_EXEC 0
79 #define WATCH_RELOC 0
80 #define WATCH_LISTS 0
81 #define WATCH_PWRITE 0
83 #define I915_GEM_PHYS_CURSOR_0 1
84 #define I915_GEM_PHYS_CURSOR_1 2
85 #define I915_GEM_PHYS_OVERLAY_REGS 3
86 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
88 struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
95 struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
103 struct opregion_header;
104 struct opregion_acpi;
105 struct opregion_swsci;
106 struct opregion_asle;
108 struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
113 void *vbt;
115 #define OPREGION_SIZE (8*1024)
117 struct intel_overlay;
118 struct intel_overlay_error_state;
120 struct drm_i915_master_private {
121 drm_local_map_t *sarea;
122 struct _drm_i915_sarea *sarea_priv;
124 #define I915_FENCE_REG_NONE -1
126 struct drm_i915_fence_reg {
127 struct drm_gem_object *obj;
128 struct list_head lru_list;
129 bool gpu;
132 struct sdvo_device_mapping {
133 u8 initialized;
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 i2c_pin;
138 u8 i2c_speed;
139 u8 ddc_pin;
142 struct drm_i915_error_state {
143 u32 eir;
144 u32 pgtbl_er;
145 u32 pipeastat;
146 u32 pipebstat;
147 u32 ipeir;
148 u32 ipehr;
149 u32 instdone;
150 u32 acthd;
151 u32 error; /* gen6+ */
152 u32 bcs_acthd; /* gen6+ blt engine */
153 u32 bcs_ipehr;
154 u32 bcs_ipeir;
155 u32 bcs_instdone;
156 u32 bcs_seqno;
157 u32 vcs_acthd; /* gen6+ bsd engine */
158 u32 vcs_ipehr;
159 u32 vcs_ipeir;
160 u32 vcs_instdone;
161 u32 vcs_seqno;
162 u32 instpm;
163 u32 instps;
164 u32 instdone1;
165 u32 seqno;
166 u64 bbaddr;
167 struct timeval time;
168 struct drm_i915_error_object {
169 int page_count;
170 u32 gtt_offset;
171 u32 *pages[0];
172 } *ringbuffer, *batchbuffer[2];
173 struct drm_i915_error_buffer {
174 size_t size;
175 u32 name;
176 u32 seqno;
177 u32 gtt_offset;
178 u32 read_domains;
179 u32 write_domain;
180 u32 fence_reg;
181 s32 pinned:2;
182 u32 tiling:2;
183 u32 dirty:1;
184 u32 purgeable:1;
185 u32 ring:4;
186 } *active_bo;
187 u32 active_bo_count;
188 struct intel_overlay_error_state *overlay;
191 struct drm_i915_display_funcs {
192 void (*dpms)(struct drm_crtc *crtc, int mode);
193 bool (*fbc_enabled)(struct drm_device *dev);
194 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
195 void (*disable_fbc)(struct drm_device *dev);
196 int (*get_display_clock_speed)(struct drm_device *dev);
197 int (*get_fifo_size)(struct drm_device *dev, int plane);
198 void (*update_wm)(struct drm_device *dev, int planea_clock,
199 int planeb_clock, int sr_hdisplay, int sr_htotal,
200 int pixel_size);
201 /* clock updates for mode set */
202 /* cursor updates */
203 /* render clock increase/decrease */
204 /* display clock increase/decrease */
205 /* pll clock increase/decrease */
206 /* clock gating init */
209 struct intel_device_info {
210 u8 gen;
211 u8 is_mobile : 1;
212 u8 is_i85x : 1;
213 u8 is_i915g : 1;
214 u8 is_i945gm : 1;
215 u8 is_g33 : 1;
216 u8 need_gfx_hws : 1;
217 u8 is_g4x : 1;
218 u8 is_pineview : 1;
219 u8 is_broadwater : 1;
220 u8 is_crestline : 1;
221 u8 has_fbc : 1;
222 u8 has_rc6 : 1;
223 u8 has_pipe_cxsr : 1;
224 u8 has_hotplug : 1;
225 u8 cursor_needs_physical : 1;
226 u8 has_overlay : 1;
227 u8 overlay_needs_physical : 1;
228 u8 supports_tv : 1;
229 u8 has_bsd_ring : 1;
230 u8 has_blt_ring : 1;
233 enum no_fbc_reason {
234 FBC_NO_OUTPUT, /* no outputs enabled to compress */
235 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
236 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
237 FBC_MODE_TOO_LARGE, /* mode too large for compression */
238 FBC_BAD_PLANE, /* fbc not supported on plane */
239 FBC_NOT_TILED, /* buffer not tiled */
240 FBC_MULTIPLE_PIPES, /* more than one pipe active */
243 enum intel_pch {
244 PCH_IBX, /* Ibexpeak PCH */
245 PCH_CPT, /* Cougarpoint PCH */
248 #define QUIRK_PIPEA_FORCE (1<<0)
250 struct intel_fbdev;
252 typedef struct drm_i915_private {
253 struct drm_device *dev;
255 const struct intel_device_info *info;
257 int has_gem;
259 void __iomem *regs;
261 struct intel_gmbus {
262 struct i2c_adapter adapter;
263 struct i2c_adapter *force_bit;
264 u32 reg0;
265 } *gmbus;
267 struct pci_dev *bridge_dev;
268 struct intel_ring_buffer render_ring;
269 struct intel_ring_buffer bsd_ring;
270 struct intel_ring_buffer blt_ring;
271 uint32_t next_seqno;
273 drm_dma_handle_t *status_page_dmah;
274 void *seqno_page;
275 dma_addr_t dma_status_page;
276 uint32_t counter;
277 unsigned int seqno_gfx_addr;
278 drm_local_map_t hws_map;
279 struct drm_gem_object *seqno_obj;
280 struct drm_gem_object *pwrctx;
281 struct drm_gem_object *renderctx;
283 struct resource mch_res;
285 unsigned int cpp;
286 int back_offset;
287 int front_offset;
288 int current_page;
289 int page_flipping;
291 wait_queue_head_t irq_queue;
292 atomic_t irq_received;
293 /** Protects user_irq_refcount and irq_mask_reg */
294 spinlock_t user_irq_lock;
295 u32 trace_irq_seqno;
296 /** Cached value of IMR to avoid reads in updating the bitfield */
297 u32 irq_mask_reg;
298 u32 pipestat[2];
299 /** splitted irq regs for graphics and display engine on Ironlake,
300 irq_mask_reg is still used for display irq. */
301 u32 gt_irq_mask_reg;
302 u32 gt_irq_enable_reg;
303 u32 de_irq_enable_reg;
304 u32 pch_irq_mask_reg;
305 u32 pch_irq_enable_reg;
307 u32 hotplug_supported_mask;
308 struct work_struct hotplug_work;
310 int tex_lru_log_granularity;
311 int allow_batchbuffer;
312 struct mem_block *agp_heap;
313 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
314 int vblank_pipe;
315 int num_pipe;
317 /* For hangcheck timer */
318 #define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
319 struct timer_list hangcheck_timer;
320 int hangcheck_count;
321 uint32_t last_acthd;
322 uint32_t last_instdone;
323 uint32_t last_instdone1;
325 unsigned long cfb_size;
326 unsigned long cfb_pitch;
327 unsigned long cfb_offset;
328 int cfb_fence;
329 int cfb_plane;
330 int cfb_y;
332 int irq_enabled;
334 struct intel_opregion opregion;
336 /* overlay */
337 struct intel_overlay *overlay;
339 /* LVDS info */
340 int backlight_level; /* restore backlight to this value */
341 struct drm_display_mode *panel_fixed_mode;
342 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
343 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
345 /* Feature bits from the VBIOS */
346 unsigned int int_tv_support:1;
347 unsigned int lvds_dither:1;
348 unsigned int lvds_vbt:1;
349 unsigned int int_crt_support:1;
350 unsigned int lvds_use_ssc:1;
351 int lvds_ssc_freq;
352 struct {
353 int rate;
354 int lanes;
355 int preemphasis;
356 int vswing;
358 bool initialized;
359 bool support;
360 int bpp;
361 struct edp_power_seq pps;
362 } edp;
363 bool no_aux_handshake;
365 struct notifier_block lid_notifier;
367 int crt_ddc_pin;
368 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
369 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
370 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
372 unsigned int fsb_freq, mem_freq, is_ddr3;
374 spinlock_t error_lock;
375 struct drm_i915_error_state *first_error;
376 struct work_struct error_work;
377 struct completion error_completion;
378 struct workqueue_struct *wq;
380 /* Display functions */
381 struct drm_i915_display_funcs display;
383 /* PCH chipset type */
384 enum intel_pch pch_type;
386 unsigned long quirks;
388 /* Register state */
389 bool modeset_on_lid;
390 u8 saveLBB;
391 u32 saveDSPACNTR;
392 u32 saveDSPBCNTR;
393 u32 saveDSPARB;
394 u32 saveHWS;
395 u32 savePIPEACONF;
396 u32 savePIPEBCONF;
397 u32 savePIPEASRC;
398 u32 savePIPEBSRC;
399 u32 saveFPA0;
400 u32 saveFPA1;
401 u32 saveDPLL_A;
402 u32 saveDPLL_A_MD;
403 u32 saveHTOTAL_A;
404 u32 saveHBLANK_A;
405 u32 saveHSYNC_A;
406 u32 saveVTOTAL_A;
407 u32 saveVBLANK_A;
408 u32 saveVSYNC_A;
409 u32 saveBCLRPAT_A;
410 u32 saveTRANSACONF;
411 u32 saveTRANS_HTOTAL_A;
412 u32 saveTRANS_HBLANK_A;
413 u32 saveTRANS_HSYNC_A;
414 u32 saveTRANS_VTOTAL_A;
415 u32 saveTRANS_VBLANK_A;
416 u32 saveTRANS_VSYNC_A;
417 u32 savePIPEASTAT;
418 u32 saveDSPASTRIDE;
419 u32 saveDSPASIZE;
420 u32 saveDSPAPOS;
421 u32 saveDSPAADDR;
422 u32 saveDSPASURF;
423 u32 saveDSPATILEOFF;
424 u32 savePFIT_PGM_RATIOS;
425 u32 saveBLC_HIST_CTL;
426 u32 saveBLC_PWM_CTL;
427 u32 saveBLC_PWM_CTL2;
428 u32 saveBLC_CPU_PWM_CTL;
429 u32 saveBLC_CPU_PWM_CTL2;
430 u32 saveFPB0;
431 u32 saveFPB1;
432 u32 saveDPLL_B;
433 u32 saveDPLL_B_MD;
434 u32 saveHTOTAL_B;
435 u32 saveHBLANK_B;
436 u32 saveHSYNC_B;
437 u32 saveVTOTAL_B;
438 u32 saveVBLANK_B;
439 u32 saveVSYNC_B;
440 u32 saveBCLRPAT_B;
441 u32 saveTRANSBCONF;
442 u32 saveTRANS_HTOTAL_B;
443 u32 saveTRANS_HBLANK_B;
444 u32 saveTRANS_HSYNC_B;
445 u32 saveTRANS_VTOTAL_B;
446 u32 saveTRANS_VBLANK_B;
447 u32 saveTRANS_VSYNC_B;
448 u32 savePIPEBSTAT;
449 u32 saveDSPBSTRIDE;
450 u32 saveDSPBSIZE;
451 u32 saveDSPBPOS;
452 u32 saveDSPBADDR;
453 u32 saveDSPBSURF;
454 u32 saveDSPBTILEOFF;
455 u32 saveVGA0;
456 u32 saveVGA1;
457 u32 saveVGA_PD;
458 u32 saveVGACNTRL;
459 u32 saveADPA;
460 u32 saveLVDS;
461 u32 savePP_ON_DELAYS;
462 u32 savePP_OFF_DELAYS;
463 u32 saveDVOA;
464 u32 saveDVOB;
465 u32 saveDVOC;
466 u32 savePP_ON;
467 u32 savePP_OFF;
468 u32 savePP_CONTROL;
469 u32 savePP_DIVISOR;
470 u32 savePFIT_CONTROL;
471 u32 save_palette_a[256];
472 u32 save_palette_b[256];
473 u32 saveDPFC_CB_BASE;
474 u32 saveFBC_CFB_BASE;
475 u32 saveFBC_LL_BASE;
476 u32 saveFBC_CONTROL;
477 u32 saveFBC_CONTROL2;
478 u32 saveIER;
479 u32 saveIIR;
480 u32 saveIMR;
481 u32 saveDEIER;
482 u32 saveDEIMR;
483 u32 saveGTIER;
484 u32 saveGTIMR;
485 u32 saveFDI_RXA_IMR;
486 u32 saveFDI_RXB_IMR;
487 u32 saveCACHE_MODE_0;
488 u32 saveMI_ARB_STATE;
489 u32 saveSWF0[16];
490 u32 saveSWF1[16];
491 u32 saveSWF2[3];
492 u8 saveMSR;
493 u8 saveSR[8];
494 u8 saveGR[25];
495 u8 saveAR_INDEX;
496 u8 saveAR[21];
497 u8 saveDACMASK;
498 u8 saveCR[37];
499 uint64_t saveFENCE[16];
500 u32 saveCURACNTR;
501 u32 saveCURAPOS;
502 u32 saveCURABASE;
503 u32 saveCURBCNTR;
504 u32 saveCURBPOS;
505 u32 saveCURBBASE;
506 u32 saveCURSIZE;
507 u32 saveDP_B;
508 u32 saveDP_C;
509 u32 saveDP_D;
510 u32 savePIPEA_GMCH_DATA_M;
511 u32 savePIPEB_GMCH_DATA_M;
512 u32 savePIPEA_GMCH_DATA_N;
513 u32 savePIPEB_GMCH_DATA_N;
514 u32 savePIPEA_DP_LINK_M;
515 u32 savePIPEB_DP_LINK_M;
516 u32 savePIPEA_DP_LINK_N;
517 u32 savePIPEB_DP_LINK_N;
518 u32 saveFDI_RXA_CTL;
519 u32 saveFDI_TXA_CTL;
520 u32 saveFDI_RXB_CTL;
521 u32 saveFDI_TXB_CTL;
522 u32 savePFA_CTL_1;
523 u32 savePFB_CTL_1;
524 u32 savePFA_WIN_SZ;
525 u32 savePFB_WIN_SZ;
526 u32 savePFA_WIN_POS;
527 u32 savePFB_WIN_POS;
528 u32 savePCH_DREF_CONTROL;
529 u32 saveDISP_ARB_CTL;
530 u32 savePIPEA_DATA_M1;
531 u32 savePIPEA_DATA_N1;
532 u32 savePIPEA_LINK_M1;
533 u32 savePIPEA_LINK_N1;
534 u32 savePIPEB_DATA_M1;
535 u32 savePIPEB_DATA_N1;
536 u32 savePIPEB_LINK_M1;
537 u32 savePIPEB_LINK_N1;
538 u32 saveMCHBAR_RENDER_STANDBY;
540 struct {
541 /** Bridge to intel-gtt-ko */
542 struct intel_gtt *gtt;
543 /** Memory allocator for GTT stolen memory */
544 struct drm_mm vram;
545 /** Memory allocator for GTT */
546 struct drm_mm gtt_space;
547 /** End of mappable part of GTT */
548 unsigned long gtt_mappable_end;
550 struct io_mapping *gtt_mapping;
551 int gtt_mtrr;
553 struct shrinker inactive_shrinker;
556 * List of objects currently involved in rendering.
558 * Includes buffers having the contents of their GPU caches
559 * flushed, not necessarily primitives. last_rendering_seqno
560 * represents when the rendering involved will be completed.
562 * A reference is held on the buffer while on this list.
564 struct list_head active_list;
567 * List of objects which are not in the ringbuffer but which
568 * still have a write_domain which needs to be flushed before
569 * unbinding.
571 * last_rendering_seqno is 0 while an object is in this list.
573 * A reference is held on the buffer while on this list.
575 struct list_head flushing_list;
578 * LRU list of objects which are not in the ringbuffer and
579 * are ready to unbind, but are still in the GTT.
581 * last_rendering_seqno is 0 while an object is in this list.
583 * A reference is not held on the buffer while on this list,
584 * as merely being GTT-bound shouldn't prevent its being
585 * freed, and we'll pull it off the list in the free path.
587 struct list_head inactive_list;
590 * LRU list of objects which are not in the ringbuffer but
591 * are still pinned in the GTT.
593 struct list_head pinned_list;
595 /** LRU list of objects with fence regs on them. */
596 struct list_head fence_list;
599 * List of objects currently pending being freed.
601 * These objects are no longer in use, but due to a signal
602 * we were prevented from freeing them at the appointed time.
604 struct list_head deferred_free_list;
607 * We leave the user IRQ off as much as possible,
608 * but this means that requests will finish and never
609 * be retired once the system goes idle. Set a timer to
610 * fire periodically while the ring is running. When it
611 * fires, go retire requests.
613 struct delayed_work retire_work;
616 * Flag if the X Server, and thus DRM, is not currently in
617 * control of the device.
619 * This is set between LeaveVT and EnterVT. It needs to be
620 * replaced with a semaphore. It also needs to be
621 * transitioned away from for kernel modesetting.
623 int suspended;
626 * Flag if the hardware appears to be wedged.
628 * This is set when attempts to idle the device timeout.
629 * It prevents command submission from occuring and makes
630 * every pending request fail
632 atomic_t wedged;
634 /** Bit 6 swizzling required for X tiling */
635 uint32_t bit_6_swizzle_x;
636 /** Bit 6 swizzling required for Y tiling */
637 uint32_t bit_6_swizzle_y;
639 /* storage for physical objects */
640 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
642 /* accounting, useful for userland debugging */
643 size_t object_memory;
644 size_t pin_memory;
645 size_t gtt_memory;
646 size_t gtt_mappable_memory;
647 size_t mappable_gtt_used;
648 size_t mappable_gtt_total;
649 size_t gtt_total;
650 u32 object_count;
651 u32 pin_count;
652 u32 gtt_mappable_count;
653 u32 gtt_count;
654 } mm;
655 struct sdvo_device_mapping sdvo_mappings[2];
656 /* indicate whether the LVDS_BORDER should be enabled or not */
657 unsigned int lvds_border_bits;
658 /* Panel fitter placement and size for Ironlake+ */
659 u32 pch_pf_pos, pch_pf_size;
661 struct drm_crtc *plane_to_crtc_mapping[2];
662 struct drm_crtc *pipe_to_crtc_mapping[2];
663 wait_queue_head_t pending_flip_queue;
664 bool flip_pending_is_done;
666 /* Reclocking support */
667 bool render_reclock_avail;
668 bool lvds_downclock_avail;
669 /* indicates the reduced downclock for LVDS*/
670 int lvds_downclock;
671 struct work_struct idle_work;
672 struct timer_list idle_timer;
673 bool busy;
674 u16 orig_clock;
675 int child_dev_num;
676 struct child_device_config *child_dev;
677 struct drm_connector *int_lvds_connector;
679 bool mchbar_need_disable;
681 u8 cur_delay;
682 u8 min_delay;
683 u8 max_delay;
684 u8 fmax;
685 u8 fstart;
687 u64 last_count1;
688 unsigned long last_time1;
689 u64 last_count2;
690 struct timespec last_time2;
691 unsigned long gfx_power;
692 int c_m;
693 int r_t;
694 u8 corr;
695 spinlock_t *mchdev_lock;
697 enum no_fbc_reason no_fbc_reason;
699 struct drm_mm_node *compressed_fb;
700 struct drm_mm_node *compressed_llb;
702 unsigned long last_gpu_reset;
704 /* list of fbdev register on this device */
705 struct intel_fbdev *fbdev;
706 } drm_i915_private_t;
708 /** driver private structure attached to each drm_gem_object */
709 struct drm_i915_gem_object {
710 struct drm_gem_object base;
712 /** Current space allocated to this object in the GTT, if any. */
713 struct drm_mm_node *gtt_space;
715 /** This object's place on the active/flushing/inactive lists */
716 struct list_head ring_list;
717 struct list_head mm_list;
718 /** This object's place on GPU write list */
719 struct list_head gpu_write_list;
720 /** This object's place on eviction list */
721 struct list_head evict_list;
724 * This is set if the object is on the active or flushing lists
725 * (has pending rendering), and is not set if it's on inactive (ready
726 * to be unbound).
728 unsigned int active : 1;
731 * This is set if the object has been written to since last bound
732 * to the GTT
734 unsigned int dirty : 1;
737 * Fence register bits (if any) for this object. Will be set
738 * as needed when mapped into the GTT.
739 * Protected by dev->struct_mutex.
741 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
743 signed int fence_reg : 5;
746 * Used for checking the object doesn't appear more than once
747 * in an execbuffer object list.
749 unsigned int in_execbuffer : 1;
752 * Advice: are the backing pages purgeable?
754 unsigned int madv : 2;
757 * Current tiling mode for the object.
759 unsigned int tiling_mode : 2;
761 /** How many users have pinned this object in GTT space. The following
762 * users can each hold at most one reference: pwrite/pread, pin_ioctl
763 * (via user_pin_count), execbuffer (objects are not allowed multiple
764 * times for the same batchbuffer), and the framebuffer code. When
765 * switching/pageflipping, the framebuffer code has at most two buffers
766 * pinned per crtc.
768 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
769 * bits with absolutely no headroom. So use 4 bits. */
770 unsigned int pin_count : 4;
771 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
774 * Is the object at the current location in the gtt mappable and
775 * fenceable? Used to avoid costly recalculations.
777 unsigned int map_and_fenceable : 1;
780 * Whether the current gtt mapping needs to be mappable (and isn't just
781 * mappable by accident). Track pin and fault separate for a more
782 * accurate mappable working set.
784 unsigned int fault_mappable : 1;
785 unsigned int pin_mappable : 1;
787 /** AGP memory structure for our GTT binding. */
788 DRM_AGP_MEM *agp_mem;
790 struct page **pages;
793 * Current offset of the object in GTT space.
795 * This is the same as gtt_space->start
797 uint32_t gtt_offset;
799 /* Which ring is refering to is this object */
800 struct intel_ring_buffer *ring;
802 /** Breadcrumb of last rendering to the buffer. */
803 uint32_t last_rendering_seqno;
805 /** Current tiling stride for the object, if it's tiled. */
806 uint32_t stride;
808 /** Record of address bit 17 of each page at last unbind. */
809 unsigned long *bit_17;
811 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
812 uint32_t agp_type;
815 * If present, while GEM_DOMAIN_CPU is in the read domain this array
816 * flags which individual pages are valid.
818 uint8_t *page_cpu_valid;
820 /** User space pin count and filp owning the pin */
821 uint32_t user_pin_count;
822 struct drm_file *pin_filp;
824 /** for phy allocated objects */
825 struct drm_i915_gem_phys_object *phys_obj;
828 * Number of crtcs where this object is currently the fb, but
829 * will be page flipped away on the next vblank. When it
830 * reaches 0, dev_priv->pending_flip_queue will be woken up.
832 atomic_t pending_flip;
835 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
838 * Request queue structure.
840 * The request queue allows us to note sequence numbers that have been emitted
841 * and may be associated with active buffers to be retired.
843 * By keeping this list, we can avoid having to do questionable
844 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
845 * an emission time with seqnos for tracking how far ahead of the GPU we are.
847 struct drm_i915_gem_request {
848 /** On Which ring this request was generated */
849 struct intel_ring_buffer *ring;
851 /** GEM sequence number associated with this request. */
852 uint32_t seqno;
854 /** Time at which this request was emitted, in jiffies. */
855 unsigned long emitted_jiffies;
857 /** global list entry for this request */
858 struct list_head list;
860 struct drm_i915_file_private *file_priv;
861 /** file_priv list entry for this request */
862 struct list_head client_list;
865 struct drm_i915_file_private {
866 struct {
867 struct spinlock lock;
868 struct list_head request_list;
869 } mm;
872 enum intel_chip_family {
873 CHIP_I8XX = 0x01,
874 CHIP_I9XX = 0x02,
875 CHIP_I915 = 0x04,
876 CHIP_I965 = 0x08,
879 extern struct drm_ioctl_desc i915_ioctls[];
880 extern int i915_max_ioctl;
881 extern unsigned int i915_fbpercrtc;
882 extern unsigned int i915_powersave;
883 extern unsigned int i915_lvds_downclock;
885 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
886 extern int i915_resume(struct drm_device *dev);
887 extern void i915_save_display(struct drm_device *dev);
888 extern void i915_restore_display(struct drm_device *dev);
889 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
890 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
892 /* i915_dma.c */
893 extern void i915_kernel_lost_context(struct drm_device * dev);
894 extern int i915_driver_load(struct drm_device *, unsigned long flags);
895 extern int i915_driver_unload(struct drm_device *);
896 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
897 extern void i915_driver_lastclose(struct drm_device * dev);
898 extern void i915_driver_preclose(struct drm_device *dev,
899 struct drm_file *file_priv);
900 extern void i915_driver_postclose(struct drm_device *dev,
901 struct drm_file *file_priv);
902 extern int i915_driver_device_is_agp(struct drm_device * dev);
903 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
904 unsigned long arg);
905 extern int i915_emit_box(struct drm_device *dev,
906 struct drm_clip_rect *boxes,
907 int i, int DR1, int DR4);
908 extern int i915_reset(struct drm_device *dev, u8 flags);
909 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
910 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
911 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
912 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
915 /* i915_irq.c */
916 void i915_hangcheck_elapsed(unsigned long data);
917 extern int i915_irq_emit(struct drm_device *dev, void *data,
918 struct drm_file *file_priv);
919 extern int i915_irq_wait(struct drm_device *dev, void *data,
920 struct drm_file *file_priv);
921 void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
922 extern void i915_enable_interrupt (struct drm_device *dev);
924 extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
925 extern void i915_driver_irq_preinstall(struct drm_device * dev);
926 extern int i915_driver_irq_postinstall(struct drm_device *dev);
927 extern void i915_driver_irq_uninstall(struct drm_device * dev);
928 extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
929 struct drm_file *file_priv);
930 extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
931 struct drm_file *file_priv);
932 extern int i915_enable_vblank(struct drm_device *dev, int crtc);
933 extern void i915_disable_vblank(struct drm_device *dev, int crtc);
934 extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
935 extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
936 extern int i915_vblank_swap(struct drm_device *dev, void *data,
937 struct drm_file *file_priv);
938 extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
939 extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
940 extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
941 u32 mask);
942 extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
943 u32 mask);
945 void
946 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
948 void
949 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
951 void intel_enable_asle (struct drm_device *dev);
953 #ifdef CONFIG_DEBUG_FS
954 extern void i915_destroy_error_state(struct drm_device *dev);
955 #else
956 #define i915_destroy_error_state(x)
957 #endif
960 /* i915_mem.c */
961 extern int i915_mem_alloc(struct drm_device *dev, void *data,
962 struct drm_file *file_priv);
963 extern int i915_mem_free(struct drm_device *dev, void *data,
964 struct drm_file *file_priv);
965 extern int i915_mem_init_heap(struct drm_device *dev, void *data,
966 struct drm_file *file_priv);
967 extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
968 struct drm_file *file_priv);
969 extern void i915_mem_takedown(struct mem_block **heap);
970 extern void i915_mem_release(struct drm_device * dev,
971 struct drm_file *file_priv, struct mem_block *heap);
972 /* i915_gem.c */
973 int i915_gem_check_is_wedged(struct drm_device *dev);
974 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
975 struct drm_file *file_priv);
976 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
977 struct drm_file *file_priv);
978 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
979 struct drm_file *file_priv);
980 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
981 struct drm_file *file_priv);
982 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
983 struct drm_file *file_priv);
984 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
985 struct drm_file *file_priv);
986 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
987 struct drm_file *file_priv);
988 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
989 struct drm_file *file_priv);
990 int i915_gem_execbuffer(struct drm_device *dev, void *data,
991 struct drm_file *file_priv);
992 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
993 struct drm_file *file_priv);
994 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
995 struct drm_file *file_priv);
996 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
997 struct drm_file *file_priv);
998 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
999 struct drm_file *file_priv);
1000 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1001 struct drm_file *file_priv);
1002 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1003 struct drm_file *file_priv);
1004 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1005 struct drm_file *file_priv);
1006 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1007 struct drm_file *file_priv);
1008 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1009 struct drm_file *file_priv);
1010 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1011 struct drm_file *file_priv);
1012 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1013 struct drm_file *file_priv);
1014 void i915_gem_load(struct drm_device *dev);
1015 int i915_gem_init_object(struct drm_gem_object *obj);
1016 struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
1017 size_t size);
1018 void i915_gem_free_object(struct drm_gem_object *obj);
1019 int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment,
1020 bool map_and_fenceable);
1021 void i915_gem_object_unpin(struct drm_gem_object *obj);
1022 int i915_gem_object_unbind(struct drm_gem_object *obj);
1023 void i915_gem_release_mmap(struct drm_gem_object *obj);
1024 void i915_gem_lastclose(struct drm_device *dev);
1027 * Returns true if seq1 is later than seq2.
1029 static inline bool
1030 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1032 return (int32_t)(seq1 - seq2) >= 0;
1035 int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
1036 bool interruptible);
1037 int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
1038 bool interruptible);
1039 void i915_gem_retire_requests(struct drm_device *dev);
1040 void i915_gem_reset(struct drm_device *dev);
1041 void i915_gem_clflush_object(struct drm_gem_object *obj);
1042 int i915_gem_object_set_domain(struct drm_gem_object *obj,
1043 uint32_t read_domains,
1044 uint32_t write_domain);
1045 int i915_gem_init_ringbuffer(struct drm_device *dev);
1046 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1047 int i915_gem_do_init(struct drm_device *dev, unsigned long start,
1048 unsigned long mappable_end, unsigned long end);
1049 int i915_gpu_idle(struct drm_device *dev);
1050 int i915_gem_idle(struct drm_device *dev);
1051 int i915_add_request(struct drm_device *dev,
1052 struct drm_file *file_priv,
1053 struct drm_i915_gem_request *request,
1054 struct intel_ring_buffer *ring);
1055 int i915_do_wait_request(struct drm_device *dev,
1056 uint32_t seqno,
1057 bool interruptible,
1058 struct intel_ring_buffer *ring);
1059 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1060 int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
1061 int write);
1062 int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
1063 bool pipelined);
1064 int i915_gem_attach_phys_object(struct drm_device *dev,
1065 struct drm_gem_object *obj,
1066 int id,
1067 int align);
1068 void i915_gem_detach_phys_object(struct drm_device *dev,
1069 struct drm_gem_object *obj);
1070 void i915_gem_free_all_phys_object(struct drm_device *dev);
1071 void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
1073 /* i915_gem_evict.c */
1074 int i915_gem_evict_something(struct drm_device *dev, int min_size,
1075 unsigned alignment, bool mappable);
1076 int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
1077 int i915_gem_evict_inactive(struct drm_device *dev, bool purgeable_only);
1079 /* i915_gem_tiling.c */
1080 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1081 void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
1082 void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
1084 /* i915_gem_debug.c */
1085 void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1086 const char *where, uint32_t mark);
1087 #if WATCH_LISTS
1088 int i915_verify_lists(struct drm_device *dev);
1089 #else
1090 #define i915_verify_lists(dev) 0
1091 #endif
1092 void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1093 void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1094 const char *where, uint32_t mark);
1096 /* i915_debugfs.c */
1097 int i915_debugfs_init(struct drm_minor *minor);
1098 void i915_debugfs_cleanup(struct drm_minor *minor);
1100 /* i915_suspend.c */
1101 extern int i915_save_state(struct drm_device *dev);
1102 extern int i915_restore_state(struct drm_device *dev);
1104 /* i915_suspend.c */
1105 extern int i915_save_state(struct drm_device *dev);
1106 extern int i915_restore_state(struct drm_device *dev);
1108 /* intel_i2c.c */
1109 extern int intel_setup_gmbus(struct drm_device *dev);
1110 extern void intel_teardown_gmbus(struct drm_device *dev);
1111 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1112 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1113 extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1115 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1117 extern void intel_i2c_reset(struct drm_device *dev);
1119 /* intel_opregion.c */
1120 extern int intel_opregion_setup(struct drm_device *dev);
1121 #ifdef CONFIG_ACPI
1122 extern void intel_opregion_init(struct drm_device *dev);
1123 extern void intel_opregion_fini(struct drm_device *dev);
1124 extern void intel_opregion_asle_intr(struct drm_device *dev);
1125 extern void intel_opregion_gse_intr(struct drm_device *dev);
1126 extern void intel_opregion_enable_asle(struct drm_device *dev);
1127 #else
1128 static inline void intel_opregion_init(struct drm_device *dev) { return; }
1129 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1130 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1131 static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1132 static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1133 #endif
1135 /* intel_acpi.c */
1136 #ifdef CONFIG_ACPI
1137 extern void intel_register_dsm_handler(void);
1138 extern void intel_unregister_dsm_handler(void);
1139 #else
1140 static inline void intel_register_dsm_handler(void) { return; }
1141 static inline void intel_unregister_dsm_handler(void) { return; }
1142 #endif /* CONFIG_ACPI */
1144 /* modesetting */
1145 extern void intel_modeset_init(struct drm_device *dev);
1146 extern void intel_modeset_cleanup(struct drm_device *dev);
1147 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1148 extern void i8xx_disable_fbc(struct drm_device *dev);
1149 extern void g4x_disable_fbc(struct drm_device *dev);
1150 extern void ironlake_disable_fbc(struct drm_device *dev);
1151 extern void intel_disable_fbc(struct drm_device *dev);
1152 extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1153 extern bool intel_fbc_enabled(struct drm_device *dev);
1154 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1155 extern void intel_detect_pch (struct drm_device *dev);
1156 extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
1158 /* overlay */
1159 #ifdef CONFIG_DEBUG_FS
1160 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1161 extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1162 #endif
1165 * Lock test for when it's just for synchronization of ring access.
1167 * In that case, we don't need to do it when GEM is initialized as nobody else
1168 * has access to the ring.
1170 #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
1171 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1172 == NULL) \
1173 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1174 } while (0)
1176 #define I915_READ(reg) readl(dev_priv->regs + (reg))
1177 #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1178 #define I915_READ16(reg) readw(dev_priv->regs + (reg))
1179 #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1180 #define I915_READ8(reg) readb(dev_priv->regs + (reg))
1181 #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
1182 #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
1183 #define I915_READ64(reg) readq(dev_priv->regs + (reg))
1184 #define POSTING_READ(reg) (void)I915_READ(reg)
1185 #define POSTING_READ16(reg) (void)I915_READ16(reg)
1187 #define BEGIN_LP_RING(n) \
1188 intel_ring_begin(&dev_priv->render_ring, (n))
1190 #define OUT_RING(x) \
1191 intel_ring_emit(&dev_priv->render_ring, x)
1193 #define ADVANCE_LP_RING() \
1194 intel_ring_advance(&dev_priv->render_ring)
1197 * Reads a dword out of the status page, which is written to from the command
1198 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1199 * MI_STORE_DATA_IMM.
1201 * The following dwords have a reserved meaning:
1202 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1203 * 0x04: ring 0 head pointer
1204 * 0x05: ring 1 head pointer (915-class)
1205 * 0x06: ring 2 head pointer (915-class)
1206 * 0x10-0x1b: Context status DWords (GM45)
1207 * 0x1f: Last written status offset. (GM45)
1209 * The area from dword 0x20 to 0x3ff is available for driver usage.
1211 #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1212 (dev_priv->render_ring.status_page.page_addr))[reg])
1213 #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
1214 #define I915_GEM_HWS_INDEX 0x20
1215 #define I915_BREADCRUMB_INDEX 0x21
1217 #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1219 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
1220 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
1221 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1222 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1223 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1224 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1225 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1226 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1227 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1228 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1229 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1230 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1231 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1232 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1233 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1234 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1235 #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1236 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
1237 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1239 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1240 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1241 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1242 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1243 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1245 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1246 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
1247 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1249 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1250 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1252 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1253 * rows, which changed the alignment requirements and fence programming.
1255 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1256 IS_I915GM(dev)))
1257 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1258 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1259 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1260 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1261 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1262 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1263 /* dsparb controlled by hw only */
1264 #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1266 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1267 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1268 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1269 #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
1271 #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
1272 #define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
1274 #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1275 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1276 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1278 #define PRIMARY_RINGBUFFER_SIZE (128*1024)
1280 #endif