Fix gcc 4.5.1 miscompiling drivers/char/i8k.c (again)
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / serial / imx.c
blob4b505940fff5cde59da1f760845220cf628d6365
1 /*
2 * linux/drivers/serial/imx.c
4 * Driver for Motorola IMX serial ports
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
8 * Author: Sascha Hauer <sascha@saschahauer.de>
9 * Copyright (C) 2004 Pengutronix
11 * Copyright (C) 2009 emlix GmbH
12 * Author: Fabian Godehardt (added IrDA support for iMX)
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
28 * [29-Mar-2005] Mike Lee
29 * Added hardware handshake
32 #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
33 #define SUPPORT_SYSRQ
34 #endif
36 #include <linux/module.h>
37 #include <linux/ioport.h>
38 #include <linux/init.h>
39 #include <linux/console.h>
40 #include <linux/sysrq.h>
41 #include <linux/platform_device.h>
42 #include <linux/tty.h>
43 #include <linux/tty_flip.h>
44 #include <linux/serial_core.h>
45 #include <linux/serial.h>
46 #include <linux/clk.h>
47 #include <linux/delay.h>
48 #include <linux/rational.h>
50 #include <asm/io.h>
51 #include <asm/irq.h>
52 #include <mach/hardware.h>
53 #include <mach/imx-uart.h>
55 /* Register definitions */
56 #define URXD0 0x0 /* Receiver Register */
57 #define URTX0 0x40 /* Transmitter Register */
58 #define UCR1 0x80 /* Control Register 1 */
59 #define UCR2 0x84 /* Control Register 2 */
60 #define UCR3 0x88 /* Control Register 3 */
61 #define UCR4 0x8c /* Control Register 4 */
62 #define UFCR 0x90 /* FIFO Control Register */
63 #define USR1 0x94 /* Status Register 1 */
64 #define USR2 0x98 /* Status Register 2 */
65 #define UESC 0x9c /* Escape Character Register */
66 #define UTIM 0xa0 /* Escape Timer Register */
67 #define UBIR 0xa4 /* BRM Incremental Register */
68 #define UBMR 0xa8 /* BRM Modulator Register */
69 #define UBRC 0xac /* Baud Rate Count Register */
70 #define MX2_ONEMS 0xb0 /* One Millisecond register */
71 #define UTS (cpu_is_mx1() ? 0xd0 : 0xb4) /* UART Test Register */
73 /* UART Control Register Bit Fields.*/
74 #define URXD_CHARRDY (1<<15)
75 #define URXD_ERR (1<<14)
76 #define URXD_OVRRUN (1<<13)
77 #define URXD_FRMERR (1<<12)
78 #define URXD_BRK (1<<11)
79 #define URXD_PRERR (1<<10)
80 #define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
81 #define UCR1_ADBR (1<<14) /* Auto detect baud rate */
82 #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
83 #define UCR1_IDEN (1<<12) /* Idle condition interrupt */
84 #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
85 #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
86 #define UCR1_IREN (1<<7) /* Infrared interface enable */
87 #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
88 #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
89 #define UCR1_SNDBRK (1<<4) /* Send break */
90 #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
91 #define MX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, mx1 only */
92 #define UCR1_DOZE (1<<1) /* Doze */
93 #define UCR1_UARTEN (1<<0) /* UART enabled */
94 #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
95 #define UCR2_IRTS (1<<14) /* Ignore RTS pin */
96 #define UCR2_CTSC (1<<13) /* CTS pin control */
97 #define UCR2_CTS (1<<12) /* Clear to send */
98 #define UCR2_ESCEN (1<<11) /* Escape enable */
99 #define UCR2_PREN (1<<8) /* Parity enable */
100 #define UCR2_PROE (1<<7) /* Parity odd/even */
101 #define UCR2_STPB (1<<6) /* Stop */
102 #define UCR2_WS (1<<5) /* Word size */
103 #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
104 #define UCR2_TXEN (1<<2) /* Transmitter enabled */
105 #define UCR2_RXEN (1<<1) /* Receiver enabled */
106 #define UCR2_SRST (1<<0) /* SW reset */
107 #define UCR3_DTREN (1<<13) /* DTR interrupt enable */
108 #define UCR3_PARERREN (1<<12) /* Parity enable */
109 #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
110 #define UCR3_DSR (1<<10) /* Data set ready */
111 #define UCR3_DCD (1<<9) /* Data carrier detect */
112 #define UCR3_RI (1<<8) /* Ring indicator */
113 #define UCR3_TIMEOUTEN (1<<7) /* Timeout interrupt enable */
114 #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
115 #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
116 #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
117 #define MX1_UCR3_REF25 (1<<3) /* Ref freq 25 MHz, only on mx1 */
118 #define MX1_UCR3_REF30 (1<<2) /* Ref Freq 30 MHz, only on mx1 */
119 #define MX2_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select, on mx2/mx3 */
120 #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
121 #define UCR3_BPEN (1<<0) /* Preset registers enable */
122 #define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
123 #define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
124 #define UCR4_INVR (1<<9) /* Inverted infrared reception */
125 #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
126 #define UCR4_WKEN (1<<7) /* Wake interrupt enable */
127 #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
128 #define UCR4_IRSC (1<<5) /* IR special case */
129 #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
130 #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
131 #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
132 #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
133 #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
134 #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
135 #define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
136 #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
137 #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
138 #define USR1_RTSS (1<<14) /* RTS pin status */
139 #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
140 #define USR1_RTSD (1<<12) /* RTS delta */
141 #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
142 #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
143 #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
144 #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
145 #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
146 #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
147 #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
148 #define USR2_ADET (1<<15) /* Auto baud rate detect complete */
149 #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
150 #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
151 #define USR2_IDLE (1<<12) /* Idle condition */
152 #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
153 #define USR2_WAKE (1<<7) /* Wake */
154 #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
155 #define USR2_TXDC (1<<3) /* Transmitter complete */
156 #define USR2_BRCD (1<<2) /* Break condition */
157 #define USR2_ORE (1<<1) /* Overrun error */
158 #define USR2_RDR (1<<0) /* Recv data ready */
159 #define UTS_FRCPERR (1<<13) /* Force parity error */
160 #define UTS_LOOP (1<<12) /* Loop tx and rx */
161 #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
162 #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
163 #define UTS_TXFULL (1<<4) /* TxFIFO full */
164 #define UTS_RXFULL (1<<3) /* RxFIFO full */
165 #define UTS_SOFTRST (1<<0) /* Software reset */
167 /* We've been assigned a range on the "Low-density serial ports" major */
168 #define SERIAL_IMX_MAJOR 207
169 #define MINOR_START 16
170 #define DEV_NAME "ttymxc"
171 #define MAX_INTERNAL_IRQ MXC_INTERNAL_IRQS
174 * This determines how often we check the modem status signals
175 * for any change. They generally aren't connected to an IRQ
176 * so we have to poll them. We also check immediately before
177 * filling the TX fifo incase CTS has been dropped.
179 #define MCTRL_TIMEOUT (250*HZ/1000)
181 #define DRIVER_NAME "IMX-uart"
183 #define UART_NR 8
185 struct imx_port {
186 struct uart_port port;
187 struct timer_list timer;
188 unsigned int old_status;
189 int txirq,rxirq,rtsirq;
190 unsigned int have_rtscts:1;
191 unsigned int use_irda:1;
192 unsigned int irda_inv_rx:1;
193 unsigned int irda_inv_tx:1;
194 unsigned short trcv_delay; /* transceiver delay */
195 struct clk *clk;
198 #ifdef CONFIG_IRDA
199 #define USE_IRDA(sport) ((sport)->use_irda)
200 #else
201 #define USE_IRDA(sport) (0)
202 #endif
205 * Handle any change of modem status signal since we were last called.
207 static void imx_mctrl_check(struct imx_port *sport)
209 unsigned int status, changed;
211 status = sport->port.ops->get_mctrl(&sport->port);
212 changed = status ^ sport->old_status;
214 if (changed == 0)
215 return;
217 sport->old_status = status;
219 if (changed & TIOCM_RI)
220 sport->port.icount.rng++;
221 if (changed & TIOCM_DSR)
222 sport->port.icount.dsr++;
223 if (changed & TIOCM_CAR)
224 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
225 if (changed & TIOCM_CTS)
226 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
228 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
232 * This is our per-port timeout handler, for checking the
233 * modem status signals.
235 static void imx_timeout(unsigned long data)
237 struct imx_port *sport = (struct imx_port *)data;
238 unsigned long flags;
240 if (sport->port.state) {
241 spin_lock_irqsave(&sport->port.lock, flags);
242 imx_mctrl_check(sport);
243 spin_unlock_irqrestore(&sport->port.lock, flags);
245 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
250 * interrupts disabled on entry
252 static void imx_stop_tx(struct uart_port *port)
254 struct imx_port *sport = (struct imx_port *)port;
255 unsigned long temp;
257 if (USE_IRDA(sport)) {
258 /* half duplex - wait for end of transmission */
259 int n = 256;
260 while ((--n > 0) &&
261 !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
262 udelay(5);
263 barrier();
266 * irda transceiver - wait a bit more to avoid
267 * cutoff, hardware dependent
269 udelay(sport->trcv_delay);
272 * half duplex - reactivate receive mode,
273 * flush receive pipe echo crap
275 if (readl(sport->port.membase + USR2) & USR2_TXDC) {
276 temp = readl(sport->port.membase + UCR1);
277 temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
278 writel(temp, sport->port.membase + UCR1);
280 temp = readl(sport->port.membase + UCR4);
281 temp &= ~(UCR4_TCEN);
282 writel(temp, sport->port.membase + UCR4);
284 while (readl(sport->port.membase + URXD0) &
285 URXD_CHARRDY)
286 barrier();
288 temp = readl(sport->port.membase + UCR1);
289 temp |= UCR1_RRDYEN;
290 writel(temp, sport->port.membase + UCR1);
292 temp = readl(sport->port.membase + UCR4);
293 temp |= UCR4_DREN;
294 writel(temp, sport->port.membase + UCR4);
296 return;
299 temp = readl(sport->port.membase + UCR1);
300 writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
304 * interrupts disabled on entry
306 static void imx_stop_rx(struct uart_port *port)
308 struct imx_port *sport = (struct imx_port *)port;
309 unsigned long temp;
311 temp = readl(sport->port.membase + UCR2);
312 writel(temp &~ UCR2_RXEN, sport->port.membase + UCR2);
316 * Set the modem control timer to fire immediately.
318 static void imx_enable_ms(struct uart_port *port)
320 struct imx_port *sport = (struct imx_port *)port;
322 mod_timer(&sport->timer, jiffies);
325 static inline void imx_transmit_buffer(struct imx_port *sport)
327 struct circ_buf *xmit = &sport->port.state->xmit;
329 while (!(readl(sport->port.membase + UTS) & UTS_TXFULL)) {
330 /* send xmit->buf[xmit->tail]
331 * out the port here */
332 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
333 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
334 sport->port.icount.tx++;
335 if (uart_circ_empty(xmit))
336 break;
339 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
340 uart_write_wakeup(&sport->port);
342 if (uart_circ_empty(xmit))
343 imx_stop_tx(&sport->port);
347 * interrupts disabled on entry
349 static void imx_start_tx(struct uart_port *port)
351 struct imx_port *sport = (struct imx_port *)port;
352 unsigned long temp;
354 if (USE_IRDA(sport)) {
355 /* half duplex in IrDA mode; have to disable receive mode */
356 temp = readl(sport->port.membase + UCR4);
357 temp &= ~(UCR4_DREN);
358 writel(temp, sport->port.membase + UCR4);
360 temp = readl(sport->port.membase + UCR1);
361 temp &= ~(UCR1_RRDYEN);
362 writel(temp, sport->port.membase + UCR1);
365 temp = readl(sport->port.membase + UCR1);
366 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
368 if (USE_IRDA(sport)) {
369 temp = readl(sport->port.membase + UCR1);
370 temp |= UCR1_TRDYEN;
371 writel(temp, sport->port.membase + UCR1);
373 temp = readl(sport->port.membase + UCR4);
374 temp |= UCR4_TCEN;
375 writel(temp, sport->port.membase + UCR4);
378 if (readl(sport->port.membase + UTS) & UTS_TXEMPTY)
379 imx_transmit_buffer(sport);
382 static irqreturn_t imx_rtsint(int irq, void *dev_id)
384 struct imx_port *sport = dev_id;
385 unsigned int val;
386 unsigned long flags;
388 spin_lock_irqsave(&sport->port.lock, flags);
390 writel(USR1_RTSD, sport->port.membase + USR1);
391 val = readl(sport->port.membase + USR1) & USR1_RTSS;
392 uart_handle_cts_change(&sport->port, !!val);
393 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
395 spin_unlock_irqrestore(&sport->port.lock, flags);
396 return IRQ_HANDLED;
399 static irqreturn_t imx_txint(int irq, void *dev_id)
401 struct imx_port *sport = dev_id;
402 struct circ_buf *xmit = &sport->port.state->xmit;
403 unsigned long flags;
405 spin_lock_irqsave(&sport->port.lock,flags);
406 if (sport->port.x_char)
408 /* Send next char */
409 writel(sport->port.x_char, sport->port.membase + URTX0);
410 goto out;
413 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
414 imx_stop_tx(&sport->port);
415 goto out;
418 imx_transmit_buffer(sport);
420 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
421 uart_write_wakeup(&sport->port);
423 out:
424 spin_unlock_irqrestore(&sport->port.lock,flags);
425 return IRQ_HANDLED;
428 static irqreturn_t imx_rxint(int irq, void *dev_id)
430 struct imx_port *sport = dev_id;
431 unsigned int rx,flg,ignored = 0;
432 struct tty_struct *tty = sport->port.state->port.tty;
433 unsigned long flags, temp;
435 spin_lock_irqsave(&sport->port.lock,flags);
437 while (readl(sport->port.membase + USR2) & USR2_RDR) {
438 flg = TTY_NORMAL;
439 sport->port.icount.rx++;
441 rx = readl(sport->port.membase + URXD0);
443 temp = readl(sport->port.membase + USR2);
444 if (temp & USR2_BRCD) {
445 writel(temp | USR2_BRCD, sport->port.membase + USR2);
446 if (uart_handle_break(&sport->port))
447 continue;
450 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
451 continue;
453 if (rx & (URXD_PRERR | URXD_OVRRUN | URXD_FRMERR) ) {
454 if (rx & URXD_PRERR)
455 sport->port.icount.parity++;
456 else if (rx & URXD_FRMERR)
457 sport->port.icount.frame++;
458 if (rx & URXD_OVRRUN)
459 sport->port.icount.overrun++;
461 if (rx & sport->port.ignore_status_mask) {
462 if (++ignored > 100)
463 goto out;
464 continue;
467 rx &= sport->port.read_status_mask;
469 if (rx & URXD_PRERR)
470 flg = TTY_PARITY;
471 else if (rx & URXD_FRMERR)
472 flg = TTY_FRAME;
473 if (rx & URXD_OVRRUN)
474 flg = TTY_OVERRUN;
476 #ifdef SUPPORT_SYSRQ
477 sport->port.sysrq = 0;
478 #endif
481 tty_insert_flip_char(tty, rx, flg);
484 out:
485 spin_unlock_irqrestore(&sport->port.lock,flags);
486 tty_flip_buffer_push(tty);
487 return IRQ_HANDLED;
490 static irqreturn_t imx_int(int irq, void *dev_id)
492 struct imx_port *sport = dev_id;
493 unsigned int sts;
495 sts = readl(sport->port.membase + USR1);
497 if (sts & USR1_RRDY)
498 imx_rxint(irq, dev_id);
500 if (sts & USR1_TRDY &&
501 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
502 imx_txint(irq, dev_id);
504 if (sts & USR1_RTSD)
505 imx_rtsint(irq, dev_id);
507 return IRQ_HANDLED;
511 * Return TIOCSER_TEMT when transmitter is not busy.
513 static unsigned int imx_tx_empty(struct uart_port *port)
515 struct imx_port *sport = (struct imx_port *)port;
517 return (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
521 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
523 static unsigned int imx_get_mctrl(struct uart_port *port)
525 struct imx_port *sport = (struct imx_port *)port;
526 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
528 if (readl(sport->port.membase + USR1) & USR1_RTSS)
529 tmp |= TIOCM_CTS;
531 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
532 tmp |= TIOCM_RTS;
534 return tmp;
537 static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
539 struct imx_port *sport = (struct imx_port *)port;
540 unsigned long temp;
542 temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
544 if (mctrl & TIOCM_RTS)
545 temp |= UCR2_CTS;
547 writel(temp, sport->port.membase + UCR2);
551 * Interrupts always disabled.
553 static void imx_break_ctl(struct uart_port *port, int break_state)
555 struct imx_port *sport = (struct imx_port *)port;
556 unsigned long flags, temp;
558 spin_lock_irqsave(&sport->port.lock, flags);
560 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
562 if ( break_state != 0 )
563 temp |= UCR1_SNDBRK;
565 writel(temp, sport->port.membase + UCR1);
567 spin_unlock_irqrestore(&sport->port.lock, flags);
570 #define TXTL 2 /* reset default */
571 #define RXTL 1 /* reset default */
573 static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
575 unsigned int val;
576 unsigned int ufcr_rfdiv;
578 /* set receiver / transmitter trigger level.
579 * RFDIV is set such way to satisfy requested uartclk value
581 val = TXTL << 10 | RXTL;
582 ufcr_rfdiv = (clk_get_rate(sport->clk) + sport->port.uartclk / 2)
583 / sport->port.uartclk;
585 if(!ufcr_rfdiv)
586 ufcr_rfdiv = 1;
588 val |= UFCR_RFDIV_REG(ufcr_rfdiv);
590 writel(val, sport->port.membase + UFCR);
592 return 0;
595 /* half the RX buffer size */
596 #define CTSTL 16
598 static int imx_startup(struct uart_port *port)
600 struct imx_port *sport = (struct imx_port *)port;
601 int retval;
602 unsigned long flags, temp;
604 imx_setup_ufcr(sport, 0);
606 /* disable the DREN bit (Data Ready interrupt enable) before
607 * requesting IRQs
609 temp = readl(sport->port.membase + UCR4);
611 if (USE_IRDA(sport))
612 temp |= UCR4_IRSC;
614 /* set the trigger level for CTS */
615 temp &= ~(UCR4_CTSTL_MASK<< UCR4_CTSTL_SHF);
616 temp |= CTSTL<< UCR4_CTSTL_SHF;
618 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
620 if (USE_IRDA(sport)) {
621 /* reset fifo's and state machines */
622 int i = 100;
623 temp = readl(sport->port.membase + UCR2);
624 temp &= ~UCR2_SRST;
625 writel(temp, sport->port.membase + UCR2);
626 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) &&
627 (--i > 0)) {
628 udelay(1);
633 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
634 * chips only have one interrupt.
636 if (sport->txirq > 0) {
637 retval = request_irq(sport->rxirq, imx_rxint, 0,
638 DRIVER_NAME, sport);
639 if (retval)
640 goto error_out1;
642 retval = request_irq(sport->txirq, imx_txint, 0,
643 DRIVER_NAME, sport);
644 if (retval)
645 goto error_out2;
647 /* do not use RTS IRQ on IrDA */
648 if (!USE_IRDA(sport)) {
649 retval = request_irq(sport->rtsirq, imx_rtsint,
650 (sport->rtsirq < MAX_INTERNAL_IRQ) ? 0 :
651 IRQF_TRIGGER_FALLING |
652 IRQF_TRIGGER_RISING,
653 DRIVER_NAME, sport);
654 if (retval)
655 goto error_out3;
657 } else {
658 retval = request_irq(sport->port.irq, imx_int, 0,
659 DRIVER_NAME, sport);
660 if (retval) {
661 free_irq(sport->port.irq, sport);
662 goto error_out1;
667 * Finally, clear and enable interrupts
669 writel(USR1_RTSD, sport->port.membase + USR1);
671 temp = readl(sport->port.membase + UCR1);
672 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
674 if (USE_IRDA(sport)) {
675 temp |= UCR1_IREN;
676 temp &= ~(UCR1_RTSDEN);
679 writel(temp, sport->port.membase + UCR1);
681 temp = readl(sport->port.membase + UCR2);
682 temp |= (UCR2_RXEN | UCR2_TXEN);
683 writel(temp, sport->port.membase + UCR2);
685 if (USE_IRDA(sport)) {
686 /* clear RX-FIFO */
687 int i = 64;
688 while ((--i > 0) &&
689 (readl(sport->port.membase + URXD0) & URXD_CHARRDY)) {
690 barrier();
694 if (!cpu_is_mx1()) {
695 temp = readl(sport->port.membase + UCR3);
696 temp |= MX2_UCR3_RXDMUXSEL;
697 writel(temp, sport->port.membase + UCR3);
700 if (USE_IRDA(sport)) {
701 temp = readl(sport->port.membase + UCR4);
702 if (sport->irda_inv_rx)
703 temp |= UCR4_INVR;
704 else
705 temp &= ~(UCR4_INVR);
706 writel(temp | UCR4_DREN, sport->port.membase + UCR4);
708 temp = readl(sport->port.membase + UCR3);
709 if (sport->irda_inv_tx)
710 temp |= UCR3_INVT;
711 else
712 temp &= ~(UCR3_INVT);
713 writel(temp, sport->port.membase + UCR3);
717 * Enable modem status interrupts
719 spin_lock_irqsave(&sport->port.lock,flags);
720 imx_enable_ms(&sport->port);
721 spin_unlock_irqrestore(&sport->port.lock,flags);
723 if (USE_IRDA(sport)) {
724 struct imxuart_platform_data *pdata;
725 pdata = sport->port.dev->platform_data;
726 sport->irda_inv_rx = pdata->irda_inv_rx;
727 sport->irda_inv_tx = pdata->irda_inv_tx;
728 sport->trcv_delay = pdata->transceiver_delay;
729 if (pdata->irda_enable)
730 pdata->irda_enable(1);
733 return 0;
735 error_out3:
736 if (sport->txirq)
737 free_irq(sport->txirq, sport);
738 error_out2:
739 if (sport->rxirq)
740 free_irq(sport->rxirq, sport);
741 error_out1:
742 return retval;
745 static void imx_shutdown(struct uart_port *port)
747 struct imx_port *sport = (struct imx_port *)port;
748 unsigned long temp;
750 temp = readl(sport->port.membase + UCR2);
751 temp &= ~(UCR2_TXEN);
752 writel(temp, sport->port.membase + UCR2);
754 if (USE_IRDA(sport)) {
755 struct imxuart_platform_data *pdata;
756 pdata = sport->port.dev->platform_data;
757 if (pdata->irda_enable)
758 pdata->irda_enable(0);
762 * Stop our timer.
764 del_timer_sync(&sport->timer);
767 * Free the interrupts
769 if (sport->txirq > 0) {
770 if (!USE_IRDA(sport))
771 free_irq(sport->rtsirq, sport);
772 free_irq(sport->txirq, sport);
773 free_irq(sport->rxirq, sport);
774 } else
775 free_irq(sport->port.irq, sport);
778 * Disable all interrupts, port and break condition.
781 temp = readl(sport->port.membase + UCR1);
782 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
783 if (USE_IRDA(sport))
784 temp &= ~(UCR1_IREN);
786 writel(temp, sport->port.membase + UCR1);
789 static void
790 imx_set_termios(struct uart_port *port, struct ktermios *termios,
791 struct ktermios *old)
793 struct imx_port *sport = (struct imx_port *)port;
794 unsigned long flags;
795 unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
796 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
797 unsigned int div, ufcr;
798 unsigned long num, denom;
799 uint64_t tdiv64;
802 * If we don't support modem control lines, don't allow
803 * these to be set.
805 if (0) {
806 termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
807 termios->c_cflag |= CLOCAL;
811 * We only support CS7 and CS8.
813 while ((termios->c_cflag & CSIZE) != CS7 &&
814 (termios->c_cflag & CSIZE) != CS8) {
815 termios->c_cflag &= ~CSIZE;
816 termios->c_cflag |= old_csize;
817 old_csize = CS8;
820 if ((termios->c_cflag & CSIZE) == CS8)
821 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
822 else
823 ucr2 = UCR2_SRST | UCR2_IRTS;
825 if (termios->c_cflag & CRTSCTS) {
826 if( sport->have_rtscts ) {
827 ucr2 &= ~UCR2_IRTS;
828 ucr2 |= UCR2_CTSC;
829 } else {
830 termios->c_cflag &= ~CRTSCTS;
834 if (termios->c_cflag & CSTOPB)
835 ucr2 |= UCR2_STPB;
836 if (termios->c_cflag & PARENB) {
837 ucr2 |= UCR2_PREN;
838 if (termios->c_cflag & PARODD)
839 ucr2 |= UCR2_PROE;
843 * Ask the core to calculate the divisor for us.
845 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
846 quot = uart_get_divisor(port, baud);
848 spin_lock_irqsave(&sport->port.lock, flags);
850 sport->port.read_status_mask = 0;
851 if (termios->c_iflag & INPCK)
852 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
853 if (termios->c_iflag & (BRKINT | PARMRK))
854 sport->port.read_status_mask |= URXD_BRK;
857 * Characters to ignore
859 sport->port.ignore_status_mask = 0;
860 if (termios->c_iflag & IGNPAR)
861 sport->port.ignore_status_mask |= URXD_PRERR;
862 if (termios->c_iflag & IGNBRK) {
863 sport->port.ignore_status_mask |= URXD_BRK;
865 * If we're ignoring parity and break indicators,
866 * ignore overruns too (for real raw support).
868 if (termios->c_iflag & IGNPAR)
869 sport->port.ignore_status_mask |= URXD_OVRRUN;
872 del_timer_sync(&sport->timer);
875 * Update the per-port timeout.
877 uart_update_timeout(port, termios->c_cflag, baud);
880 * disable interrupts and drain transmitter
882 old_ucr1 = readl(sport->port.membase + UCR1);
883 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
884 sport->port.membase + UCR1);
886 while ( !(readl(sport->port.membase + USR2) & USR2_TXDC))
887 barrier();
889 /* then, disable everything */
890 old_txrxen = readl(sport->port.membase + UCR2);
891 writel(old_txrxen & ~( UCR2_TXEN | UCR2_RXEN),
892 sport->port.membase + UCR2);
893 old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
895 if (USE_IRDA(sport)) {
897 * use maximum available submodule frequency to
898 * avoid missing short pulses due to low sampling rate
900 div = 1;
901 } else {
902 div = sport->port.uartclk / (baud * 16);
903 if (div > 7)
904 div = 7;
905 if (!div)
906 div = 1;
909 rational_best_approximation(16 * div * baud, sport->port.uartclk,
910 1 << 16, 1 << 16, &num, &denom);
912 if (port->state && port->state->port.tty) {
913 tdiv64 = sport->port.uartclk;
914 tdiv64 *= num;
915 do_div(tdiv64, denom * 16 * div);
916 tty_encode_baud_rate(sport->port.state->port.tty,
917 (speed_t)tdiv64, (speed_t)tdiv64);
920 num -= 1;
921 denom -= 1;
923 ufcr = readl(sport->port.membase + UFCR);
924 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
925 writel(ufcr, sport->port.membase + UFCR);
927 writel(num, sport->port.membase + UBIR);
928 writel(denom, sport->port.membase + UBMR);
930 if (!cpu_is_mx1())
931 writel(sport->port.uartclk / div / 1000,
932 sport->port.membase + MX2_ONEMS);
934 writel(old_ucr1, sport->port.membase + UCR1);
936 /* set the parity, stop bits and data size */
937 writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
939 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
940 imx_enable_ms(&sport->port);
942 spin_unlock_irqrestore(&sport->port.lock, flags);
945 static const char *imx_type(struct uart_port *port)
947 struct imx_port *sport = (struct imx_port *)port;
949 return sport->port.type == PORT_IMX ? "IMX" : NULL;
953 * Release the memory region(s) being used by 'port'.
955 static void imx_release_port(struct uart_port *port)
957 struct platform_device *pdev = to_platform_device(port->dev);
958 struct resource *mmres;
960 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
961 release_mem_region(mmres->start, mmres->end - mmres->start + 1);
965 * Request the memory region(s) being used by 'port'.
967 static int imx_request_port(struct uart_port *port)
969 struct platform_device *pdev = to_platform_device(port->dev);
970 struct resource *mmres;
971 void *ret;
973 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
974 if (!mmres)
975 return -ENODEV;
977 ret = request_mem_region(mmres->start, mmres->end - mmres->start + 1,
978 "imx-uart");
980 return ret ? 0 : -EBUSY;
984 * Configure/autoconfigure the port.
986 static void imx_config_port(struct uart_port *port, int flags)
988 struct imx_port *sport = (struct imx_port *)port;
990 if (flags & UART_CONFIG_TYPE &&
991 imx_request_port(&sport->port) == 0)
992 sport->port.type = PORT_IMX;
996 * Verify the new serial_struct (for TIOCSSERIAL).
997 * The only change we allow are to the flags and type, and
998 * even then only between PORT_IMX and PORT_UNKNOWN
1000 static int
1001 imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1003 struct imx_port *sport = (struct imx_port *)port;
1004 int ret = 0;
1006 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1007 ret = -EINVAL;
1008 if (sport->port.irq != ser->irq)
1009 ret = -EINVAL;
1010 if (ser->io_type != UPIO_MEM)
1011 ret = -EINVAL;
1012 if (sport->port.uartclk / 16 != ser->baud_base)
1013 ret = -EINVAL;
1014 if ((void *)sport->port.mapbase != ser->iomem_base)
1015 ret = -EINVAL;
1016 if (sport->port.iobase != ser->port)
1017 ret = -EINVAL;
1018 if (ser->hub6 != 0)
1019 ret = -EINVAL;
1020 return ret;
1023 static struct uart_ops imx_pops = {
1024 .tx_empty = imx_tx_empty,
1025 .set_mctrl = imx_set_mctrl,
1026 .get_mctrl = imx_get_mctrl,
1027 .stop_tx = imx_stop_tx,
1028 .start_tx = imx_start_tx,
1029 .stop_rx = imx_stop_rx,
1030 .enable_ms = imx_enable_ms,
1031 .break_ctl = imx_break_ctl,
1032 .startup = imx_startup,
1033 .shutdown = imx_shutdown,
1034 .set_termios = imx_set_termios,
1035 .type = imx_type,
1036 .release_port = imx_release_port,
1037 .request_port = imx_request_port,
1038 .config_port = imx_config_port,
1039 .verify_port = imx_verify_port,
1042 static struct imx_port *imx_ports[UART_NR];
1044 #ifdef CONFIG_SERIAL_IMX_CONSOLE
1045 static void imx_console_putchar(struct uart_port *port, int ch)
1047 struct imx_port *sport = (struct imx_port *)port;
1049 while (readl(sport->port.membase + UTS) & UTS_TXFULL)
1050 barrier();
1052 writel(ch, sport->port.membase + URTX0);
1056 * Interrupts are disabled on entering
1058 static void
1059 imx_console_write(struct console *co, const char *s, unsigned int count)
1061 struct imx_port *sport = imx_ports[co->index];
1062 unsigned int old_ucr1, old_ucr2, ucr1;
1065 * First, save UCR1/2 and then disable interrupts
1067 ucr1 = old_ucr1 = readl(sport->port.membase + UCR1);
1068 old_ucr2 = readl(sport->port.membase + UCR2);
1070 if (cpu_is_mx1())
1071 ucr1 |= MX1_UCR1_UARTCLKEN;
1072 ucr1 |= UCR1_UARTEN;
1073 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1075 writel(ucr1, sport->port.membase + UCR1);
1077 writel(old_ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
1079 uart_console_write(&sport->port, s, count, imx_console_putchar);
1082 * Finally, wait for transmitter to become empty
1083 * and restore UCR1/2
1085 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
1087 writel(old_ucr1, sport->port.membase + UCR1);
1088 writel(old_ucr2, sport->port.membase + UCR2);
1092 * If the port was already initialised (eg, by a boot loader),
1093 * try to determine the current setup.
1095 static void __init
1096 imx_console_get_options(struct imx_port *sport, int *baud,
1097 int *parity, int *bits)
1100 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
1101 /* ok, the port was enabled */
1102 unsigned int ucr2, ubir,ubmr, uartclk;
1103 unsigned int baud_raw;
1104 unsigned int ucfr_rfdiv;
1106 ucr2 = readl(sport->port.membase + UCR2);
1108 *parity = 'n';
1109 if (ucr2 & UCR2_PREN) {
1110 if (ucr2 & UCR2_PROE)
1111 *parity = 'o';
1112 else
1113 *parity = 'e';
1116 if (ucr2 & UCR2_WS)
1117 *bits = 8;
1118 else
1119 *bits = 7;
1121 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1122 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
1124 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
1125 if (ucfr_rfdiv == 6)
1126 ucfr_rfdiv = 7;
1127 else
1128 ucfr_rfdiv = 6 - ucfr_rfdiv;
1130 uartclk = clk_get_rate(sport->clk);
1131 uartclk /= ucfr_rfdiv;
1133 { /*
1134 * The next code provides exact computation of
1135 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1136 * without need of float support or long long division,
1137 * which would be required to prevent 32bit arithmetic overflow
1139 unsigned int mul = ubir + 1;
1140 unsigned int div = 16 * (ubmr + 1);
1141 unsigned int rem = uartclk % div;
1143 baud_raw = (uartclk / div) * mul;
1144 baud_raw += (rem * mul + div / 2) / div;
1145 *baud = (baud_raw + 50) / 100 * 100;
1148 if(*baud != baud_raw)
1149 printk(KERN_INFO "Serial: Console IMX rounded baud rate from %d to %d\n",
1150 baud_raw, *baud);
1154 static int __init
1155 imx_console_setup(struct console *co, char *options)
1157 struct imx_port *sport;
1158 int baud = 9600;
1159 int bits = 8;
1160 int parity = 'n';
1161 int flow = 'n';
1164 * Check whether an invalid uart number has been specified, and
1165 * if so, search for the first available port that does have
1166 * console support.
1168 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1169 co->index = 0;
1170 sport = imx_ports[co->index];
1171 if(sport == NULL)
1172 return -ENODEV;
1174 if (options)
1175 uart_parse_options(options, &baud, &parity, &bits, &flow);
1176 else
1177 imx_console_get_options(sport, &baud, &parity, &bits);
1179 imx_setup_ufcr(sport, 0);
1181 return uart_set_options(&sport->port, co, baud, parity, bits, flow);
1184 static struct uart_driver imx_reg;
1185 static struct console imx_console = {
1186 .name = DEV_NAME,
1187 .write = imx_console_write,
1188 .device = uart_console_device,
1189 .setup = imx_console_setup,
1190 .flags = CON_PRINTBUFFER,
1191 .index = -1,
1192 .data = &imx_reg,
1195 #define IMX_CONSOLE &imx_console
1196 #else
1197 #define IMX_CONSOLE NULL
1198 #endif
1200 static struct uart_driver imx_reg = {
1201 .owner = THIS_MODULE,
1202 .driver_name = DRIVER_NAME,
1203 .dev_name = DEV_NAME,
1204 .major = SERIAL_IMX_MAJOR,
1205 .minor = MINOR_START,
1206 .nr = ARRAY_SIZE(imx_ports),
1207 .cons = IMX_CONSOLE,
1210 static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
1212 struct imx_port *sport = platform_get_drvdata(dev);
1214 if (sport)
1215 uart_suspend_port(&imx_reg, &sport->port);
1217 return 0;
1220 static int serial_imx_resume(struct platform_device *dev)
1222 struct imx_port *sport = platform_get_drvdata(dev);
1224 if (sport)
1225 uart_resume_port(&imx_reg, &sport->port);
1227 return 0;
1230 static int serial_imx_probe(struct platform_device *pdev)
1232 struct imx_port *sport;
1233 struct imxuart_platform_data *pdata;
1234 void __iomem *base;
1235 int ret = 0;
1236 struct resource *res;
1238 sport = kzalloc(sizeof(*sport), GFP_KERNEL);
1239 if (!sport)
1240 return -ENOMEM;
1242 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1243 if (!res) {
1244 ret = -ENODEV;
1245 goto free;
1248 base = ioremap(res->start, PAGE_SIZE);
1249 if (!base) {
1250 ret = -ENOMEM;
1251 goto free;
1254 sport->port.dev = &pdev->dev;
1255 sport->port.mapbase = res->start;
1256 sport->port.membase = base;
1257 sport->port.type = PORT_IMX,
1258 sport->port.iotype = UPIO_MEM;
1259 sport->port.irq = platform_get_irq(pdev, 0);
1260 sport->rxirq = platform_get_irq(pdev, 0);
1261 sport->txirq = platform_get_irq(pdev, 1);
1262 sport->rtsirq = platform_get_irq(pdev, 2);
1263 sport->port.fifosize = 32;
1264 sport->port.ops = &imx_pops;
1265 sport->port.flags = UPF_BOOT_AUTOCONF;
1266 sport->port.line = pdev->id;
1267 init_timer(&sport->timer);
1268 sport->timer.function = imx_timeout;
1269 sport->timer.data = (unsigned long)sport;
1271 sport->clk = clk_get(&pdev->dev, "uart");
1272 if (IS_ERR(sport->clk)) {
1273 ret = PTR_ERR(sport->clk);
1274 goto unmap;
1276 clk_enable(sport->clk);
1278 sport->port.uartclk = clk_get_rate(sport->clk);
1280 imx_ports[pdev->id] = sport;
1282 pdata = pdev->dev.platform_data;
1283 if (pdata && (pdata->flags & IMXUART_HAVE_RTSCTS))
1284 sport->have_rtscts = 1;
1286 #ifdef CONFIG_IRDA
1287 if (pdata && (pdata->flags & IMXUART_IRDA))
1288 sport->use_irda = 1;
1289 #endif
1291 if (pdata && pdata->init) {
1292 ret = pdata->init(pdev);
1293 if (ret)
1294 goto clkput;
1297 ret = uart_add_one_port(&imx_reg, &sport->port);
1298 if (ret)
1299 goto deinit;
1300 platform_set_drvdata(pdev, &sport->port);
1302 return 0;
1303 deinit:
1304 if (pdata && pdata->exit)
1305 pdata->exit(pdev);
1306 clkput:
1307 clk_put(sport->clk);
1308 clk_disable(sport->clk);
1309 unmap:
1310 iounmap(sport->port.membase);
1311 free:
1312 kfree(sport);
1314 return ret;
1317 static int serial_imx_remove(struct platform_device *pdev)
1319 struct imxuart_platform_data *pdata;
1320 struct imx_port *sport = platform_get_drvdata(pdev);
1322 pdata = pdev->dev.platform_data;
1324 platform_set_drvdata(pdev, NULL);
1326 if (sport) {
1327 uart_remove_one_port(&imx_reg, &sport->port);
1328 clk_put(sport->clk);
1331 clk_disable(sport->clk);
1333 if (pdata && pdata->exit)
1334 pdata->exit(pdev);
1336 iounmap(sport->port.membase);
1337 kfree(sport);
1339 return 0;
1342 static struct platform_driver serial_imx_driver = {
1343 .probe = serial_imx_probe,
1344 .remove = serial_imx_remove,
1346 .suspend = serial_imx_suspend,
1347 .resume = serial_imx_resume,
1348 .driver = {
1349 .name = "imx-uart",
1350 .owner = THIS_MODULE,
1354 static int __init imx_serial_init(void)
1356 int ret;
1358 printk(KERN_INFO "Serial: IMX driver\n");
1360 ret = uart_register_driver(&imx_reg);
1361 if (ret)
1362 return ret;
1364 ret = platform_driver_register(&serial_imx_driver);
1365 if (ret != 0)
1366 uart_unregister_driver(&imx_reg);
1368 return 0;
1371 static void __exit imx_serial_exit(void)
1373 platform_driver_unregister(&serial_imx_driver);
1374 uart_unregister_driver(&imx_reg);
1377 module_init(imx_serial_init);
1378 module_exit(imx_serial_exit);
1380 MODULE_AUTHOR("Sascha Hauer");
1381 MODULE_DESCRIPTION("IMX generic serial port driver");
1382 MODULE_LICENSE("GPL");
1383 MODULE_ALIAS("platform:imx-uart");