mlx4_en: updated driver version to 1.5.4.1
[linux-2.6/linux-acpi-2.6/ibm-acpi-2.6.git] / drivers / net / mlx4 / mlx4_en.h
blobe30f6099c0de38c24f8b87315783369d58b88e4b
1 /*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
34 #ifndef _MLX4_EN_H_
35 #define _MLX4_EN_H_
37 #include <linux/compiler.h>
38 #include <linux/list.h>
39 #include <linux/mutex.h>
40 #include <linux/netdevice.h>
42 #include <linux/mlx4/device.h>
43 #include <linux/mlx4/qp.h>
44 #include <linux/mlx4/cq.h>
45 #include <linux/mlx4/srq.h>
46 #include <linux/mlx4/doorbell.h>
47 #include <linux/mlx4/cmd.h>
49 #include "en_port.h"
51 #define DRV_NAME "mlx4_en"
52 #define DRV_VERSION "1.5.4.1"
53 #define DRV_RELDATE "March 2011"
55 #define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
58 * Device constants
62 #define MLX4_EN_PAGE_SHIFT 12
63 #define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
64 #define MAX_RX_RINGS 16
65 #define MIN_RX_RINGS 4
66 #define TXBB_SIZE 64
67 #define HEADROOM (2048 / TXBB_SIZE + 1)
68 #define STAMP_STRIDE 64
69 #define STAMP_DWORDS (STAMP_STRIDE / 4)
70 #define STAMP_SHIFT 31
71 #define STAMP_VAL 0x7fffffff
72 #define STATS_DELAY (HZ / 4)
74 /* Typical TSO descriptor with 16 gather entries is 352 bytes... */
75 #define MAX_DESC_SIZE 512
76 #define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
79 * OS related constants and tunables
82 #define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
84 #define MLX4_EN_ALLOC_ORDER 2
85 #define MLX4_EN_ALLOC_SIZE (PAGE_SIZE << MLX4_EN_ALLOC_ORDER)
87 #define MLX4_EN_MAX_LRO_DESCRIPTORS 32
89 /* Receive fragment sizes; we use at most 4 fragments (for 9600 byte MTU
90 * and 4K allocations) */
91 enum {
92 FRAG_SZ0 = 512 - NET_IP_ALIGN,
93 FRAG_SZ1 = 1024,
94 FRAG_SZ2 = 4096,
95 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
97 #define MLX4_EN_MAX_RX_FRAGS 4
99 /* Maximum ring sizes */
100 #define MLX4_EN_MAX_TX_SIZE 8192
101 #define MLX4_EN_MAX_RX_SIZE 8192
103 /* Minimum ring size for our page-allocation sceme to work */
104 #define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
105 #define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
107 #define MLX4_EN_SMALL_PKT_SIZE 64
108 #define MLX4_EN_NUM_TX_RINGS 8
109 #define MLX4_EN_NUM_PPP_RINGS 8
110 #define MAX_TX_RINGS (MLX4_EN_NUM_TX_RINGS + MLX4_EN_NUM_PPP_RINGS)
111 #define MLX4_EN_DEF_TX_RING_SIZE 512
112 #define MLX4_EN_DEF_RX_RING_SIZE 1024
114 /* Target number of packets to coalesce with interrupt moderation */
115 #define MLX4_EN_RX_COAL_TARGET 44
116 #define MLX4_EN_RX_COAL_TIME 0x10
118 #define MLX4_EN_TX_COAL_PKTS 5
119 #define MLX4_EN_TX_COAL_TIME 0x80
121 #define MLX4_EN_RX_RATE_LOW 400000
122 #define MLX4_EN_RX_COAL_TIME_LOW 0
123 #define MLX4_EN_RX_RATE_HIGH 450000
124 #define MLX4_EN_RX_COAL_TIME_HIGH 128
125 #define MLX4_EN_RX_SIZE_THRESH 1024
126 #define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
127 #define MLX4_EN_SAMPLE_INTERVAL 0
128 #define MLX4_EN_AVG_PKT_SMALL 256
130 #define MLX4_EN_AUTO_CONF 0xffff
132 #define MLX4_EN_DEF_RX_PAUSE 1
133 #define MLX4_EN_DEF_TX_PAUSE 1
135 /* Interval between successive polls in the Tx routine when polling is used
136 instead of interrupts (in per-core Tx rings) - should be power of 2 */
137 #define MLX4_EN_TX_POLL_MODER 16
138 #define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
140 #define ETH_LLC_SNAP_SIZE 8
142 #define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
143 #define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
144 #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
146 #define MLX4_EN_MIN_MTU 46
147 #define ETH_BCAST 0xffffffffffffULL
149 #define MLX4_EN_LOOPBACK_RETRIES 5
150 #define MLX4_EN_LOOPBACK_TIMEOUT 100
152 #ifdef MLX4_EN_PERF_STAT
153 /* Number of samples to 'average' */
154 #define AVG_SIZE 128
155 #define AVG_FACTOR 1024
156 #define NUM_PERF_STATS NUM_PERF_COUNTERS
158 #define INC_PERF_COUNTER(cnt) (++(cnt))
159 #define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
160 #define AVG_PERF_COUNTER(cnt, sample) \
161 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
162 #define GET_PERF_COUNTER(cnt) (cnt)
163 #define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
165 #else
167 #define NUM_PERF_STATS 0
168 #define INC_PERF_COUNTER(cnt) do {} while (0)
169 #define ADD_PERF_COUNTER(cnt, add) do {} while (0)
170 #define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
171 #define GET_PERF_COUNTER(cnt) (0)
172 #define GET_AVG_PERF_COUNTER(cnt) (0)
173 #endif /* MLX4_EN_PERF_STAT */
176 * Configurables
179 enum cq_type {
180 RX = 0,
181 TX = 1,
186 * Useful macros
188 #define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
189 #define XNOR(x, y) (!(x) == !(y))
190 #define ILLEGAL_MAC(addr) (addr == 0xffffffffffffULL || addr == 0x0)
193 struct mlx4_en_tx_info {
194 struct sk_buff *skb;
195 u32 nr_txbb;
196 u8 linear;
197 u8 data_offset;
198 u8 inl;
202 #define MLX4_EN_BIT_DESC_OWN 0x80000000
203 #define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
204 #define MLX4_EN_MEMTYPE_PAD 0x100
205 #define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
208 struct mlx4_en_tx_desc {
209 struct mlx4_wqe_ctrl_seg ctrl;
210 union {
211 struct mlx4_wqe_data_seg data; /* at least one data segment */
212 struct mlx4_wqe_lso_seg lso;
213 struct mlx4_wqe_inline_seg inl;
217 #define MLX4_EN_USE_SRQ 0x01000000
219 #define MLX4_EN_CX3_LOW_ID 0x1000
220 #define MLX4_EN_CX3_HIGH_ID 0x1005
222 struct mlx4_en_rx_alloc {
223 struct page *page;
224 u16 offset;
227 struct mlx4_en_tx_ring {
228 struct mlx4_hwq_resources wqres;
229 u32 size ; /* number of TXBBs */
230 u32 size_mask;
231 u16 stride;
232 u16 cqn; /* index of port CQ associated with this ring */
233 u32 prod;
234 u32 cons;
235 u32 buf_size;
236 u32 doorbell_qpn;
237 void *buf;
238 u16 poll_cnt;
239 int blocked;
240 struct mlx4_en_tx_info *tx_info;
241 u8 *bounce_buf;
242 u32 last_nr_txbb;
243 struct mlx4_qp qp;
244 struct mlx4_qp_context context;
245 int qpn;
246 enum mlx4_qp_state qp_state;
247 struct mlx4_srq dummy;
248 unsigned long bytes;
249 unsigned long packets;
250 spinlock_t comp_lock;
251 struct mlx4_bf bf;
252 bool bf_enabled;
255 struct mlx4_en_rx_desc {
256 /* actual number of entries depends on rx ring stride */
257 struct mlx4_wqe_data_seg data[0];
260 struct mlx4_en_rx_ring {
261 struct mlx4_hwq_resources wqres;
262 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
263 u32 size ; /* number of Rx descs*/
264 u32 actual_size;
265 u32 size_mask;
266 u16 stride;
267 u16 log_stride;
268 u16 cqn; /* index of port CQ associated with this ring */
269 u32 prod;
270 u32 cons;
271 u32 buf_size;
272 void *buf;
273 void *rx_info;
274 unsigned long bytes;
275 unsigned long packets;
279 static inline int mlx4_en_can_lro(__be16 status)
281 return (status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
282 MLX4_CQE_STATUS_IPV4F |
283 MLX4_CQE_STATUS_IPV6 |
284 MLX4_CQE_STATUS_IPV4OPT |
285 MLX4_CQE_STATUS_TCP |
286 MLX4_CQE_STATUS_UDP |
287 MLX4_CQE_STATUS_IPOK)) ==
288 cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
289 MLX4_CQE_STATUS_IPOK |
290 MLX4_CQE_STATUS_TCP);
293 struct mlx4_en_cq {
294 struct mlx4_cq mcq;
295 struct mlx4_hwq_resources wqres;
296 int ring;
297 spinlock_t lock;
298 struct net_device *dev;
299 struct napi_struct napi;
300 /* Per-core Tx cq processing support */
301 struct timer_list timer;
302 int size;
303 int buf_size;
304 unsigned vector;
305 enum cq_type is_tx;
306 u16 moder_time;
307 u16 moder_cnt;
308 struct mlx4_cqe *buf;
309 #define MLX4_EN_OPCODE_ERROR 0x1e
312 struct mlx4_en_port_profile {
313 u32 flags;
314 u32 tx_ring_num;
315 u32 rx_ring_num;
316 u32 tx_ring_size;
317 u32 rx_ring_size;
318 u8 rx_pause;
319 u8 rx_ppp;
320 u8 tx_pause;
321 u8 tx_ppp;
324 struct mlx4_en_profile {
325 int rss_xor;
326 int tcp_rss;
327 int udp_rss;
328 u8 rss_mask;
329 u32 active_ports;
330 u32 small_pkt_int;
331 u8 no_reset;
332 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
335 struct mlx4_en_dev {
336 struct mlx4_dev *dev;
337 struct pci_dev *pdev;
338 struct mutex state_lock;
339 struct net_device *pndev[MLX4_MAX_PORTS + 1];
340 u32 port_cnt;
341 bool device_up;
342 struct mlx4_en_profile profile;
343 u32 LSO_support;
344 struct workqueue_struct *workqueue;
345 struct device *dma_device;
346 void __iomem *uar_map;
347 struct mlx4_uar priv_uar;
348 struct mlx4_mr mr;
349 u32 priv_pdn;
350 spinlock_t uar_lock;
351 u8 mac_removed[MLX4_MAX_PORTS + 1];
355 struct mlx4_en_rss_map {
356 int base_qpn;
357 struct mlx4_qp qps[MAX_RX_RINGS];
358 enum mlx4_qp_state state[MAX_RX_RINGS];
359 struct mlx4_qp indir_qp;
360 enum mlx4_qp_state indir_state;
363 struct mlx4_en_rss_context {
364 __be32 base_qpn;
365 __be32 default_qpn;
366 u16 reserved;
367 u8 hash_fn;
368 u8 flags;
369 __be32 rss_key[10];
370 __be32 base_qpn_udp;
373 struct mlx4_en_port_state {
374 int link_state;
375 int link_speed;
376 int transciver;
379 struct mlx4_en_pkt_stats {
380 unsigned long broadcast;
381 unsigned long rx_prio[8];
382 unsigned long tx_prio[8];
383 #define NUM_PKT_STATS 17
386 struct mlx4_en_port_stats {
387 unsigned long tso_packets;
388 unsigned long queue_stopped;
389 unsigned long wake_queue;
390 unsigned long tx_timeout;
391 unsigned long rx_alloc_failed;
392 unsigned long rx_chksum_good;
393 unsigned long rx_chksum_none;
394 unsigned long tx_chksum_offload;
395 #define NUM_PORT_STATS 8
398 struct mlx4_en_perf_stats {
399 u32 tx_poll;
400 u64 tx_pktsz_avg;
401 u32 inflight_avg;
402 u16 tx_coal_avg;
403 u16 rx_coal_avg;
404 u32 napi_quota;
405 #define NUM_PERF_COUNTERS 6
408 struct mlx4_en_frag_info {
409 u16 frag_size;
410 u16 frag_prefix_size;
411 u16 frag_stride;
412 u16 frag_align;
413 u16 last_offset;
417 struct mlx4_en_priv {
418 struct mlx4_en_dev *mdev;
419 struct mlx4_en_port_profile *prof;
420 struct net_device *dev;
421 struct vlan_group *vlgrp;
422 struct net_device_stats stats;
423 struct net_device_stats ret_stats;
424 struct mlx4_en_port_state port_state;
425 spinlock_t stats_lock;
427 unsigned long last_moder_packets;
428 unsigned long last_moder_tx_packets;
429 unsigned long last_moder_bytes;
430 unsigned long last_moder_jiffies;
431 int last_moder_time;
432 u16 rx_usecs;
433 u16 rx_frames;
434 u16 tx_usecs;
435 u16 tx_frames;
436 u32 pkt_rate_low;
437 u16 rx_usecs_low;
438 u32 pkt_rate_high;
439 u16 rx_usecs_high;
440 u16 sample_interval;
441 u16 adaptive_rx_coal;
442 u32 msg_enable;
443 u32 loopback_ok;
444 u32 validate_loopback;
446 struct mlx4_hwq_resources res;
447 int link_state;
448 int last_link_state;
449 bool port_up;
450 int port;
451 int registered;
452 int allocated;
453 int stride;
454 int rx_csum;
455 u64 mac;
456 int mac_index;
457 unsigned max_mtu;
458 int base_qpn;
460 struct mlx4_en_rss_map rss_map;
461 u32 flags;
462 #define MLX4_EN_FLAG_PROMISC 0x1
463 #define MLX4_EN_FLAG_MC_PROMISC 0x2
464 u32 tx_ring_num;
465 u32 rx_ring_num;
466 u32 rx_skb_size;
467 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
468 u16 num_frags;
469 u16 log_rx_info;
471 struct mlx4_en_tx_ring tx_ring[MAX_TX_RINGS];
472 int tx_vector;
473 struct mlx4_en_rx_ring rx_ring[MAX_RX_RINGS];
474 struct mlx4_en_cq tx_cq[MAX_TX_RINGS];
475 struct mlx4_en_cq rx_cq[MAX_RX_RINGS];
476 struct work_struct mcast_task;
477 struct work_struct mac_task;
478 struct work_struct watchdog_task;
479 struct work_struct linkstate_task;
480 struct delayed_work stats_task;
481 struct mlx4_en_perf_stats pstats;
482 struct mlx4_en_pkt_stats pkstats;
483 struct mlx4_en_port_stats port_stats;
484 char *mc_addrs;
485 int mc_addrs_cnt;
486 struct mlx4_en_stat_out_mbox hw_stats;
487 int vids[128];
488 bool wol;
491 enum mlx4_en_wol {
492 MLX4_EN_WOL_MAGIC = (1ULL << 61),
493 MLX4_EN_WOL_ENABLED = (1ULL << 62),
494 MLX4_EN_WOL_DO_MODIFY = (1ULL << 63),
498 void mlx4_en_destroy_netdev(struct net_device *dev);
499 int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
500 struct mlx4_en_port_profile *prof);
502 int mlx4_en_start_port(struct net_device *dev);
503 void mlx4_en_stop_port(struct net_device *dev);
505 void mlx4_en_free_resources(struct mlx4_en_priv *priv, bool reserve_vectors);
506 int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
508 int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
509 int entries, int ring, enum cq_type mode);
510 void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
511 bool reserve_vectors);
512 int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
513 void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
514 int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
515 int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
517 void mlx4_en_poll_tx_cq(unsigned long data);
518 void mlx4_en_tx_irq(struct mlx4_cq *mcq);
519 u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
520 netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
522 int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring,
523 int qpn, u32 size, u16 stride);
524 void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring);
525 int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
526 struct mlx4_en_tx_ring *ring,
527 int cq);
528 void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
529 struct mlx4_en_tx_ring *ring);
531 int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
532 struct mlx4_en_rx_ring *ring,
533 u32 size, u16 stride);
534 void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
535 struct mlx4_en_rx_ring *ring);
536 int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
537 void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
538 struct mlx4_en_rx_ring *ring);
539 int mlx4_en_process_rx_cq(struct net_device *dev,
540 struct mlx4_en_cq *cq,
541 int budget);
542 int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
543 void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
544 int is_tx, int rss, int qpn, int cqn,
545 struct mlx4_qp_context *context);
546 void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
547 int mlx4_en_map_buffer(struct mlx4_buf *buf);
548 void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
550 void mlx4_en_calc_rx_buf(struct net_device *dev);
551 int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
552 void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
553 int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
554 void mlx4_en_rx_irq(struct mlx4_cq *mcq);
556 int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
557 int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, u8 port, struct vlan_group *grp);
558 int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
559 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
560 int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
561 u8 promisc);
563 int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
564 int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
566 #define MLX4_EN_NUM_SELF_TEST 5
567 void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
568 u64 mlx4_en_mac_to_u64(u8 *addr);
571 * Globals
573 extern const struct ethtool_ops mlx4_en_ethtool_ops;
578 * printk / logging functions
581 int en_print(const char *level, const struct mlx4_en_priv *priv,
582 const char *format, ...) __attribute__ ((format (printf, 3, 4)));
584 #define en_dbg(mlevel, priv, format, arg...) \
585 do { \
586 if (NETIF_MSG_##mlevel & priv->msg_enable) \
587 en_print(KERN_DEBUG, priv, format, ##arg); \
588 } while (0)
589 #define en_warn(priv, format, arg...) \
590 en_print(KERN_WARNING, priv, format, ##arg)
591 #define en_err(priv, format, arg...) \
592 en_print(KERN_ERR, priv, format, ##arg)
593 #define en_info(priv, format, arg...) \
594 en_print(KERN_INFO, priv, format, ## arg)
596 #define mlx4_err(mdev, format, arg...) \
597 pr_err("%s %s: " format, DRV_NAME, \
598 dev_name(&mdev->pdev->dev), ##arg)
599 #define mlx4_info(mdev, format, arg...) \
600 pr_info("%s %s: " format, DRV_NAME, \
601 dev_name(&mdev->pdev->dev), ##arg)
602 #define mlx4_warn(mdev, format, arg...) \
603 pr_warning("%s %s: " format, DRV_NAME, \
604 dev_name(&mdev->pdev->dev), ##arg)
606 #endif